RL78/F23, F24

## Introduction

This application note describes the setting of option byte (user option byte $(000 \mathrm{COH}$ to 000 C 2 H$)$, on-chip debug option byte $(000 \mathrm{C} 3 \mathrm{H})$, and security option byte $(000 \mathrm{C} 4 \mathrm{H})$ ) and issues to be considered when setting them for the RL78/F23, RL78/F24 microcontrollers (MCUs).

For details, be sure to refer to User's Manual: Hardware.

## Target Device

- RL78/F23, RL78/F24


## Contents

1. Option Byte for RL78/F23, F24 ..... 2
1.1 User Option Byte (000COH) ..... 3
1.1.1 Processing Example when the WDT Window Open Period is set to 75 \% ..... 5
1.2 User Option Byte (000C1H) ..... 6
1.3 User Option Byte (000C2H) ..... 9
1.4 On-chip Debug Option Byte (000C3H) ..... 10
1.5 Security Option Byte (000C4H) ..... 12
2. Setting Range of Option Byte for RL78/F23, F24 ..... 13
3. References ..... 14
Revision History ..... 15

## 1. Option Byte for RL78/F23, F24

The option byte of RL78/F23, F24 are located in the code flash memory 000 COH to 000 C 4 H . Option byte contains of user option byte $(000 \mathrm{C} 0 \mathrm{H}$ to 000 C 2 H$)$, on-chip debug option byte $(000 \mathrm{C} 3 \mathrm{H})$, and security option byte $(000 \mathrm{C} 4 \mathrm{H})$, device automatically refers to these value in advance at reset released and controls the corresponding function.
When using boot swap function, set boot cluster $0(000 \mathrm{C} 0 \mathrm{H}$ to 000 C 4 H$)$ and boot cluster $1(040 \mathrm{COH}$ to $040 \mathrm{C} 4 \mathrm{H})$ to the same value in order to switch boot cluster $0(00000 \mathrm{H}$ to 03 FFFH$)$ and boot cluster $1(04000 \mathrm{H}$ to 07FFFH).
Figure 1-1 shows the option byte placement area for RL78/F23, F24 products.
This document provides some notes when using the RL78/F23 and F24 option byte function.


Figure 1-1 Usage area of RL78/F23, F24 Option Byte function

### 1.1 User Option Byte (000COH)

User option byte $(000 \mathrm{COH})$ controls the operation of watch-dog timer. Bits of user option byte $(000 \mathrm{COH})$ are shown in Figure 1-2, and the notes on setting are shown in Table 1-1.


Figure 1-2 User Option Byte (000COH)

Table 1-1. Notes of User Option Byte (000COH) Setting

| Bit Name | Note of Setting |
| :---: | :--- |
| WDSTBYON | - The window open period is $100 \%$ when WDSTBYON $=0$, regardless the value of the WINDOW1 <br> and WINDOW0 bits. |
| WDCS [2:0] | - Clear the counter within the window open period. (set by WINDOW [1:0] bits) |
| WDTON | - The invalid memory access detection function is always enabled when this bit is 1, regardless of <br> the setting of the IAWEN bit of IAWCTL register. When not using the watchdog timer, clear this bit <br> to 0. |
| WINDOW [1:0] | - Be sure to set any of 01B, 10B, and 11B. <br> - When using the window open period 75\% setting, there is a WDT counter clear prohibition period. <br> For details, see "1.1.1 Processing Example when the WDT Window Open Period is set to $75 \%$ ". <br> - If "WDSTBYON = 0" is set, the window open period will be 100\% regardless of the setting of these <br> bits. |
| WDTINT | - Set this bit to 1 when use interval interrupt of watchdog timer and judging the interrupt request by <br> the WDTIF flag of IFOL register. |

## Caution Set the same value as 000 C 0 H to 040 C 0 H when the boot swap operation is used.

### 1.1.1 Processing Example when the WDT Window Open Period is set to 75 \%

When the window open period is set to $75 \%$, clear the watchdog timer counter (writing ACH to WDTE register) at a timing other than the WDT counter clear prohibition period.

Figure 1-3 shows how the procedure for clear the WDT counter using the WDT interval timer interrupt request flag (WDTIIF).

| WDCS [2:0] | Watchdog timer overflow time | WDT counter clear prohibition period when window open period is $75 \%$ |
| :---: | :---: | :---: |
| 000B | $2^{6 / / f w D T}$ | 1.85 ms to 2.51 ms |
| 001B | $2^{7} /$ fwdt | 3.71 ms to 5.02 ms |
| 010B | $2^{8} / \mathrm{fwDT}$ | 7.42 ms to 10.04 ms |
| 011B | $2^{9} / \mathrm{fwDT}$ | 14.84 ms to 20.08 ms |
| 100B | $2^{11} /$ fwdt | 59.36 ms to 80.32 ms |
| 101B | $2^{13} / \mathrm{FWDT}$ | 237.44 ms to 321.26 ms |
| 110B | $2^{14 / \text { /WWDT }}$ | 474.89 ms to 642.51 ms |
| 111B | $2^{16} /$ fwdt | 1899.59 ms to 2570.04 ms |



Figure 1-3 Example of Clearing the WDT Counter Using the WDT Interval Timer Interrupt Flag

### 1.2 User Option Byte (000C1H)

In the user option byte $(000 \mathrm{C} 1 \mathrm{H})$, set the operation mode of the voltage detector and the operation of the clock monitor function. Bits of user option byte $(000 \mathrm{C} 1 \mathrm{H})$ are shown in Figure 1-4, and the notes on setting are shown in Table 1-5.

|  | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | VPOC [2:0] |  | CLKMB | LVIS [1:0] |  | LVIMDS [1:0] |  |
| Bit | Bit Name | Bit Description |  |  |  |  |  |
| 7-5 | VPOC [2:0] | It depends on the operation mode of the used LVD (set by LVIMDS [1:0]). Refer to Table 1-2 and Table 1-3. |  |  |  |  |  |
| 4 | CLKMB | 0 : Clock monitor operation is enabled <br> 1: Clock monitor operation is stopped |  |  |  |  |  |
| 3-2 | LVIS [1:0] | It depends on the operation mode of the used LVD (set by LVIMDS [1:0]). Refer to Table 1-2 and Table 1-3. |  |  |  |  |  |
| 1-0 | LVIMDS [1:0] | Set the operation mode of voltage detector <br> 01B: Interrupt mode <br> 10B: Interrupt \& reset mode <br> 11B: Reset mode <br> 00B: Setting prohibited |  |  |  |  |  |

Figure 1-4 User Option Byte (000C1H)

Table 1-2. Setting of Bits VPOC [2:0] and LVIS [1:0] when Interrupt Mode Note 1 and Reset Mode

| VPOC[2:0] | LVIS[1:0] | Function |
| :---: | :---: | :---: |
| 000B | 01B | Select the VLVD4 <br> Grade-3 product: Rise: 3.02 V [2.95 V-3.09 V], Fall: 2.96 V [2.89 V - 3.02 V ] <br> Grade-4 product: Rise: 3.02 V [2.95 $\mathrm{V}-3.17 \mathrm{~V}$ ], Fall: 2.96 V [2.89 $\mathrm{V}-3.09 \mathrm{~V}$ ] <br> Grade-5 product: Rise: 3.02 V [2.95 V-3.44 V], Fall: 2.96 V [2.89 V-3.31 V] |
| 001B | 00B | Select the VLVD2 <br> Grade-3 product: Rise: 4.42 V [4.30 V - 4.51 V ], Fall: 4.32 V [4.21 V-4.41 V] <br> Grade-4 product: Rise: 4.42 V [4.30 V - 4.61 V ], Fall: 4.32 V [4.21 V-4.51 V] <br> Grade-5 product: Rise: 4.42 V [4.30 V-4.92 V], Fall: 4.32 V [4.21 V-4.76 V] |
| 010B | 00B | Select the VLvD1 <br> Grade-3 product: Rise: 4.62 V [4.50 V - 4.72 V ], Fall: 4.52 V [4.40 V-4.62 V] <br> Grade-4 product: Rise: 4.62 V [4.50 V-4.82 V], Fall: 4.52 V [4.40 V-4.71 V] <br> Grade-5 product: Rise: 4.62 V [4.50 V - 5.12 V ], Fall: 4.52 V [4.40 V - 4.98 V ] |
| 011B | 00B | Select the VLvDo <br> Grade-3 product: Rise: 4.74 V [4.62 V - 4.84 V ], Fall: 4.64 V [4.52 V - 4.74 V ] <br> Grade-4 product: Rise: 4.74 V [4.62 V - 4.94 V ], Fall: 4.64 V [4.52 V - 4.84 V ] <br> Grade-5 product: Rise: 4.74 V [4.62 V -5.25 V ], Fall: 4.64 V [4.52 V - 5.11 V ] |
|  | 01B | Select the VLVD3 <br> Grade-3 product: Rise: 3.22 V [3.13 V-3.29 V], Fall: 3.15 V [3.07 V-3.22 V] <br> Grade-4 product: Rise: 3.22 V [3.13 V-3.39 V], Fall: 3.15 V [3.07 V-3.31 V] <br> Grade-5 product: Rise: 3.22 V [3.13 V-3.66 V], Fall: 3.15 V [3.07 V - 3.52 V ] |
|  | 11B | Select the VLvD5 Note 2 <br> Grade-3 product: Rise: 2.81 V [2.74 V - 2.87 V ], Fall: 2.75 V [2.68 V - 2.81 V ] <br> Grade-4 product: Rise: 2.81 V [2.74 V-2.95 V], Fall: 2.75 V [2.68 V-2.88 V] <br> Grade-5 product: Rise: 2.81 V [2.74 V-3.22 V], Fall: 2.75 V [2.68 V-3.06 V] |
| Other than above |  | Setting prohibited |

Notes 1. If interrupt mode is used (LVIMDS [1:0] = 01B), the reset voltage (at falling voltage) is VPDR (TYP. 1.55 V ). In this case the VPDR will be out of the specified operation voltage for this product. After the occurrence of an interrupt (INTLVI), disable other interrupt factors as long as the power supply voltage is within the valid operation range (*) and shift to STOP mode, or generate an internal reset by user software (execution of illegal instruction, reset of watchdog timer function). When supply voltage exceeds selected VLvd, STOP mode or reset state is released.
$\left(^{*}\right)$ Use operating conditions (Vdd (supply voltage): 2.7 V to 5.5 V , fclk (CPU / Peripheral hardware clock frequency): 15 kHz to 40 MHz ).
2. In this condition, reset mode can be set, but interrupt mode is prohibited.

Table 1-3 Setting of Bits VPOC [2:0] and LVIS [1:0] when Interrupt \& Reset Mode

| VPOC [2:0] | LVIS [1:0] | Function |
| :---: | :---: | :---: |
| 001B | 00B | Select the VLvD2 <br> Grade-3 product: Reset: 2.75 V [2.68 V-2.81 V], Reset release: 4.42 V [4.30 V-4.51 V] <br> Interrupt (VLvdh: 4.42 V [4.30 V - 4.51 V ], V Lvdl: $4.32 \mathrm{~V}[4.21 \mathrm{~V}-4.41 \mathrm{~V}]$ ) <br> Grade-4 product: Reset: 2.75 V [2.68 V - 2.88 V ], Reset release: 4.42 V [4.30 V-4.61 V] <br> Interrupt (VLVdH: 4.42 V [4.30 V - 4.61 V ], VLvdl: 4.32 V [4.21 V - 4.51 V$]$ ) <br> Grade-5 product: Reset: 2.75 V [2.68 V - 3.06 V], Reset release: 4.42 V [4.30 V-4.92 V] Interrupt (VLvdh: 4.42 V [4.30 V - 4.92 V], VlvdL: 4.32 V [4.21 V-4.76 V]) |
| 010B | OOB | Select the VLVD1 <br> Grade-3 product: Reset: 2.75 V [2.68 V-2.81 V], Reset release: 4.62 V [4.50 V-4.72 V] <br> Interrupt (VLVDH: 4.62 V [4.50 V - 4.72 V ], VLvDL: 4.52 V [4.40 V - 4.62 V$]$ ) <br> Grade-4 product: Reset: 2.75 V [2.68 V-2.88 V], Reset release: 4.62 V [4.50 V-4.82 V] <br> Interrupt (VLVDH: 4.62 V [4.50 V - 4.82 V ], VLvDL: 4.52 V [4.40 V - 4.71 V$]$ ) <br> Grade-5 product: Reset: 2.75 V [2.68 V - 3.06 V], Reset release: 4.62 V [4.50 V-5.12 V] <br> Interrupt (VLVDH: 4.62 V [4.50 V-5.12 V], Vlvdl: 4.52 V [4.40 V - 4.98 V$]$ ) |
| 011B | OOB | Select the VLvDo <br> Grade-3 product: Reset: 2.75 V [2.68 V-2.81 V], Reset release: 4.74 V [4.62 V-4.84 V] <br> Interrupt (VLvdh: 4.74 V [4.62 V - 4.84 V$]$, VLvdL: 4.64 V [4.52 V - 4.74 V$]$ ) <br> Grade-4 product: Reset: 2.75 V [2.68 V-2.88 V], Reset release: 4.74 V [4.62 V-4.94 V] <br> Interrupt (VLvdr: 4.74 V [4.62 V - 4.94 V ], VLvdl: 4.64 V [4.52 V - 4.84 V$]$ ) <br> Grade-5 product: Reset: 2.75 V [2.68 V - 3.06 V], Reset release: 4.74 V [4.62 V-5.25 V] <br> Interrupt (VLvdh: 4.74 V [4.62 V - 5.25 V ], Vlvdl: 4.64 V [4.52 V - 5.11 V$]$ ) |
|  | 01B | Select the VLvD3 <br> Grade-3 product: Reset: 2.75 V [2.68 V-2.81 V], Reset release: 3.22 V [3.13 V-3.29 V] <br> Interrupt (VLvdH: 3.22 V [3.13 V-3.29 V], VLvdl: 3.15 V [3.07 V - 3.22 V ]) <br> Grade-4 product: Reset: 2.75 V [2.68 V-2.88 V], Reset release: 3.22 V [3.13 V-3.39 V] <br> Interrupt (VLVdH: 3.22 V [3.13 V-3.39 V], VLvdl: 3.15 V [3.07 V - 3.31 V ]) <br> Grade-5 product: Reset: 2.75 V [2.68 V - 3.06 V], Reset release: 3.22 V [3.13 V-3.66 V] Interrupt (VLvdh: 3.22 V [3.13 V - 3.66 V ], VLvdL: 3.15 V [3.07 V-3.52 V]) |
| Other than above |  | Setting prohibited |

Table 1-4 Setting of Bits VPOC [2:0] and LVIS [1:0] when LVD Off

| VPOC [2:0] | LVIS [1:0] | LVIMDS [1:0] |  | Function |
| :---: | :---: | :---: | :--- | :---: |
| 111 B | $00 B$ | 11 B | LVD off |  |

Table 1-5 Notes of User Option Byte (000C1H) Setting

| Bit Name | Note of Setting |
| :---: | :--- |
| LVIMDS [1:0] | - Do not set 00B to these bits. <br> - If do not use the LVD circuit, set 11B. <br> - If use 01B (Interrupt mode), do not select VLvD5. |
| LVIS [1:0] | - If do not use the LVD circuit, set 00B. <br> - Use the Interrupt mode or Reset mode: Refer to Table 1-2. <br> - Use the Interrupt \& Reset mode: Refer to Table 1-3. |
| CLKMB | - To use the clock monitor function, set this bit to 0. |
| VPOC [2:0] | - If do not use the LVD circuit, set 111B. <br> - The LVD circuit is used, not set values other than 000B, 001B, 010B, 011B. |

Cautions 1. The setting when not using the LVD circuit is refer to Table 1-4. And have a reset circuit on user's system.
2. Set the same value as 000 C 1 H to 040 C 1 H when the boot swap operation is used.

### 1.3 User Option Byte (000C2H)

User option byte $(000 \mathrm{C} 2 \mathrm{H})$ sets the frequency of high-speed on-chip oscillator, and P130/RESOUT pin operation mode. Bits of user option byte $(000 \mathrm{C} 2 \mathrm{H})$ are shown in Figure 1-5, and the notes on setting are shown in Table 1-6.


Figure 1-5 User Option Byte (000C2H)

Table 1-6 Notes of User Option Byte (000C2H) Setting

| Bit Name | Note of Setting |
| :---: | :---: |
| FRQSEL [4:0] | - Be sure to set one of 00000B, 00001B, 00010B, 00011B, 00100B, 01000B, 01001B, 10000B, or 11000B. |
| RESOUTB | - P130/RESOUT pin is not available for 32-pin product. <br> When using 32-pin product, it is recommended that this bit be set to the initial value ("1"). <br> - P130 pin outputs low-level during reset regardless of the setting of this bit. <br> - When this bit is set to $0, \mathrm{P} 130 /$ RESOUT pin automatically outputs high-level after reset release. Regardless of port latch (P130 bit), high-level is output until it is reset. |
| b6 | - Be sure to write this bit to 1 . |
| b7 | - Be sure to write this bit to 1 . |

Caution Set the same value as 000 C 2 H to 040 C 2 H when the boot swap operation is used.

### 1.4 On-chip Debug Option Byte (000C3H)

On-chip debug option byte $(000 \mathrm{C} 3 \mathrm{H})$ sets the operation when debugger is connected. Bits of on-chip debug option byte $(000 \mathrm{C} 3 \mathrm{H})$ are shown in Figure 1-6, and the notes on setting are shown in Table 1-8.

| b7 |  | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OCDENSET |  | 0 | FLPEN | 0 | 0 | 1 | HPIEN | OCDERSD |
| Bit | Bit Name |  | Bit Description |  |  |  |  |  |
| 7 | OCDENSET |  | Control in on-chip debug operation with OCDERSD bit. Refer to Table 1-7. |  |  |  |  |  |
| 6 | - |  | Be sure to write " 0 " for this bit. If write " 1 ", the operation is not guaranteed. |  |  |  |  |  |
| 5 | FLPEN |  | Controls flash serial programming and on-chip debug operations. <br> Refer to Table 1-7 for details. <br> 0 : Operation disabled <br> 1: Operation enabled |  |  |  |  |  |
| 4-2 | - |  | Be sure to write "001B" for these bits. Do not set other value. |  |  |  |  |  |
| 1 | HPIEN |  | Control hot plug-in operation. Refer to Table 1-7. |  |  |  |  |  |
| 0 | OCDERSD |  | Control on-chip debug operation with OCDENSET. Refer to Table 1-7. |  |  |  |  |  |

Figure 1-6 On-chip Debug Option Byte (000C3H)

Table 1-7 Function of On-chip Debug Option Byte

| OCDENSET | FLPEN | HPIEN | OCDERSD | Function |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | Disable on-chip debug and hot plug-in operation. <br> Enable flash serial programming operation. |  |  |  |  |
| 1 | 1 | 0 | 0 | Enable on-chip debug and flash serial programming operation. <br> Disable hot plug-in operation. <br> Erases data of flash memory Note $\mathbf{2}$ in case of failures in authenticating <br> on-chip debug security ID Note 1. |  |  |  |  |
| 1 | 1 | 0 | 1 | Enable on-chip debug and flash serial programming operation. <br> Disable hot plug-in operation. <br> Does not erase data of flash memory in case of failures in authenticating <br> on-chip debug security ID Note 1. |  |  |  |  |
| 1 | 1 | 1 | 1 | Enable on-chip debug, hot plug-in and flash serial programming operation. <br> Does not erase data of flash memory in case of failures in authenticating <br> on-chip debug security ID Note 1. |  |  |  |  |
| 0 | 0 | 0 | 0 | Disable on-chip debug, hot plug-in, flash serial programming operation. |  |  |  |  |
| 1 | 0 | 0 | 0 |  |  |  |  |  |
| 1 | 0 | 0 | 1 | Disable on-chip debug and flash serial programming operation. <br> Enable hot plug-in operation. |  |  |  |  |
| 1 | 0 | 1 | 1 | Setting prohibited. |  |  |  |  |
|  |  |  |  |  |  |  |  |  |

Notes 1. The security ID is the 16 -byte ID located at 000C6H to 000D5H.
2. Both code flash memory and data flash memory are targeted.

## Caution If FLPEN $\mathbf{= 0}$, on-chip debug and flash serial programming are disabled.

Table 1-8 Notes of On-chip Debug Option Byte (000C3H) Setting

| Bit Name | Note of Setting |
| :---: | :--- |
| OCDERSD | • Do not set 1 to OCDERSD bit when OCDENSET bit is 0. |
| HPIEN Note | - When the HPIEN bit is set to 1 , the fiL (low-speed on-chip oscillator) operates and cannot be <br> stopped by the user program. The fiL can be stopped by register setting only in standby mode. <br> For details, refer to User's Manual: Hardware. |
| b4 to b2 Note | • Be sure to set these bits to 001B. |
| FLPEN | - When the FLPEN bit is set to 0, flash serial programming function and on-chip debug function <br> are disabled. Note that flash memory can only be rewritten by self-programming. |
| b6 | - Be sure to set "0". |
| OCDENSET | • Do not set 0 to OCDENSET bit when OCDERSD bit is 1. |

Note When on-chip debug function is used, HPIEN and bit 3 to 2 changes bits value to other. Be sure to write 01B when writing to these bits.

Caution Set the same value as 000 C 3 H to 040 C 3 H when the boot swap operation is used. When using on-chip debugging and hot plug-in functions, some internal RAM area cannot be used depending on the product. Refer to User's Manual: Hardware.

### 1.5 Security Option Byte (000C4H)

Security option byte (000C4H) can mask the reading of the ID area (on-chip debug security ID and flash serial programming security ID). Bit of security option byte $(000 \mathrm{C} 4 \mathrm{H})$ are shown in Figure 1-7, and the notes on setting are shown in Table 1-9.

| b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | IDRDEN | 1 | 0 |


| Bit | Bit Name | Bit Description |
| :---: | :---: | :--- |
| $7-3$ | - | Be sure to set these bits to 11111B. Setting of other values is strictly prohibited. |
| 2 | IDRDEN | On-chip debug security ID (000C6H to 000D5H) and flash serial programming <br> security ID (000D6H to 000E5H) control the read operation. <br> 0: Read operation disabled (When reading, readable "0") <br> 1: Read operation enabled |
| $1-0$ | - | Be sure to write "10B". Setting of other values is strictly prohibited. |

Figure 1-7 Security Option Byte (000C4H)

Table 1-9 Notes of Security Option Byte (000C4H) Setting

| Bit Name |  |
| :---: | :--- |
| b1, b0 | - Be sure to set these bits to 10 B . |
| IDRDEN | - When IDRDEN is set to " 0 ", on-chip debug security ID and Flash serial programming |
|  | security ID are readable " 0 ". |
|  | • Even if IDRDEN is set to " 0 ", reading to the area of 040 C 6 H to 040 D 5 H , and 040 D 6 H to |
|  | $040 E 5 \mathrm{H}$ is not prohibited. |
|  | - Even if IDRDEN is set to " 0 ", the high-speed CRC function can read the value and calculates |
|  | the CRC. |
|  | - When IDRDEN is set to " 0 ", be sure to enable the prohibition of rewriting boot cluster 0 |
| ( 00000 H to 3FFFFH). |  |

## Cautions 1. The setting of prohibition of rewriting boot cluster 0 refer to the flash memory section in

 RL78/F23, F24 User's manual (Hardware).2. Set the same value as 000 C 4 H to 040 C 4 H when the boot swap operation is used.

## 2. Setting Range of Option Byte for RL78/F23, F24

The setting range of Option Bytes are shown in the Table 2-1.

Table 2-1 Setting Range of Option Byte

| Option Bytes |  | RL78/F23, F24 |
| :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { VDD }=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \text {, fCLK }=15 \mathrm{kHz} \text { to } 40 \mathrm{MHz}, \\ & \mathrm{~T}_{\mathrm{A}}=-40{ }^{\circ} \mathrm{C} \text { to } 105{ }^{\circ} \mathrm{C} \text { (Grade-3), } \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \text { (Grade-4), } \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } 150{ }^{\circ} \mathrm{C} \text { (Grade-5) } \end{aligned}$ |
| $\begin{aligned} & \text { r } \\ & \text { ㅁ } \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | WDSTBYON | 0 or 1 |
|  | WDCS [2:0] | 000B to 111B |
|  | WDTON | 0 or 1 |
|  | WINDOW [1:0] | 01B, 10B, or 11B (00B setting prohibited) |
|  | WDTINT | 0 or 1 |
|  | LVIMDS [1:0] | 01B, 10B, or 11B (00B setting prohibited) |
|  | LVIS [1:0] | - LVIMDS=01B, VPOC=000B: 01B <br> - LVIMDS=01B, VPOC=001B: 00B <br> - LVIMDS=01B, VPOC=010B: 00B <br> - LVIMDS=01B, VPOC=011B: 00B, 01B, or 11B <br> - LVIMDS=10B, VPOC=001B: 00B <br> - LVIMDS=10B, VPOC=010B: 00B <br> - LVIMDS=10B, VPOC=011B: 00B or 01B <br> - LVIMDS=11B, VPOC=000B: 01B <br> - LVIMDS=11B, VPOC=001B: 00B <br> - LVIMDS=11B, VPOC=010B: 00B <br> - LVIMDS=11B, VPOC=011B: 00B, 01B, or 11B <br> - LVIMDS=11B, VPOC=111B: 00B <br> (Other than the above: Setting prohibited) |
|  | CLKMB | 0 or 1 |
|  | VPOC [2:0] | -LVIMDS=01B: 000B, 001B, 010B, or 011B <br> - LVIMDS=10B: 001B, 010B, or 011B <br> - LVIMDS=11B: 000B, 001B, 010B, 011B, or 111B (LVD off) <br> (Other than the above: Setting prohibited) |
| $\begin{aligned} & \text { I } \\ & \text { N } \\ & \text { O} \\ & \text { O} \\ & O \end{aligned}$ | FRQSEL [4:0] | 00000B, 00001B, 00010B, 00011B, 00100B, 01000B, 01001B, 10000B, or 11000B (Other than the above: Setting prohibited) |
|  | RESOUTB | 0 or 1 |
|  | bit7, bit6 | 11B (Setting prohibited except 11B) |
|  | OCDERSD | [OCDENSET, HPIEN, OCDERSD] = 000B, 100B, 101B, or 111B |
|  | HPIEN | (Other than the above: Setting prohibited) |
|  | OCDENSET |  |
|  | FLPEN | 0 or 1 |
|  | bit4 to bit2 | 001B (Setting prohibited except 001B) |
|  | bit6 | 0 (1 setting prohibited) |
|  | IDRDEN | 0 or 1 |
|  | bit1, bit0 | 10B (Setting prohibited except 10B) |
|  | bit7 to bit3 | 11111B (Setting prohibited except 11111B) |

Caution When using boot swap operation, set the same value in areas 040 COH to 040 C 4 H as in areas 000 COH to 000 C 4 H .

## 3. References

Documents referenced in this application note are shown below. When referring to these documents, make sure to obtain the latest version of each document from Renesas Electronics website.

- RL78/ F23, F24 User's Manual: Hardware Rev. 1.00
- RL78 family User's Manual: Software Rev. 2.30


## Revision History

| Rev. | Date | Description |  |
| :---: | :---: | :---: | :--- |
|  |  | Page | Summary |
| 1.00 | 2022.9 .30 | - | First edition issued. |
| 1.10 | 2023.12 .31 | P.5 | Added "1.1.1 Processing Example when the WDT Window Open <br> Period is set to 75 \%". |
|  |  | P.11 | Revised "Table 1-7 Function of On-chip Debug Option Byte". |
|  |  |  |  |

## General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.
2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.
3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.
4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.
5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{I L}$ (Max.) and $\mathrm{V}_{\mathbb{I H}}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{I L}$ (Max.) and $V_{I H}$ (Min.).
7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.
8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

## Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.
Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.
6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
(Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.
(Rev.5.0-1 November 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/.

