

# R8C/33T Group

#### R01AN0341EJ0100 Rev.1.00 Note of the touch detection with the voltage monitor processing May 23 2013

### Introduction

Touch panel microcomputer R8C/33T group builds hardware (SCU: sensor control unit) that perceives the contact of the human body by measuring the stray capacity generated between the touch electrode and the human body into.

In this application note, because the touch detection may be stopped when the voltage monitor interrupt is generated, it explains how to prevent the voltage monitor interrupt makes touch detection stop.

### **Target Device**

R8C/33T group

### **Contents**

| 1. | on-maskable interrupt and Touch detecting | 2 |
|----|-------------------------------------------|---|
|    |                                           |   |

2. 



### 1. Non-maskable interrupt and Touch detecting

### 1.1 Outline

R8C/33T series have the touch detection circuit SCU (sensor control unit) and the DTC (data transfer controller) for transmitting the measurement data on RAM, and these are used for the measurement of touch.

Because DTC stops the data transfer by the interrupts of voltage monitor, overflow and the other non-maskable interrupts, the touch measurement may be stopped when the non-maskable interrupts is generated while measuring touch.

In this application note, it explains the method of continuing the touch detection even the non-maskable interrupts is generated while touch measurement.

### 1.2 Flow of SCU hang-up by non-maskable interrupt (Image)

Figure 1-1 shows flow of SCU hang-up by non-maskable interrupt.



Figure 1-1 flow of SCU hang-up by non-maskable interrupt

### 1.3 Countermeasure

If the touch detects by SCU with non-maskable interrupts, it is necessary to do as follows;

- Just after the non-maskable interrupt is generated, the Non-maskable Interrupt generation Bit (NMIF) in DTC Activation Control Register (DTCTL) sets to '0'.

- The voltage monitor 1 &2 interrupts can be selected to 'maskable interrupt', it should be selected.



### 2. Rerated register and it's operation

### 2.1 Specification of the voltage monitor process

Table 2-1 shows the specification of voltage detecting circuit. When the circuit detects the target voltage, the process of the voltage monitor1 &2 will be the interrupt process and be able to select 'Non-maskable' or 'Maskable'. In this case, reset does not work.

|                                    | Item                         | Voltage Monitor 0                                                                            | Voltage Monitor 1                                                        | Voltage Monitor 2                                             |  |  |
|------------------------------------|------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|--|--|
| VCC                                | Voltage to monitor           | Vdet0                                                                                        | Vdet1                                                                    | Vdet2                                                         |  |  |
| monitor                            | Detection target             | Whether passing through<br>Vdet0 by falling                                                  | Whether passing through<br>Vdet1 by rising or falling                    | Whether passing through<br>Vdet2 by rising or falling         |  |  |
|                                    | Detection voltage            | Selectable among<br>4 levels using the OFS<br>register.                                      | Selectable among<br>16 levels using the VD1LS<br>register.               | Fixed level                                                   |  |  |
|                                    | Monitor                      | None                                                                                         | The VW1C3 bit in the<br>VW1C register                                    | The VCA13 bit in the<br>VCA1 register                         |  |  |
|                                    |                              |                                                                                              | Whether VCC is higher or<br>lower than Vdet1                             | Whether VCC is higher or<br>lower than Vdet2                  |  |  |
| Process at<br>voltage<br>detection | Reset                        | Voltage monitor 0 reset<br>Reset at Vdet0 > VCC;<br>CPU operation restarts<br>at VCC > Vdet0 | None                                                                     | None                                                          |  |  |
|                                    | Interrupts                   | None                                                                                         | Voltage monitor 1 interrupt                                              | Voltage monitor 2 interrupt                                   |  |  |
|                                    |                              |                                                                                              | Non-maskable or<br>maskable selectable                                   | Non-maskable or<br>maskable selectable                        |  |  |
|                                    |                              |                                                                                              | Interrupt <del>request at:</del><br>Vdet1 > VCC<br>and/or<br>VCC > Vdet1 | Interrupt request at:<br>Vdct2 > VCC<br>and/or<br>VCC > Vdet2 |  |  |
| Digital filter                     | Switching enable/<br>disable | No digital filter function                                                                   | Supported                                                                | Supported                                                     |  |  |
|                                    | Sampling time                | _                                                                                            | (fOCO-S divided by n) × 2<br>n: 1, 2, 4, and 8                           | (fOCO-S divided by n) × 2<br>n: 1, 2, 4, and 8                |  |  |

 Table 2-1 Specification of voltage detecting circuit (Quotation from R8C/33T hardware manual)



### **R8C/33T Group** Note of the touch detection with the voltage monitor processing

### 2.2 The specification of DTC

Table 2-2 shows the DTC Activation Control Register. When the non-maskable interrupt is generated, NMIF bit sets to '1' and DTC is stopped. It is possible that NMIF bit set '0' by the user firmware.

#### Table 2-2 DTC Activation Control Register (Quotation from R8C/33T hardware manual)

| 15.2.8                                                                                                                                                                                                                                               | B DI                                                                                          | ГС  | Acti    | vation (   | Control | Regist | er (DTCT   | FL)         |             |       |   |     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|---------|------------|---------|--------|------------|-------------|-------------|-------|---|-----|
| Ad                                                                                                                                                                                                                                                   | dress 0                                                                                       | 080 | )h      |            |         |        |            |             |             |       |   |     |
|                                                                                                                                                                                                                                                      | Bit                                                                                           | t   | 07      | <b>b</b> 6 | b5      | b4     | b3         | b2          | b1          | b0    |   |     |
| Sy                                                                                                                                                                                                                                                   | ymbol                                                                                         | -   | _       | _          | _       | _      | _          | _           | NMIF        | _     | 7 |     |
| After I                                                                                                                                                                                                                                              | Reset                                                                                         |     | 0       | 0          | 0       | 0      | 0          | 0           | 0           | 0     | - |     |
| Bit                                                                                                                                                                                                                                                  | Symb                                                                                          | 00  |         | Bit        | Name    |        |            |             | Function    |       |   | R/W |
| b0                                                                                                                                                                                                                                                   |                                                                                               |     | Rese    | rved bit   |         |        | Set to 0.  |             |             |       |   | R/W |
| b1                                                                                                                                                                                                                                                   | b1 NMIF Non-maskable interrupt generation 0: Non-maskable interrupts not generated            |     |         | R/W        |         |        |            |             |             |       |   |     |
|                                                                                                                                                                                                                                                      |                                                                                               |     | bit (1) |            |         |        | 1: Non-mas | skable inte | rrupts gene | rated |   |     |
| b2                                                                                                                                                                                                                                                   | <ul> <li>Nothing is assigned. If necessary, set to 0. When read, the content is 0.</li> </ul> |     |         |            |         | —      |            |             |             |       |   |     |
| b3                                                                                                                                                                                                                                                   | - 1                                                                                           |     | 1       |            |         |        |            |             |             |       |   |     |
| b4                                                                                                                                                                                                                                                   | _                                                                                             |     | 1       |            |         |        |            |             |             |       |   |     |
| b5                                                                                                                                                                                                                                                   | - 1                                                                                           |     | 1       |            |         |        |            |             |             |       |   |     |
| b6                                                                                                                                                                                                                                                   | - 1                                                                                           |     | 1       |            |         |        |            |             |             |       |   |     |
| b7                                                                                                                                                                                                                                                   | - 1                                                                                           |     | 1       |            |         |        |            |             |             |       |   |     |
| Note:                                                                                                                                                                                                                                                |                                                                                               |     |         |            |         |        |            |             |             |       |   |     |
| <ol> <li>This bit is set to 0 when the read result is 1 and 0 is written to the same bit. This bit remains unchanged even if<br/>the read result is 0 and 0 is written to the same bit. This bit remains unchanged if 1 is written to it.</li> </ol> |                                                                                               |     |         |            |         |        |            |             |             |       |   |     |
| The DTCTL register controls DTC activation when a non-maskable interrupt (an interrupt by the watchdog timer, oscillation stop detection, voltage monitor 1, or voltage monitor 2) is generated.                                                     |                                                                                               |     |         |            |         |        |            |             |             |       |   |     |

### NMIF Bit (Non-Maskable Interrupt Generation Bit)

The NMIF bit is set to 1 when a watchdog timer interrupt, an oscillation stop detection interrupt, a voltage monitor 1 interrupt, or a voltage monitor 2 interrupt is generated.

When the NMIF bit is 1, the DTC is not activated even if the interrupt which enables DTC activation is generated. If the NMIF bit is changed to 1 during DTC transfer, the transfer is continued until it is completed.

When an interrupt source is the watchdog timer, wait for the following cycles before writing 0 to the NMIF bit: If the WDTC7 bit in the WDTC register is set to 0 (divide-by-16 using the prescaler), wait for 16 cycles of the CPU clock after the interrupt source is generated.

If the WDTC7 bit is set to 1 (divide-by-128 using the prescaler), wait for 128 cycles of the CPU clock after the interrupt source is generated.

When an interrupt source is oscillation stop detection, set to the OCD1 bit in the OCD register to 0 (oscillation stop detection interrupt disabled) before writing 0 to the NMIF bit.



### R8C/33T Group Note of the touch detection with the voltage monitor processing

### 2.3 Relation of measurement by SCU and DTC data transfer

Table 2-3 shows Data destruction protect function. SCU scans automatically all CH, but it can not scan next CH without finishing recent data transfer by DTC. Because if SCU starts measurement before the register data transfers to RAM by DTC, the register data will be clear and the fail data will transfer to RAM.

#### Table 2-3 Data destruction protect function (Quotation from R8C/33T professional manual)





### Website and Support

Renesas Electronics Website <u>http://www.renesas.com/</u>

Inquiries http://www.renesas.com/inquiry

All trademarks and registered trademarks are the property of their respective owners.



# **Revision Record**

|      |             | Description |                                                         |  |  |  |
|------|-------------|-------------|---------------------------------------------------------|--|--|--|
| Rev. | Date        | Page        | Summary                                                 |  |  |  |
| 1.00 | May 23 2013 |             | Numbering change(Content is as same as R01AN0342EJ0100) |  |  |  |
|      |             |             |                                                         |  |  |  |
|      |             |             |                                                         |  |  |  |
|      |             |             |                                                         |  |  |  |
|      |             |             |                                                         |  |  |  |
|      |             |             |                                                         |  |  |  |
|      |             |             |                                                         |  |  |  |
|      |             |             |                                                         |  |  |  |

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

- 1. Handling of Unused Pins
  - Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
  - The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

- 3. Prohibition of Access to Reserved Addresses Access to reserved addresses is prohibited.
  - The reserved addresses are provided for the possible future expansion of functions. Do not access

these addresses; the correct operation of LSI is not guaranteed if they are accessed.

4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

 When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

- Notice

   . Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
   . Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.
- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned su

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

| Renesas Electronics America Inc.           2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A.           Tel: +1-408-588-6000, Fax: +1-408-588-6130                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Renesas Electronics Canada Limited<br>1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada<br>Tel: +1-905-898-5441, Fax: +1-905-898-3220                                                                                   |
| Renesas Electronics Europe Limited<br>Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K<br>Tel: +44-1628-651-700, Fax: +44-1628-651-804                                                                 |
| Renesas Electronics Europe GmbH<br>Arcadiastrasse 10, 40472 Düsseldorf, Germany<br>Tel: +49-211-65030, Fax: +49-211-6503-1327                                                                                                 |
| Renesas Electronics (China) Co., Ltd.<br>7th Floor, Quantum Piaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China<br>Tel: +86-10-8235-1155, Fax: +86-10-8235-7679                                                |
| Renesas Electronics (Shanghai) Co., Ltd.<br>Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China<br>Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898                            |
| Renesas Electronics Hong Kong Limited<br>Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong<br>Tel: +852-2886-9318, Fax: +852 2886-9022/9044                       |
| Renesas Electronics Taiwan Co., Ltd.<br>13F, No. 363, Fu Shing North Road, Taipei, Taiwan<br>Tel: +886-2-8175-9600, Fax: +886 2-8175-9670                                                                                     |
| Renesas Electronics Singapore Pte. Ltd.<br>80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949<br>Tel: +65-6213-0200, Fax: +65-6213-0300                                                                 |
| Renesas Electronics Malaysia Sdn.Bhd.<br>Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia<br>Tel: +60-37955-9390, Fax: +60-3-7955-9510 |
| Renesas Electronics Korea Co., Ltd.<br>11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea<br>Tel: +82-2-558-3737, Fax: +82-2-558-5141                                                         |