# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M16C/62P Group

## Operation of Timer B (pulse period measurement mode)

## 1. Abstract

In pulse period/pulse width measurement mode, choose functions from those listed in Table 1. Operations of the circled items are described below. Figure 1 shows the operation timing, and Figure 2 shows the set-up procedure. A reference program is an example when using the Timer B0 interrupt based on the setting procedure of Figure 2.

#### 2. Introduction

This application note is applied to the M16C/62P group Microcomputers.

This program can be operated under the condition of M16C family products with the same SFR(Special Function Register) as M16C/62P Group products. Because some functions may be modified of the M16C family products, see the user's manual. When using the functions shown in this application note, evaluate them carefully for an operation



### Choosed functions

**Table 1. Choosed functions** 

| Item         |                                                   | Set-up                                                                                                                            |  |
|--------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Count source | ce O Internal count source (f1 / f8 / f32 / fc32) |                                                                                                                                   |  |
| Measurement  |                                                   |                                                                                                                                   |  |
| mode         |                                                   | Pulse period measurement (interval between measurement pulse rising edge to rising edge)                                          |  |
|              |                                                   | Pulse width measurement (interval between measurement pulse falling edge to rising edge, and between rising edge to falling edge) |  |

## 4. Operation

- (1) Setting the count start flag to "1" causes the counter to start counting the count source.
- (2) If a measurement pulse changes from "H" to "L", the value of the counter goes to "0000h", and measurement is started. In this instance, an indeterminate value is transferred to the reload register. The timer Bi interrupt request does not generate.
- (3) If a measurement pulse changes from "H" to "L" again, the value of the counter is transferred to the reload register, and the timer Bi interrupt request bit goes to "1". Then the value of the counter becomes "0000h", and the measurement is started again.

#### Note

- The timer Bi interrupt request bit goes to "1" when an effective edge of a measurement pulse is input or timer Bi is overflowed. The factor of interrupt request can be determined by use of the timer Bi overflow flag within the interrupt routine.
- The value of the counter at the beginning of a count is indeterminate. Therefore, the timer Bi overflow flag may go to "1" and timer Bi interrupt request may be generated during the interval between a count start and an effective edge input.
- The timer Bi overflow flag is indeterminate after reset. The timer Bi overflow flag goes to "0" if timer Bi mode register is written to when the count start flag is "1". This flag cannot be set to "1" by software.



Figure 1. Operation timing of pulse period measurement mode





Figure 2. set-up procedure of pulse period measurement mode



## 5. The example of reference program

```
M16C/62P Program Collection
  FILE NAME: rjj05b0704_src.a30
  CPU
         : M16C/62P Group
  FUNCTION: Operation of Timer B (pulse period measurement mode)
  HISTORY : 2004.12.24 Ver 1.00
          : 2006.1.25 Ver 1.10
  Copyright(C)2006, Renesas Technology Corp.
  Copyright(C)2006, Renesas Solutions Corp.
  All rights reserved.
  *******************************
     Include
  .LIST
             off
                             ;Stops outputting lines to the assembler list file
     .INCLUDE sfr62p.inc
                             ;Reads the file that defined SFR
     .LIST
                             ;Starts outputting lines to the assembler list file
             on
 *********************
     Symbol definition
RAM_TOP
                     00400h
                                 ;Start address of RAM
                .equ
RAM_END
                                 ;End address of RAM
                .equ
                     013ffh
ROM TOP
                     0f4000h
                                 ;Start address of ROM
                .equ
VECT_TOP
                     0ffe00h
                                 ;Start address of vect_top
                .equ
FIXED_VECT_TOP
                .equ
                     0fffdch
                                 ;Start address of fixed_vect_top
SB BASE
                      00380h
                                 ;Base address of sb
                .equ
     Program area
  Start up
;Declares section name and section type
          .section program,code
                     ROM_TOP
                                 ;Declares start address
          .org
                     SB_BASE
          .sb
```



| START:   |            |                            |                                                            |
|----------|------------|----------------------------|------------------------------------------------------------|
|          | ldc        | #RAM_END+1,is <sub>l</sub> | p ;Sets interrupt stack pointer                            |
|          | ldc        | #SB_BASE,sb                | ;Sets sb register                                          |
| ,        | mov.b      | #03h,prcr                  | ;Removes protect                                           |
|          |            | ·                          | ;Set processor mode registers 0 and 1                      |
|          | mov.w      | #0800h,pm0                 | ;Single-chip mode                                          |
|          |            |                            | ;No expansion, No wait                                     |
|          | mov.w      | #2008h,cm0                 | ;Xcin-Xcout High                                           |
|          |            |                            | ;Xin-Xout High, Main clock is No divison                   |
|          | mov.b      | #0,prcr                    | ;Protects all registers                                    |
| ,        | ldintb     | #VECT_TOP                  | ;Sets interrupt table register                             |
|          | mov.w      | #0,r0                      | ;Clears WORKRAM area                                       |
|          | mov.w      | #((RAM_END+1)-             | -RAM_TOP)/2,r3                                             |
|          | mov.w      | #RAM_TOP,a1                |                                                            |
|          | sstr.w     |                            |                                                            |
| ;======= | ========   | ==========                 | =======================================                    |
|          | in program |                            | =======================================                    |
| ,        | mov.b      |                            | rr ;Timer B0 mode register                                 |
| ;        |            | ++                         | ;Pulse period/pulsewidgh measurement mode                  |
| ;        |            | ++                         | ;Pulse period measurement (measurement between             |
| ;        |            | Ш                          | ;a falling adge ;and the next falling adge of measured     |
| ;        |            |                            | ;pulse)                                                    |
| ;        |            |                            | ;Set to "0" in pulse period and pulse widge measurement    |
|          |            |                            | ;mode<br>;Timer has not overflowed                         |
| ,        |            | 1.1                        | ;Count source(f8)                                          |
| ,        | mov.b      |                            | ; ;Interrupt control register                              |
| ;        |            |                            | ;Interrupt priority level select bit                       |
| •        |            | i                          | ;(011:Level 3, interrupt disabled)                         |
| ;        |            | +                          | ;Interrupt request bit (0:interrupt not requested)         |
|          | mov.b      | #00100000b,tabs            | sr ;Count start flag                                       |
| ;        |            | +                          | ;Starts counting                                           |
|          | nop        |                            | ;To set the MR3 bit to "0" (no overflow), set TBiMR        |
|          | nop        |                            | register with setting the TBiS bit to "1" and counting the |
|          | nop        |                            | ;next count source after setting the MR3 bit to "1"        |
|          | nop        |                            | ;(overflow). Newly added in the Ver 1.10                   |
|          | nop        |                            | ;                                                          |
|          |            |                            |                                                            |



|              | fset                   | i                              | ;Set interrupt enable flag                      |  |  |
|--------------|------------------------|--------------------------------|-------------------------------------------------|--|--|
|              | mov.b                  | #01000010b,                    | tb0mr ;Timer B0 mode register                   |  |  |
| ;            |                        | +                              | ;Timer did not overflowed                       |  |  |
| MAIN:        |                        |                                |                                                 |  |  |
|              | imn                    | MAINI                          |                                                 |  |  |
| ·====        | jmp<br>========        | MAIN<br>========               | =======================================         |  |  |
| ;            | Interrupt program      |                                |                                                 |  |  |
| ;====        | ===========            | =========                      |                                                 |  |  |
| TB0_IN       | IT:                    |                                |                                                 |  |  |
| ;            | ./ TD0 into            | at accition of                 |                                                 |  |  |
|              | ;/ TB0 interru         | pt routine /                   |                                                 |  |  |
| ,            | reit                   |                                |                                                 |  |  |
|              |                        |                                |                                                 |  |  |
| ;=====       |                        |                                |                                                 |  |  |
| ;            | Dummy interrupt prod   | cessing program                |                                                 |  |  |
| ,            |                        | ========                       |                                                 |  |  |
| DUMM'        | Y:<br>reit             |                                |                                                 |  |  |
|              | reit                   |                                |                                                 |  |  |
| ,<br>.*****  | *******                | ********                       | ******                                          |  |  |
| ;            | Setting of variable ve | tting of variable vector table |                                                 |  |  |
| .******<br>, | *******                | *******                        | ************                                    |  |  |
| ;            |                        |                                |                                                 |  |  |
|              | .section vec           |                                |                                                 |  |  |
|              | .org                   | VECT_TOP +                     | (4 ^ 4)                                         |  |  |
| ,            | .lword                 | DUMMY                          | ;INT3 interrupt vector                          |  |  |
|              | .lword                 | DUMMY                          | ;TB5 interrupt vector                           |  |  |
|              | .lword                 | DUMMY                          | ;TB4 interrupt vector                           |  |  |
|              |                        |                                | ;UART1 bus collision detection interrupt vector |  |  |
|              | .lword                 | DUMMY                          | ;TB3 interrupt vector                           |  |  |
|              |                        |                                | ;UART0 bus collision detection interrupt vector |  |  |
|              | .lword                 | DUMMY                          | ;SI/04/INT5 interrupt vector                    |  |  |
|              | .lword                 | DUMMY                          | ;SI/03/INT4 interrupt vector                    |  |  |
|              | .lword                 | DUMMY                          | ;UART2 bus collision detection interrupt vector |  |  |
|              | .lword                 | DUMMY                          | ;DMA0 interrupt vector                          |  |  |
|              | .lword                 | DUMMY                          | ;DMA1 interrupt vector                          |  |  |
|              | .lword                 | DUMMY                          | ;KEY interrupt vector                           |  |  |
|              | .lword                 | DUMMY                          | ;A-D interrupt vector                           |  |  |
|              | .lword                 | DUMMY                          | ;UART2 transmit/NACK interrupt vector           |  |  |
|              | .lword                 | DUMMY                          | ;UART2 receive/ACK interrupt vector             |  |  |
|              | .lword                 | DUMMY                          | ;UART0 transmit/NACK interrupt vector           |  |  |
|              | .lword                 | DUMMY                          | ;UART0 receive/ACK interrupt vector             |  |  |
|              | .lword                 | DUMMY                          | ;UART1 transmit/NACK interrupt vector           |  |  |



|                                        | .lword                               | DUMMY                                     | ;UART1 receive/ACK interrupt vector                                                                                                                                                                                                                                                                                                  |
|----------------------------------------|--------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | .lword                               | DUMMY                                     | ;TA0 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;TA1 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;TA2 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;TA3 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;TA4 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | TB0_INT                                   | ;TB0 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;TB1 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;TB2 interrupt vector                                                                                                                                                                                                                                                                                                                |
|                                        | .lword                               | DUMMY                                     | ;INT0 interrupt vector                                                                                                                                                                                                                                                                                                               |
|                                        | .lword                               | DUMMY                                     | ;INT1 interrupt vector                                                                                                                                                                                                                                                                                                               |
|                                        | .lword                               | DUMMY                                     | ;INT2 interrupt vector                                                                                                                                                                                                                                                                                                               |
| •                                      |                                      |                                           |                                                                                                                                                                                                                                                                                                                                      |
| .************************************* | *******                              | *******                                   | **********                                                                                                                                                                                                                                                                                                                           |
| ; Setting                              | of fixed vector                      |                                           |                                                                                                                                                                                                                                                                                                                                      |
| .************************************* | ******                               | *******                                   | *************                                                                                                                                                                                                                                                                                                                        |
| ;                                      |                                      |                                           |                                                                                                                                                                                                                                                                                                                                      |
|                                        | .section f_vect,ro                   |                                           |                                                                                                                                                                                                                                                                                                                                      |
|                                        | .org                                 | FIXED_VECT_TC                             | OP                                                                                                                                                                                                                                                                                                                                   |
|                                        |                                      |                                           |                                                                                                                                                                                                                                                                                                                                      |
| ;                                      |                                      |                                           |                                                                                                                                                                                                                                                                                                                                      |
| ;                                      | .lword                               | DUMMY                                     | ;Undefined instruction interrupt vector                                                                                                                                                                                                                                                                                              |
| ;                                      | .lword                               | DUMMY                                     | ;Overflow (INTO instruction) interrupt vector                                                                                                                                                                                                                                                                                        |
| ;                                      | .lword                               | DUMMY<br>DUMMY                            | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector                                                                                                                                                                                                                                                      |
| ;                                      | .lword<br>.lword<br>.lword           | DUMMY                                     | ;Overflow (INTO instruction) interrupt vector<br>;BRK instruction interrupt vector<br>;Address match interrupt vector                                                                                                                                                                                                                |
| ;                                      | .lword<br>.lword<br>.lword           | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY          | ;Overflow (INTO instruction) interrupt vector<br>;BRK instruction interrupt vector<br>;Address match interrupt vector<br>;Single-step interrupt vector                                                                                                                                                                               |
| ;                                      | .lword<br>.lword<br>.lword           | DUMMY<br>DUMMY<br>DUMMY                   | ;Overflow (INTO instruction) interrupt vector<br>;BRK instruction interrupt vector<br>;Address match interrupt vector<br>;Single-step interrupt vector<br>;Watchdog timer interrupt vector                                                                                                                                           |
| ;                                      | .lword<br>.lword<br>.lword           | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY          | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt                                                                                              |
| ;                                      | .lword<br>.lword<br>.lword           | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY          | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt ;vector                                                                                      |
| ;                                      | .lword<br>.lword<br>.lword<br>.lword | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY<br>DUMMY | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt ;vector ;Voltage down detection interrupt vector                                             |
| ;                                      | .lword<br>.lword<br>.lword<br>.lword | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY<br>DUMMY | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt ;vector ;Voltage down detection interrupt vector ;DBC interrupt vector                       |
| ;                                      | .lword .lword .lword .lword .lword   | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY<br>DUMMY | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt ;vector ;Voltage down detection interrupt vector ;DBC interrupt vector ;NMI interrupt vector |
| ;                                      | .lword<br>.lword<br>.lword<br>.lword | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY<br>DUMMY | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt ;vector ;Voltage down detection interrupt vector ;DBC interrupt vector                       |
| ;                                      | .lword .lword .lword .lword .lword   | DUMMY<br>DUMMY<br>DUMMY<br>DUMMY<br>DUMMY | ;Overflow (INTO instruction) interrupt vector ;BRK instruction interrupt vector ;Address match interrupt vector ;Single-step interrupt vector ;Watchdog timer interrupt vector ;Oscillation stop and Re-oscillation detection interrupt ;vector ;Voltage down detection interrupt vector ;DBC interrupt vector ;NMI interrupt vector |



## 6. Referense

Hardware manual
M16C/62P Group Hardware Manual
(Use the most recent version of the document on the Renesas Technology Web site.)

Technical news/Technical update (Use the most recent version of the document on the Renesas Technology Web site.)



## Web-site and contact for support

Renesas Technology Web site http://www.renesas.com/en/m16c

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## Revision

|  | Rev. | Issue data | Revised                      |                      |  |  |
|--|------|------------|------------------------------|----------------------|--|--|
|  |      |            | Page                         | Point                |  |  |
|  | 1.00 | 2004.12    | -                            | First edition issued |  |  |
|  | 1.10 | 2006.01    | 5 Reference program modified |                      |  |  |



## Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.