# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8SX Family

Multiprocessor Communication

# Introduction

The multiprocessor communication function of the serial communications interface (SCI) is used to transmit data to each processor.

# Target Device

H8SX/1582F

# Contents

| 1. | Specifications              | 2   |
|----|-----------------------------|-----|
| 2. | Conditions for Application  | 3   |
| 3. | Description of Modules Used | . 4 |
| 4. | Description of Operation    | . 8 |
| 5. | Description of Software     | 10  |



# 1. Specifications

Using the multiprocessor communication function, data H'B8 is transmitted to receiving station A and data H'DE is transmitted to receiving station B.

In multiprocessor communication, data can be transferred to the desired receiving station among the multiple seriallyconnected stations by transmitting an ID, uniquely assigned to each receiving station, followed by data. A receiving station compares the ID sent first with its own ID and receives the data that comes next only if the IDs match. If the IDs do not match, the receiving station does not receive the data that follows.

- Figure 1 shows an example of connection for inter-processor communication using multiprocessor format communication.
- The communication format is shown in table 1. A break is output when data transmission has finished.
- In this sample task, asynchronous transmission and reception of 128 bytes of data is controlled by software through the interrupt exception processing.



Figure 1 Inter-Processor Communication Using Multiprocessor Format Communication

#### Table 1 Multiprocessor Transmit Format in Asynchronous Mode

| Format Item                       | Setting   |
|-----------------------------------|-----------|
| Ρφ                                | 16 MHz    |
| Bit rate                          | 19200 bps |
| Data length                       | 8 bits    |
| Parity bit                        | None      |
| Stop bit                          | 1 bit     |
| Multiprocessor bit                | 1 bit     |
| Serial/parallel conversion format | LSB-first |



# 2. Conditions for Application

# Table 2 Conditions for Application

| Item                | Contents                                                                                                                 |                          |
|---------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------|
| Operating frequency | Input clock:                                                                                                             | 5 MHz                    |
|                     | System clock (I                                                                                                          | 40 MHz                   |
|                     | Peripheral module clock (P $\phi$ ):                                                                                     | 20 MHz                   |
|                     | External bus clock (Bø):                                                                                                 | 20 MHz                   |
| Operating mode      | Mode 3 (MD1 = 1, MD0 = 1)                                                                                                |                          |
| Development tool    | High-performance Embedded                                                                                                | Workshop Version 4.00.02 |
| C/C++ compiler      | H8S, H8/300 Series C/C++ Co                                                                                              | mpiler Version 6.01.00   |
|                     | (from Renesas Technology Co                                                                                              | prp.)                    |
| Compile option      | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3,<br>-speed = (register, shift, struct, expression) |                          |

#### Table 3 Section Settings

| Address  | Section Name | Description                        |
|----------|--------------|------------------------------------|
| H'001000 | Р            | Program area                       |
|          | С            | Constant area                      |
| H'FF9000 | В            | Uninitialized data area (RAM area) |



# 3. Description of Modules Used

# 3.1 Description of SCI\_4

In this sample task, serial data transmission is performed in asynchronous mode using the SCI\_4. Figure 2 shows a block diagram of the SCI\_4 and the functions regarding figure 2 are described below.

- On-chip peripheral module clock Pφ
   Pφ is a reference clock used to drive the on-chip peripheral functions and is generated by the clock pulse generator.
- Receive shift register\_4 (RSR\_4)

RSR\_4 is a register used to receive serial data. When RSR\_4 receives one frame of serial data input from the RxD4 pin, that data is automatically transferred to receive data register\_4 (RDR\_4). RSR\_4 cannot be directly accessed by the CPU.

• Receive data register\_4 (RDR\_4)

RDR\_4 is an 8-bit register that stores receive data. When one frame of data has been received, the data is automatically transferred from RSR\_4 to RDR\_4. RSR\_4 and RDR\_4 form a double buffer, thus enabling continuous reception of data. Since RDR\_4 is a register used only for data reception, RDR\_4 can only be read by the CPU.

• Transmit shift register\_4 (TSR\_4)

TSR\_4 is a register used to transmit serial data. When transmitting data, data is first transferred from transmit data register\_4 (TDR\_4) to TSR\_4, and then the transmit data is output from the TxD4 pin. TSR\_4 cannot be directly accessed by the CPU.

• Transmit data register\_4 (TDR\_4)

TDR\_4 is an 8-bit register that stores transmit data. When TSR\_4 is detected as empty, the data written to TDR\_4 is automatically transferred to TSR\_4. Since TDR\_4 and TSR\_4 form a double buffer, if the next data has been written to TDR\_4 when one frame of data is transmitted, the written data is transferred to TSR\_4, thus enabling continuous transmission of data. TDR\_4 can always be read from or written to by the CPU. However, be sure to confirm that the TDRE bit in serial status register 4 (SSR 4) is 1 before writing to TDR\_4.

- Serial mode register\_4 (SMR\_4) SMR\_4 is an 8-bit register used to set the serial data transfer format and select the clock source for the on-chip baud rate generator.
- Serial control register\_4 (SCR\_4) SCR\_4 is a register used to enable or disable transmission/reception or interrupt requests, and to select the transmit/receive clock source.
- Serial status register\_4 (SSR\_4) SSR\_4 consists of the SCI\_4 status flags and multiprocessor bits for transmission/reception. The TDRE, RDRF, ORER, PER, and FER bits in this register can only be cleared.
- Smart card mode register\_4 (SCMR\_4) SCMR\_4 is a register used to select the smart card interface and its format. In this sample task, this register is set to select normal asynchronous or clock synchronous mode.





Figure 2 Block Diagram of SCI\_4

# 3.2 Multiprocessor communication function

Multiprocessor communication is to perform data transmission and reception between multiple processors via a shared communication line by serial communication in asynchronous mode with a format (multiprocessor format) in which the multiprocessor bit is added.

When performing multiprocessor communication, a unique ID code is assigned to each receiving station. A serial communication cycle consists of an ID transmit cycle which specifies the receiving station and a data transmit cycle which transmits data to the specified receiving station.

The ID transmit cycle and data transmit cycle are distinguished by the multiprocessor bit. The multiprocessor bit is 1 for the ID transmit cycle and 0 for the data transmit cycle.

The transmitting station first transmits the ID code of the receiving station to which serial data is to be transmitted with a 1-valued multiprocessor bit added. Next, the transmitting station transmits the data with a 0-valued multiprocessor bit added.

A receiving station receives the communication data in which the multiprocessor bit is 1. It compares it with its own ID, and receives the subsequently transmitted data on a match. If the IDs do not match, the receiving station ignores the communication data until communication data with a 1-valued multiprocessor bit is transmitted again.

The transmit/receive format can be selected from four types when the multiprocessor format is specified. In these formats, parity bit setting is not available.



Figure 3 Multiprocessor Format



#### Table 4 Multiprocessor Communication Format

| SMR |    |      | Multiprocessor communication format and frame length |
|-----|----|------|------------------------------------------------------|
| CHR | MP | STOP |                                                      |
| 0   | 1  | 0    | START 8-bit data MPB STOP *                          |
| 0   | 1  | 1    | START 8-bit data MPB STOP STOP                       |
| 1   | 1  | 0    | START 7-bit data MPB STOP                            |
| 1   | 1  | 1    | START 7-bit data MPB STOP STOP                       |

[Legend]

START: Start bit

STOP: Stop bit

MPB: Multiprocessor bit

Note: \* This format is selected in this sample task.



# 4. Description of Operation

# 4.1 **Overview of Operation**

Receive operation when the IDs do not match is shown in figure 4 and receive operation when the IDs match is shown in figure 5. The hardware processing and software processing are shown in tables 5 and 6 for describing figures 4 and 5, respectively.

Transmit operation is the same as that for data transmission in asynchronous mode except for setting the MPBT bit in SSR 4 to 1 when transmitting the ID.



Figure 4 Receive Operation with Non-Matching IDs

#### Table 5 Hardware and Software Processing

|     | Hardware Processing                                                                          | Software Processing                                      |
|-----|----------------------------------------------------------------------------------------------|----------------------------------------------------------|
| (1) | Clear the MPIE flag in SCR_4 to 0 (ID data reception).                                       | _                                                        |
| (2) | RSR_4 receives serial data and transfers it to RDR_4.                                        | _                                                        |
| (3) | Set the RDRF flag in SSR_4 to 1.                                                             | _                                                        |
| (4) |                                                                                              | Read the data in RDR_4.                                  |
| (5) | —                                                                                            | Clear the RDRF flag in SSR_4 to 0.                       |
| (6) | _                                                                                            | Compare the data read from RDR_4 with the ID of its own. |
| (7) | —                                                                                            | Set the MPIE flag in SCR_4 to 1.                         |
| (8) | Does not receive data because the MPB bit of the data sent while the MPIE flag being 1 is 0. | _                                                        |





Figure 5 Receive Operation with Matching IDs

#### Table 6 Hardware and Software Processing

|      | Hardware Processing                                    | Software Processing                                      |
|------|--------------------------------------------------------|----------------------------------------------------------|
| (1)  | Clear the MPIE flag in SCR_4 to 0 (ID data reception). | _                                                        |
| (2)  | RSR_4 receives serial data and transfers it to RDR_4.  | _                                                        |
| (3)  | Set the RDRF flag in SSR_4 to 1.                       | —                                                        |
| (4)  | —                                                      | Read the data in RDR_4.                                  |
| (5)  | _                                                      | Clear the RDRF flag in SSR_4 to 0.                       |
| (6)  | _                                                      | Compare the data read from RDR_4 with the ID of its own. |
| (7)  | Receive data.                                          | _                                                        |
| (8)  | RSR_4 receives serial data and transfers it to RDR_4.  | _                                                        |
| (9)  | Set the RDRF flag in SSR_4 to 1.                       | _                                                        |
| (10) |                                                        | Read the data in RDR_4.                                  |
| (11) | _                                                      | Clear the RDRF flag in SSR_4 to 0.                       |



# 5. Description of Software

# 5.1 List of Functions

#### Table 7 List of Functions

| Function Name                                       | Functions                                                                                                                |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| init                                                | Initialization routine                                                                                                   |
|                                                     | Cancels module stop mode, sets the clocks, and calls the main function.                                                  |
| main                                                | Main routine                                                                                                             |
|                                                     | Makes the initial settings for the SCI and performs communication with multiple devices at a transfer rate of 19200 bps. |
| sci4_rcv1byte 1-byte reception by receiving station |                                                                                                                          |
|                                                     | Checks the received ID code and receives one byte of data.                                                               |
| sci4_trs1byte                                       | 1-byte transmission by transmitting station                                                                              |
|                                                     | Transmits an ID code and one byte of data.                                                                               |

# 5.2 RAM Usage

#### Table 8 RAM Usage

| Туре          | Label Name | Description             | Used In |
|---------------|------------|-------------------------|---------|
| unsigned char | r_buf      | Stores the receive data | main    |

## 5.3 Constants

#### Table 9 List of Constants

| Constant Name Description |                                  | Used In |
|---------------------------|----------------------------------|---------|
| ID1                       | ID number of receiving station A | main    |
|                           | Setting: H'01                    |         |
| ID2                       | ID number of receiving station B | main    |
|                           | Setting: H'02                    |         |

# 5.4 Data Table

### Table 10 Data Table

| Туре          | Array Name | Description                      | Used In |
|---------------|------------|----------------------------------|---------|
| unsigned char | t_buf[2]   | Stores the transmit data         | main    |
|               |            | t_buf[0] = H'B8, t_buf[1] = H'DE |         |



# 5.5 Macro Definition

#### Table 11 Macro Definition

| Identifier | Description                                      | Used In |
|------------|--------------------------------------------------|---------|
| TRSSTA     | Generates a program for the transmitting station | main    |
| RCVSTA_A   | Generates a program for receiving station A      | main    |
| RCVSTA_B   | Generates a program for receiving station B      | main    |

# 5.6 Description of Functions

#### 5.6.1 init Function

#### (1) Functional overview

Initialization routine which cancels module stop mode, sets the clocks, and calls the main function.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• System clock control register (SCKCR)

Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Function                                                        |
|-----|----------|---------|-----|-----------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (I                                                 |
| 9   | ICK1     | 0       | R/W | These bits select the system clock frequency. The CPU, DMAC,    |
| 8   | ICK0     | 0       | R/W | and DTC modules are driven by the system clock.                 |
|     |          |         |     | 000: Input clock × 8                                            |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (P                                      |
| 5   | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module clock. |
| 4   | PCK0     | 1       | R/W | 001: Input clock × 4                                            |
| 2   | BCK2     | 0       | R/W | External Bus Clock (B                                           |
| 1   | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock.      |
| 0   | BCK0     | 1       | R/W | 001: Input clock × 4                                            |

• MSTPCRA, MSTPCRB, and MSTPCRC are the registers that control module stop mode. Setting the bits in these registers places the corresponding modules in module stop mode, and clearing the bits cancels module stop mode.

# RENESAS

• Module stop control register A (MSTPCRA)

Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                                                                                |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-module-clock-stop mode enable                                                                                                                                                                                                                                                                                                       |
|     |          |         |     | Enables or disables transition to all-module-clock-stop mode.                                                                                                                                                                                                                                                                           |
|     |          |         |     | If this bit is set to 1, all-module-clock-stop mode is entered when<br>the SLEEP instruction is executed by the CPU while all the<br>modules under control of the MSTPCR registers are placed in<br>module stop mode. In all-module-clock-stop mode, even the bus<br>controller and I/O ports are stopped to reduce the supply current. |
|     |          |         |     | 0: Disables transition to all-module-clock-stop mode.                                                                                                                                                                                                                                                                                   |
|     |          |         |     | 1: Enables transition to all-module-clock-stop mode.                                                                                                                                                                                                                                                                                    |
| 13  | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                                                                                                   |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                                                                                                          |
| 4   | MSTPA4   | 1       | R/W | A/D converter (unit 1)                                                                                                                                                                                                                                                                                                                  |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                                                                                                  |
| 1   | MSTPA1   | 1       | R/W | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                                                                                                                                                                                                                          |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                                                           |

• Module stop control register B (MSTPCRB)

Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 0       | R/W | Serial communication interface_4 (SCI_4) |
| 11  | MSTPB11  | 1       | R/W | Serial communication interface_3 (SCI_3) |

• Module stop control register C (MSTPCRC)

Address: H'FFFDCC

| Bit | Bit Name | Setting | R/W | Function                                                   |
|-----|----------|---------|-----|------------------------------------------------------------|
| 10  | MSTPC10  | 1       | R/W | Synchronous serial communication unit 2 (SSU_2)            |
| 9   | MSTPC9   | 1       | R/W | Synchronous serial communication unit 1 (SSU_1)            |
| 8   | MSTPC8   | 1       | R/W | Synchronous serial communication unit 0 (SSU_0)            |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF9000 to H'FFBFFF)                       |
| 0   | MSTPC0   | 0       | R/W | Always write the same value to the MSTPC1 and MSTPC0 bits. |



#### (5) Flowchart





## 5.6.2 main Function

(1) Functional overview

Main routine which transmits and receives one byte of data.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• Serial mode register\_4 (SMR\_4)

Address: H'FFFE90

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                         |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | C/Ā      | 0       | R/W | Communication Mode                                                                                                                                                               |
|     |          |         |     | 0: Operates in asynchronous mode                                                                                                                                                 |
| _   |          |         |     | 1: Operates in clock synchronous mode                                                                                                                                            |
| 6   | CHR      | 0       | R/W | Character Length                                                                                                                                                                 |
|     |          |         |     | 0: 8-bit length data is transmitted                                                                                                                                              |
| _   |          |         |     | 1: 7-bit length data is transmitted                                                                                                                                              |
| 3   | STOP     | 0       | R/W | Stop Bit Length                                                                                                                                                                  |
|     |          |         |     | Selects the stop bit length for transmission.                                                                                                                                    |
|     |          |         |     | 0: 1 stop bit                                                                                                                                                                    |
|     |          |         |     | 1: 2 stop bits                                                                                                                                                                   |
|     |          |         |     | In reception, only the first stop bit is checked, regardless of the setting of this bit. If the second stop bit is 0, it is treated as the start bit of the next transmit frame. |
| 2   | MP       | 1       | R/W | Multiprocessor Mode                                                                                                                                                              |
|     |          |         |     | 0: Multiprocessor function is disabled                                                                                                                                           |
|     |          |         |     | 1: Multiprocessor function is selected                                                                                                                                           |
| 1   | CKS1     | 0       | R/W | Clock Select 1, 0                                                                                                                                                                |
| 0   | CKS0     | 0       | R/W | 00: Clock source of on-chip baud rate generator is $P\phi$ .                                                                                                                     |

• Bit rate register\_4 (BRR\_4) Function: 8-bit register for adjusting the bit rate. When  $P\phi = 20$  MHz, CKS1 and CKS0 bits = B'00 in SMR\_4, and BRR\_4 = 32, the bit rate is set at 19200 bps. Setting: 32

# **CENESAS**

| • Se | rial control regi | ster_4 (SCR_ | _4) | Address: H'FFFE92                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|-------------------|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name          | Setting      | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7    | TIE               | 0            | R/W | Transmit Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                   |              |     | 0: TXI interrupt is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                   |              |     | 1: TXI interrupt is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6    | RIE               | 0            | R/W | Receive Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                   |              |     | 0: RXI and ERI interrupts are disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |                   |              |     | 1: RXI and ERI interrupts are enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5    | TE                | 0            | R/W | Transmit Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |                   |              |     | 0: Transmission is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |                   |              |     | 1: Transmission is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4    | RE                | 0            | R/W | Receive Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |                   |              |     | 0: Reception is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                   |              |     | 1: Reception is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3    | MPIE              | 0            | R/W | Multiprocessor Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |                   |              |     | (Valid when the MP bit in SMR is 1 in asynchronous mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                   |              |     | When this bit is set to 1, receive data whose multiprocessor bit is<br>0 is skipped and setting of the RDRF, FER, and OER status flags<br>in SSR is disabled. When receiving data whose multiprocessor bit<br>is 1, this bit is automatically cleared and normal receive operation<br>is resumed. For details, refer to section 13.5, Multiprocessor<br>Communication Function, in the hardware manual.                                                                                                                 |
|      |                   |              |     | When data with a 0-valued multiprocessor bit is being received,<br>transfer of receive data from RSR to RDR, receive error detection,<br>and setting of the RDRF, FER, and OER flags in SSR are not<br>performed. When data with a 1-valued multiprocessor bit is<br>received, the MPB bit in SSR is set to 1, the MPIE bit is<br>automatically cleared to 0, RXI and ERI interrupt requests are<br>enabled (when the TIE and RIE bits in SCR are set to 1), and<br>setting of the RDRF, FER and ORER flags is enabled. |
| 2    | TEIE              | 0            | R/W | Transmit-End Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |                   |              |     | 0: TEI interrupt is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                   |              |     | 1: TEI interrupt is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1    | CKE1              | 0            | R/W | Clock Enable 1, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0    | CKE0              | 0            | R/W | These bits select the clock source.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                   |              |     | 00: On-chip baud rate generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

• Transmit data register\_4 (TDR\_4) Address: H'FFFE93 Function: 8-bit readable/writable register that stores transmit data Setting: Undefined

# RENESAS

• Serial status register\_4 (SSR\_4)

Address: H'FFFE94

| Bit | Bit Name | Setting   | R/W    | Function                                                                                                                                 |
|-----|----------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TDRE     | Undefined | R/(W)* | Transmit Data Register Empty                                                                                                             |
|     |          |           |        | Indicates whether TDR contains transmit data.                                                                                            |
|     |          |           |        | [Setting conditions]                                                                                                                     |
|     |          |           |        | When the TE bit in SCR is 0                                                                                                              |
|     |          |           |        | <ul> <li>When data is transferred from TDR to TSR</li> </ul>                                                                             |
|     |          |           |        | [Clearing conditions]                                                                                                                    |
|     |          |           |        | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul>                                                                     |
|     |          |           |        | <ul> <li>When the DMAC transfers transmit data to TDR due to a TXI<br/>interrupt</li> </ul>                                              |
| 6   | RDRF     | 0         | R/(W)* | Receive Data Register Full                                                                                                               |
|     |          |           |        | Indicates whether RDR contains receive data.                                                                                             |
|     |          |           |        | [Setting condition]                                                                                                                      |
|     |          |           |        | • When reception is finished successfully, and receive data is transferred from RSR to RDR                                               |
|     |          |           |        | [Clearing conditions]                                                                                                                    |
|     |          |           |        | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul>                                                                     |
|     |          |           |        | When the DMAC or DTC transfers data from RDR due to an RXI interrupt                                                                     |
|     |          |           |        | Even if the RE bit in SCR is cleared to 0, the RDRF flag is<br>unaffected and its previous state retained.                               |
|     |          |           |        | If reception of the next data is completed while the RDRF flag is still set to 1, an overrun error occurs and the received data is lost. |
| 5   | ORER     | 0         | R/(W)* | Overrun Error                                                                                                                            |
|     |          |           |        | [Setting condition]                                                                                                                      |
|     |          |           |        | When an overrun error occurs during reception                                                                                            |
|     |          |           |        | [Clearing condition]                                                                                                                     |
|     |          |           |        | • When 0 is written to ORER after reading ORER = 1                                                                                       |
| 4   | FER      | 0         | R/(W)* | Framing Error                                                                                                                            |
|     |          |           |        | [Setting condition]                                                                                                                      |
|     |          |           |        | When a framing error occurs during reception                                                                                             |
|     |          |           |        | [Clearing condition]                                                                                                                     |
|     |          |           |        | <ul> <li>When 0 is written to FER after reading FER = 1</li> </ul>                                                                       |
| 3   | PER      | 0         | R/(W)* | Parity Error                                                                                                                             |
|     |          |           |        | [Setting condition]                                                                                                                      |
|     |          |           |        | When a parity error occurs during reception                                                                                              |
|     |          |           |        | [Clearing condition]                                                                                                                     |
|     |          |           |        |                                                                                                                                          |



| Bit   | Bit Name          | Setting         | R/W        | Function                                                                                                              |
|-------|-------------------|-----------------|------------|-----------------------------------------------------------------------------------------------------------------------|
| 2     | TEND              | Undefined       | R          | Transmit End                                                                                                          |
|       |                   |                 |            | [Setting conditions]                                                                                                  |
|       |                   |                 |            | When the TE bit in SCR is 0                                                                                           |
|       |                   |                 |            | • If the TDRE bit is 1 when the last bit in the transmit character is transmitted                                     |
|       |                   |                 |            | [Clearing conditions]                                                                                                 |
|       |                   |                 |            | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul>                                                  |
|       |                   |                 |            | <ul> <li>When the DMAC writes transmit data to TDR due to a TXI<br/>interrupt</li> </ul>                              |
| 1     | MPB               | Undefined       | R          | Multiprocessor Bit                                                                                                    |
|       |                   |                 |            | Stores the multiprocessor bit value in the receive frame. This bit value does not change when the RE bit in SCR is 0. |
| 0     | MPBT              | Undefined       | R/W        | Multiprocessor Bit Transfer                                                                                           |
|       |                   |                 |            | Sets the multiprocessor bit value that is to be added to the transmit frame.                                          |
| Note: | * Only 0 car      | n be written t  | o clear t  | he flag.                                                                                                              |
|       |                   |                 |            |                                                                                                                       |
|       | ceive data regis  |                 |            | Address: H'FFFE95                                                                                                     |
|       |                   |                 | r that sto | res receive data                                                                                                      |
| Set   | tting: Undefined  | 1               |            |                                                                                                                       |
|       |                   |                 |            |                                                                                                                       |
| • Sm  | hart card mode r  | register_4 (SC) | MR_4)      | Address: H'FFFE96                                                                                                     |
| Bit   | Bit Name          | Setting         | R/W        | Function                                                                                                              |
| 0     | SMIF              | 0               | R/W        | Smart Card Interface Mode Select                                                                                      |
|       |                   |                 |            | 0: Operates in normal asynchronous or clock synchronous mode                                                          |
|       |                   |                 |            | 1: Operates in smart card interface mode                                                                              |
|       |                   |                 |            |                                                                                                                       |
| • Po  | rt 1 input buffer | control regist  | er (P1IC   | R) Address: H'FFFB90                                                                                                  |
| Bit   | Bit Name          | Setting         | R/W        | Function                                                                                                              |
| 5     | P15ICR            | 1               | R/W        | 0: Input buffer of pin P15 is disabled. Input signal is fixed high.                                                   |
|       |                   |                 |            | 1: Input buffer of pin P15 is enabled. Pin state is reflected in the                                                  |
|       |                   |                 |            | peripheral module.                                                                                                    |
|       |                   |                 |            |                                                                                                                       |



#### (5) Flowchart





## 5.6.3 sci4\_rcv1byte Function

#### (1) Functional overview

Checks the received ID code and receives 1-byte data.

(2) Argument

| Туре          | Variable Name | Description |
|---------------|---------------|-------------|
| unsigned char | id            | ID code     |

(3) Return value

| Туре          | Description  |
|---------------|--------------|
| unsigned char | Receive data |

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• Serial control register\_4 (SCR\_4)

Address: H'FFFE92

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | RE       | 0       | R/W | Receive Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |          |         |     | 0: Reception is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |          |         |     | 1: Reception is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3   | MPIE     | 0       | R/W | Multiprocessor Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |          |         |     | (Valid when the MP bit in SMR is 1 in asynchronous mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |          |         |     | When this bit is set to 1, receive data whose multiprocessor bit is<br>0 is skipped and setting of the RDRF, FER, and OER status flags<br>in SSR is disabled. When receiving data whose multiprocessor bit<br>is 1, this bit is automatically cleared and normal receive operation<br>is resumed. For details, refer to section 13.5, Multiprocessor<br>Communication Function, in the hardware manual.<br>When data including MPB = 0 is being received, transfer of<br>receive data from RSR to RDR, receive error detection, and<br>setting of the RDRF, FER, and OER flags in SSR are not<br>performed. When data including MPB = 1 is received, the MPB bit<br>in SSR is set to 1, the MPIE bit is automatically cleared to 0, RXI<br>and ERI interrupt requests are enabled (when the TIE and RIE |
|     |          |         |     | bits in SCR are set to 1), and setting of the FER and ORER flags is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# RENESAS

| • Se  | rial status regist | er_4 (SSR_4)   |             | Address: H'FFFE94                                                                          |
|-------|--------------------|----------------|-------------|--------------------------------------------------------------------------------------------|
| Bit   | Bit Name           | Setting        | R/W         | Function                                                                                   |
| 6     | RDRF               | 0              | R/(W)*      | Receive Data Register Full                                                                 |
|       |                    |                |             | Indicates whether RDR contains receive data.                                               |
|       |                    |                |             | [Setting condition]                                                                        |
|       |                    |                |             | • When reception is finished successfully, and receive data is transferred from RSR to RDR |
|       |                    |                |             | [Clearing conditions]                                                                      |
|       |                    |                |             | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul>                       |
|       |                    |                |             | When the DMAC or DTC transfers data from RDR due to an RXI interrupt                       |
|       |                    |                |             | Even if the RE bit in SCR is cleared to 0, the RDRF flag is                                |
|       |                    |                |             | unaffected and its previous state retained.                                                |
|       |                    |                |             | If reception of the next data is completed while the RDRF flag is                          |
|       |                    |                |             | still set to 1, an overrun error occurs and the received data is lost.                     |
| 5     | ORER               | 0              | R/(W)*      | Overrun Error                                                                              |
|       |                    |                |             | [Setting condition]                                                                        |
|       |                    |                |             | <ul> <li>When an overrun error occurs during reception</li> </ul>                          |
|       |                    |                |             | [Clearing condition]                                                                       |
|       |                    |                |             | <ul> <li>When 0 is written to ORER after reading ORER = 1</li> </ul>                       |
| 4     | FER                | 0              | R/(W)*      | Framing Error                                                                              |
|       |                    |                |             | [Setting condition]                                                                        |
|       |                    |                |             | <ul> <li>When a framing error occurs during reception</li> </ul>                           |
|       |                    |                |             | [Clearing condition]                                                                       |
|       |                    |                |             | <ul> <li>When 0 is written to FER after reading FER = 1</li> </ul>                         |
| 3     | PER                | 0              | R/(W)*      | Parity Error                                                                               |
|       |                    |                |             | [Setting condition]                                                                        |
|       |                    |                |             | <ul> <li>When a parity error occurs during reception</li> </ul>                            |
|       |                    |                |             | [Clearing condition]                                                                       |
|       |                    |                |             | <ul> <li>When 0 is written to PER after reading PER = 1</li> </ul>                         |
| Note: | * Only 0 ca        | n be written t | to clear th | ne flag                                                                                    |

Note: \* Only 0 can be written to clear the flag.

• Receive data register\_4 (RDR\_4) Function: 8-bit register that stores receive data Setting: Undefined Address: H'FFFE95



#### (5) Flowchart





## 5.6.4 sci4\_trs1byte Function

(1) Functional overview

Transmits the ID code and 1-byte data.

(2) Arguments

| Туре          | Variable Name | Description   |
|---------------|---------------|---------------|
| unsigned char | id            | ID code       |
| unsigned char | tdt           | Transmit data |

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

Address: H'FFFE92

• Serial control register\_4 (SCR\_4)

| Bit                                | Bit Name                                                  | Setting           | R/W    | Function                                                                                                                    |
|------------------------------------|-----------------------------------------------------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| 5                                  | TE                                                        | 0                 | R/W    | Transmit Enable                                                                                                             |
|                                    |                                                           |                   |        | 0: Transmission is disabled                                                                                                 |
| 1                                  |                                                           |                   |        | 1: Transmission is enabled                                                                                                  |
| Fu                                 | ansmit data regi<br>nction: 8-bit reg<br>tting: Undefined | gister that store | ,      | Address: H'FFFE93<br>t data                                                                                                 |
| • Serial status register_4 (SSR_4) |                                                           |                   |        | Address: H'FFFE94                                                                                                           |
| Bit                                | Bit Name                                                  | Setting           | R/W    | Function                                                                                                                    |
| 7                                  | TDRE                                                      | 0                 | R/(W)* | Transmit Data Register Empty                                                                                                |
|                                    |                                                           |                   |        | 0: Indicates that the transmit data written to TDR has not been transferred to TSR                                          |
|                                    |                                                           |                   |        | 1: Indicates that transmit data has not been written to TDR or the transmit data written to TDR has been transferred to TSR |
| 2                                  | TEND                                                      | Undefined         | R/(W)* | Transmit End                                                                                                                |
|                                    |                                                           |                   |        | 0: Transmission is in progress                                                                                              |
|                                    |                                                           |                   |        | 1: Transmission has ended                                                                                                   |
| 0                                  | MPBT                                                      | 0/1               | R/W    | Multiprocessor Bit Transfer                                                                                                 |
|                                    |                                                           |                   |        | Sets the multiprocessor bit value that is to be added to the transmit frame.                                                |

Note: \* Only 0 can be written to clear the flag.



#### (5) Flowchart





# **Revision Record**

| Rev. | Date      | Descript | lion                 |  |
|------|-----------|----------|----------------------|--|
|      |           | Page     | Summary              |  |
| 1.00 | Mar.10.06 |          | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.