# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7280 Group

# MTU2: Output of Positive and Inverse PWM Signals in Three Phases (Reset-Synchronized PWM Mode)

# Introduction

This application note describes an example of settings for the output of pulse width modulation (PWM) waveforms in three phases by using the multi-function timer pulse unit 2 (MTU2) in reset-synchronized PWM mode.

# Target Device

SH7285

# Contents

| 1. | Preface                               | . 2 |
|----|---------------------------------------|-----|
|    |                                       |     |
| 2  | Description of the Sample Application | ર   |
| ۷. |                                       | 0   |
| 2  | Documents for Reference               | 10  |
| J. |                                       | 10  |

# RENESAS

# 1. Preface

# 1.1 Specifications

This sample program employs channels 3 and 4 of MTU2 in reset-synchronized PWM mode for output of positive and inverse PWM waveforms three phases. Figure 1 shows an overview.

- 1. Channels 3 and 4 of MTU2 are set up to operate in reset-synchronized mode. The output pins for the positive PWM signals are TIOC3B, TIOC4A, and TIOC4B. The corresponding inverse signals are output on pins TIOC3D, TIOC4C, and TIOC4D. The high level is selected as the active level for PWM output.
- 2. The PWM carrier cycle is set to  $400 \,\mu s$ .
- 3. PWM duty cycles in three phases are incremented or decremented by an interrupt signal generated every PWM cycle. The buffer function of registers is used to update the PWM duty cycle.
- 4. The level on the TIOC3A pin is toggled in synchronization with the PWM carrier cycle to produce a waveform.



Figure 1 Three-Phase Output of PWM (Reset-Synchronized PWM Mode)

# 1.2 Module Used

Channels 3 and 4 of MTU2

# 1.3 Applicable Conditions

#### Table 1 Applicable Conditions

| Item                | Description                                                           |  |  |
|---------------------|-----------------------------------------------------------------------|--|--|
| MCU                 | SH7285 [R5F72856]                                                     |  |  |
| Operating frequency | Internal clock: $I\phi = 100 \text{ MHz}$                             |  |  |
|                     | Bus clock: $B\phi = 50 \text{ MHz}$                                   |  |  |
|                     | Peripheral clock: $P\phi = 50 \text{ MHz}$                            |  |  |
|                     | MTU2S clock: $M\phi = 50 \text{ MHz}$                                 |  |  |
|                     | AD clock: $A\phi = 50 \text{ MHz}$                                    |  |  |
| MCU operating mode  | Single-chip                                                           |  |  |
| C compiler          | SuperH RISC engine C/C++ Compiler Ver.9.01.01 from Renesas Technology |  |  |
|                     |                                                                       |  |  |
| C compiler options  | Default settings of the C compiler                                    |  |  |
|                     |                                                                       |  |  |



# 2. Description of the Sample Application

In this sample program, MTU2 is used in reset-synchronized PWM mode.

# 2.1 Operational Overview of Module Used

#### 2.1.1 Multi-Function Timer Pulse Unit 2 (MTU2)

MTU2 is a multi-functional timer unit that has six 16-bit timer channels. Settings for compare-match function, inputcapture function, etc. can be made for each channel. Settings for complementary PWM mode and reset-synchronized PWM mode are made for channels 3 and 4, enabling the control of six PWM output lines.

For details on MTU2, see the section on MTU2 in the SH7280 Group Hardware Manual (REJ09B0393).

Table 2 gives an overview of MTU2 and figure 2 is a block diagram of MTU2.

| Item                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Number of channels              | 16-bit timer $\times$ 6 channels (channels 0 to 5)                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Counter clock                   | The clock signal for counter input can be selected from among 8 different input clock signals (except for channel 5, with only 4 different clock signals available).                                                                                                                                                                                                                                                         |  |  |  |  |
| Operation of channels 0<br>to 5 | <ul> <li>Waveform output at compare match</li> <li>Input capture function</li> <li>Counter clear operation</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous clearing by compare match and input capture</li> <li>Input to and output from registers are synchronized with counter operation</li> <li>PWM output in up to 12 phases in combination with synchronous operation</li> </ul> |  |  |  |  |
| Triggers for A/D converter      | <ul> <li>A/D converter start trigger can be generated.</li> <li>In complementary PWM mode, interrupts at the crest and trough of the counter value and A/D converter start triggers can be skipped.</li> </ul>                                                                                                                                                                                                               |  |  |  |  |
| Buffered operation              | • Settings for buffered operation of registers can be made to channels 0, 3, and 4.                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Operating modes                 | <ul> <li>Settings for PWM mode can be made to channels 0 to 4.</li> <li>Settings for phase counting mode can be set for each of channels 1 and 2 individually.</li> <li>Waveform output in a total of six phases, including the positive and inverse signals for three phases, is possible in reset-synchronized PWM mode or complementary PWM mode.</li> </ul>                                                              |  |  |  |  |
| Interrupt requests              | <ul> <li>28 different interrupt sources<br/>(interrupts generated by compare match, input capture, etc.)</li> </ul>                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Others                          | <ul> <li>Cascade-connection operation</li> <li>High-speed access by internal 16-bit bus</li> <li>Automatic transfer of register data is enabled.</li> <li>Module standby mode can be set.</li> <li>Dead time compensation counter is available in channel 5.</li> </ul>                                                                                                                                                      |  |  |  |  |

#### Table 2Overview of MTU2



#### SH7280 Group MTU2: Output of Positive and Inverse PWM Signals in Three Phases (Reset-Synchronized PWM Mode)



Figure 2 Block Diagram of MTU2



# 2.1.2 Reset-Synchronized PWM Mode

In reset-synchronized PWM mode, channels 3 and 4 are used for the output of two sets (positive and inverse) of threephase PWM waveforms, with each set sharing a common transition in one direction.

When set for reset-synchronized PWM mode, pins TIOC3B, TIOC4A, and TIOC4B function as output pins for the positive PWM signals, while pins TIOC3D, TIOC4C, and TIOC4D function as output pins for the corresponding inverse signals. Timer counter\_3 (TCNT\_3) functions as an up-counter. The counter is cleared when the value in TCNT\_3 matches that in the TGRA\_3 register (cycle), then counts up again from H'0000. Output levels on the PWM output pins are toggled on each compare-match with TGRB\_3, TGRA\_4, and TGRB\_4, respectively, and each time the counter is cleared.

Figure 3 shows an example of the timing of operation in reset-synchronized PWM mode. In this example, the active level for output of positive and inverse PWM signals is high.

Table 3 is a list of the PWM output pins for use in reset-synchronized PWM mode, and table 4 gives descriptions of the functions of registers.







| Channel   | Output Pin | Description                                                                                                                                                                        |
|-----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Channel 3 | TIOC3A     | Output level is toggled in synchronization with the PWM cycle (if the pin were not used to output a toggled signal, it would be available for use as an input or output port pin). |
|           | TIOC3B     | PWM output pin 1                                                                                                                                                                   |
|           | TIOC3D     | PWM output pin 1' (inverse waveform corresponding to<br>PWM output 1)                                                                                                              |
| Channel 4 | TIOC4A     | PWM output pin 2                                                                                                                                                                   |
|           | TIOC4C     | PWM output pin 2' (inverse waveform corresponding to<br>PWM output 2)                                                                                                              |
|           | TIOC4B     | PWM output pin 3                                                                                                                                                                   |
|           | TIOC4D     | PWM output pin 3' (inverse waveform corresponding to PWM output 3)                                                                                                                 |

#### Table 3 Output Pins in Reset-Synchronized PWM Mode

#### Table 4 Registers Used in Reset-Synchronized PWM Mode

| Register | Description                                                            |  |  |  |
|----------|------------------------------------------------------------------------|--|--|--|
| TCNT_3   | Initialized to H'0000.                                                 |  |  |  |
| TCNT_4   | Initialized to H'0000.                                                 |  |  |  |
| TGRA_3   | Sets the period of counting by TCNT_3 (PWM cycle).                     |  |  |  |
|          | When the PWM cycle is to be updated, the new value is set in a buffer  |  |  |  |
|          | register.                                                              |  |  |  |
| TGRC_3   | Buffer register of TGRA_3 (if the buffering function is in use)        |  |  |  |
| TGRB_3   | A compare-match register that sets a transition point for the PWM      |  |  |  |
|          | waveforms output from the TIOC3B and TIOC3D pins and thus determines   |  |  |  |
|          | the duty cycle.                                                        |  |  |  |
|          | When the duty cycle is to be updated, the new value is set in a buffer |  |  |  |
|          | register.                                                              |  |  |  |
| TGRD_3   | Buffer register of TGRB_3 (if the buffering function is in use)        |  |  |  |
| TGRA_4   | A compare-match register that sets a transition point for the PWM      |  |  |  |
|          | waveforms output from the TIOC4A and TIOC4C pins and thus determines   |  |  |  |
|          | the duty cycle.                                                        |  |  |  |
|          | When the duty cycle is to be updated, the new value is set in a buffer |  |  |  |
|          | register.                                                              |  |  |  |
| TGRC_4   | Buffer register of TGRA_4 (if the buffering function is in use)        |  |  |  |
| TGRB_4   | A compare-match register that sets a transition point for the PWM      |  |  |  |
|          | waveforms output from the TIOC4B and TIOC4D pins and thus determines   |  |  |  |
|          | the duty cycle.                                                        |  |  |  |
|          | When the duty cycle is to be updated, the new value is set in a buffer |  |  |  |
|          | register.                                                              |  |  |  |
| TGRD_4   | Buffer register of TGRB_4 (if the buffering function is in use)        |  |  |  |



# 2.2 Operation of the Sample Program

#### 2.2.1 Setting for Operation of the Sample Program

In this sample program, the output of PWM waveforms in three phases on channels 3 and 4 of MTU2 is obtained by selecting reset-synchronized PWM mode.

Table 5 gives the setting conditions for MTU2 in this sample program.

| <b>U</b> 1        | <i>,</i>                                                                                                                                                                                                                       |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ltem              | Description                                                                                                                                                                                                                    |  |  |  |
| Channels in use   | 3 and 4                                                                                                                                                                                                                        |  |  |  |
| Operating mode    | Reset-synchronized PWM mode                                                                                                                                                                                                    |  |  |  |
| Functions of pins | <ul> <li>TIOC3A pin: Output toggled in synchronization with the PWM cycle</li> <li>TIOC3B pin: PWM output 1 (positive waveform)</li> <li>TIOC3D pin: PWM output 1' (inverse waveform corresponding to PWM output 1)</li> </ul> |  |  |  |

 Table 5
 Setting for Operation in Reset-Synchronized PWM Mode

|                   | <ul> <li>TIOC4A pin: PWM output 2 (positive waveform)</li> <li>TIOC4C pin: PWM output 2' (inverse waveform corresponding to PWM output 2)</li> <li>TIOC4B pin: PWM output 3 (positive waveform)</li> <li>TIOC4D pin: PWM output 3' (inverse waveform corresponding to PWM output 3)</li> </ul> |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Active level      | <ul><li>Output of positive signal: Active low</li><li>Output of inverse signal: Active low</li></ul>                                                                                                                                                                                           |
| Counter clock     | 12.5 MHz (P                                                                                                                                                                                                                                                                                    |
| PWM carrier cycle | 400 μs (carrier frequency: 2.5 kHz)                                                                                                                                                                                                                                                            |
| PWM duty cycle    | <ul> <li>Initial duty cycle for PWM outputs 1, 2, 3: 50%</li> <li>PWM duty cycle value is updated every time the TGRA_3 interrupt is generated (setting is incremented or decremented).</li> </ul>                                                                                             |
| Interrupt         | Compare match interrupt for TGRA_3     A TGRA_3 compare match is generated once per PWM-carrier cycle.                                                                                                                                                                                         |



# 2.2.2 Description of Operation by the Sample Program

Figure 4 shows the operation of the sample program. Channels 3 and 4 of MTU2 are placed in reset-synchronized PWM mode. Buffered operation is selected for the registers used to set cycles and PWM duty cycles. Bits BFA and BFB in the TMDR\_3 register are used to specify buffered operation. In this case, when the BFA and BFB bits are set to 1, TGRC\_3 and TGRD\_3 on channel 3 function as the buffer registers for TGRA\_3 and TGRB\_3, respectively. At the same time, TGRC\_4 and TGRD\_4 on channel 4 function as the buffer registers for TGRA\_4 and TGRB\_4, respectively.

Three-phase PWM duty cycles are updated by handling the TGRA\_3 compare match interrupt which is generated every PWM carrier cycle. The values for updating the PWM duty cycles are set in buffer registers TGRC\_3, TGRD\_3, and TGRC\_4. The value in each buffer register is transferred to the corresponding comparison register on the compare match from TRRA\_3 that is generated every cycle. Buffered operation enables the updating of registers with the desired timing.



Figure 4 Operation (Buffered Operation) in Reset-Synchronized PWM Mode



#### 1. Setting of Cycle Register

When the setting has been made so that the counter is cleared on a match with cycle register TGRA\_3, the TCNT timer counter is cleared on the last state in which the value of TCNT matches the value of TGR (the timing that TCNT updates the matched count value). Accordingly, the setting of the cycle register (TGRA\_3 register) can be obtained from the following formula.

Setting of the TGRA\_3 register = (PWM period/count-by-one period) – 1 PWM period: Setting for the desired period (cycle) of the PWM carrier Count-by-1 period: Period for the timer counter (TCNT) to count up by 1

If the PWM carrier cycle is to be 400 µs, the following value is set in the cycle register (TGRA\_3 register).

Setting of the TGRA\_3 register =  $400 \ \mu s/80 \ ns - 1$ = D'4999

Clock for counting by timer counter TCNT: 12.5 MHz ( $P\phi/4$ :  $P\phi$  is the on-chip peripheral clock)

- Count-by-1 period: 80 ns
- 2. Setting PWM duty cycle to 100% and 0%

In reset-synchronized PWM mode, as it is shown in figure 5, when the setting of PWM duty register TGRB\_3 is H'0000, a PWM waveform is still output in the form of a pulse waveform over the period for the timer counter (TCNT) to count up by 1. When the setting of TGRB\_3 is the same as or greater than the value of TGRA\_3, the output level of the PWM waveform is toggled between the high and low level at the end of every cycle of counting. If the output level is to be fixed to either the high or low level, set the pin function controller (PFC) to change the pin function specification from the timer pin (PWM output pin) function to the port output pin function, and then fix the level of the output signal. The PWM output level cannot be fixed to the high or low level by changing the register settings for the PWM duty cycle.



Figure 5 Settings of the Duty-Cycle Register and Corresponding PWM Output Waveforms



# 2.3 Configuration of the Sample Program

#### 2.3.1 Description of Functions

Table 6 lists functions used in this sample program.

#### Table 6 Functions Used

| Function Name          | Label            | Description                                                                              |
|------------------------|------------------|------------------------------------------------------------------------------------------|
| Main                   | main ()          | Initializes other modules and makes setting for timers of MTU2                           |
| Standby setting        | stbcr_init ()    | Makes setting to release MTU2 from standby                                               |
| Initialization of MTU2 | mtu2_init ()     | Initialized MTU2 (channels 3 and 4)                                                      |
|                        |                  | Places channels 3 and 4 in reset-synchronized PWM mode                                   |
| Initialization of PFC  | pfc_init ()      | Initializes the pin function controller (PFC)                                            |
|                        |                  | Selects the required MTU2-related pin functions, so that the pins function as timer pins |
| TGRA_3 interrupt       | int_mtu2_tgia3() | Handles the TGRA_3 compare match interrupt from MTU2 (channel 3)                         |
|                        |                  | Increments or decrements the setting to control the three-phase PWM duty cycle           |

#### 2.3.2 Variable Usage

Table 7 gives a list of variables used in the sample program.

#### Table 7 Variable Usage

| Label Name    | Description                                                                                               | Name of<br>Employing<br>Module   |
|---------------|-----------------------------------------------------------------------------------------------------------|----------------------------------|
| C_cycle       | Setting for the PWM carrier cycle (value set in the TGRC_3 register)                                      | mtu2_init ()                     |
| Pul_pwm_duty1 | PWM duty-cycle setting for the PWM1 output (pins TIOC3B and TIOC3D) (value set in the TGRD_3 register)    | mtu2_init ()<br>int_mtu2_tgra3() |
| Pul_pwm_duty2 | PWM duty-cycle setting for the PWM2 output (pins TIOC4A and TIOC4C)<br>(value set in the TGRC_4 register) | -                                |
| Pul_pwm_duty3 | PWM duty-cycle setting for the PWM3 output (pins TIOC4B and TIOC4D)<br>(value set in the TGRD_4 register) | -                                |



# 2.4 Procedure for Setting the Module Used

The following subsections describe the flow of processing by the sample program.

#### 2.4.1 Main Function

Figure 6 shows the flow of processing by the main function.



Figure 6 Processing by Function main

#### 2.4.2 Setting to Release the Module from Standby

Figure 7 shows the flow of processing for release of the module from standby.







# 2.4.3 Initialization of Multi-Function Timer Pulse Unit 2 (MTU2)

Figure 8 shows the flow for initialization of MTU2. Settings are made to set up reset-synchronized PWM mode on channels 3 and 4.







# 2.4.4 Initialization of Pin Function Controller (PFC)

Figure 9 shows the flow for initialization of the PFC.



Figure 9 Initialization of PFC

# 2.4.5 Handling of the Compare Match Interrupt on Channel 3

Figure 10 shows the flow of handling for the compare match interrupt (TRRA\_3) from MTU2 (channel 3). An interrupt is generated once per PWM carrier cycle.



Figure 10 Handling the Compare Match (TGRA\_3) Interrupt from Channel 3 of MTU2



# 2.5 Settings of Registers in the Sample Program

The following describes the settings of registers used in the sample program.

# 2.5.1 Clock Pulse Generator (CPG)

Table 8 gives a list of settings for registers for the clock pulse generator (CPG).

#### Table 8 Clock Pulse Generator

| Register Name                                      | Address     | Setting | Description                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency control register<br>(FRQCR)              | H'FFFE 0010 | H'0101  | <ul> <li>Specifies division ratios for operating frequency</li> <li>STC[2:0] = B'001:<br/>Bus clock (Bφ) frequency division ratio, × 1/2</li> <li>IFC[2:0] = B'000:<br/>Internal clock (Iφ) frequency division ratio, × 1</li> <li>PFC[2:0] = B'001:<br/>Peripheral clock (Pφ) frequency division ratio, × 1/2</li> </ul> |
| MTU2S clock frequency control register (MCLKCR)    | H'FFFE 0410 | H'41    | <ul> <li>Specifies clock for MTU2S</li> <li>MSSCS[1:0] = B'01: The PLL output clock is selected as the source clock.</li> <li>MSDIVS[1:0] = B'01: Division ratio for the source clock = 1/2</li> </ul>                                                                                                                    |
| AD clock frequency control<br>register<br>(ACLKCR) | H'FFFE 0414 | H'41    | <ul> <li>Specifies clock for AD converter</li> <li>ASSCS[1:0] = B'01: The PLL output clock is selected as the source clock.</li> <li>ASDIVS[1:0] = B'01: Division ratio for the source clock = 1/2</li> </ul>                                                                                                             |

#### 2.5.2 Power-Down Modes

Table 9 gives register settings related to low-power modes.

#### Table 9 Power-Down Modes

| Register Name                          | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standby control<br>register 3 (STBCR3) | H'FFFE 0408 | H'5E    | <ul> <li>Settings for the operation of various modules in power-down modes</li> <li>HIZ = B'0:<br/>Pin states are held in software standby mode.</li> <li>MSTP36 = B'1: Clock supply to MTU2S halted.</li> <li>MSTP35 = B'0: MTU2 runs.</li> <li>MSTP34 = B'1: Clock supply to POE2 halted.</li> <li>MSTP33 = B'1: Clock supply to IIC3 halted.</li> <li>MSTP32 = B'1: Clock supply to ADC0 halted.</li> </ul> |



# 2.5.3 Multi-Function Timer Pulse Unit 2 (MTU2)

Table 10 gives a list of settings for registers of multi-function timer pulse unit 2 (MTU2).

#### Table 10 Multi-Function Timer Pulse Unit 2 (MTU2)

| Register Name                          | Address     | Setting | Description                                                                                                                                                                                                                                                                                                            |
|----------------------------------------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer control register_3<br>(TCR_3)    | H'FFFE 4200 | H'21    | <ul> <li>Set details of TCNT control</li> <li>CCLR[2:0] = B'001:<br/>TCNT is cleared by TGRA compare match.</li> <li>CKEG[1:0] = B'00: TCNT counts rising edge.</li> <li>TPSC[2:0] = B'001:<br/>TCNT counts cycles of internal clock Pφ/4.</li> </ul>                                                                  |
| Timer control register_4<br>(TCR_4)    | H'FFFE 4201 |         | Sets details of TCNT control<br>No settings are made.<br>Note: When channel 3 is set to reset-<br>synchronized PWM mode, settings made<br>for channel 4 are ineffective (operation is<br>automatically in accord with the settings of<br>channel 3). No setting is made, the<br>register is left at its initial value. |
| Timer counter_3<br>(TCNT_3)            | H'FFFE 4210 | H'0000  | 16-bit counter<br>Initial value is set to 0.                                                                                                                                                                                                                                                                           |
| Timer counter_4<br>(TCNT_4)            | H'FFFE 4212 | H'0000  | 16-bit counter<br>Initial value is set to 0.                                                                                                                                                                                                                                                                           |
| Timer general register A_3<br>(TGRA_3) | H'FFFE 4218 | D'4999  | Sets the upper limit on the value of TCNT_3.<br>Determines the PWM carrier cycle.<br>During operation, the cycle is updated via a<br>buffer register.                                                                                                                                                                  |
| Timer general register C_3<br>(TGRC_3) | H'FFFE 4224 | -       | Buffer register for TGRA_3<br>The initial setting of the buffer register for<br>TGRA_3 is the same as the setting for TGRA_3.                                                                                                                                                                                          |
| Timer general register B_3<br>(TGRB_3) | H'FFFE 421A | D'2499  | This is the comparison register for PWM output 1,<br>and its setting determines the PWM duty cycle<br>(initial output value).<br>During operation, the PWM duty cycle is updated<br>via a buffer register.                                                                                                             |
| Timer general register D_3<br>(TGRD_3) | H'FFFE 4226 | -       | Buffer register for TGRB_3<br>The initial setting of the buffer register for<br>TGRB_3 is the same as the setting for TGRB_3.                                                                                                                                                                                          |
| Timer general register A_4<br>(TGRA_4) | H'FFFE 421C | D'2499  | This is the comparison register for PWM output 2,<br>and its setting determines the PWM duty cycle<br>(initial output value).<br>During operation, the PWM duty cycle is updated<br>via a buffer register.                                                                                                             |
| Timer general register C_4<br>(TGRC_4) | H'FFFE 4228 | -       | Buffer register for TGRA_4<br>The initial setting of the buffer register for<br>TGRA_4 is the same as the setting for TGRA_4.                                                                                                                                                                                          |
| Timer general register B_4<br>(TGRB_4) | H'FFFE 421E | D'2499  | This is the comparison register for PWM output 3,<br>and its setting determines the PWM duty cycle<br>(initial output value).<br>During operation, the PWM duty cycle is updated<br>via a buffer register.                                                                                                             |
| Timer general register D_4<br>(TGRD_4) | H'FFFE 422A | -       | Buffer register for TGRB_4<br>The initial setting of the buffer register for<br>TGRB_4 is the same as the setting for TGRB_4.                                                                                                                                                                                          |



| Register Name                                    | Address     | Setting                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------|-------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer output control<br>register 1 (TOCR1)       | H'FFFE 420E | H'43                       | <ul> <li>Sets output operation in reset-synchronized PWM mode.</li> <li>PSYE = B'1: Toggled output in synchronization with PWM cycle is enabled.</li> <li>TOCL = B'0:<br/>Writing to the TOCS, OLSN, and OLSP bits is enabled.</li> <li>TOCS = B'0: Selects use of the TOCR1 setting.</li> <li>OLSN = B'1: Selects levels for inverse output in reset-synchronized PWM mode.<br/>Initial output = low, active level = high</li> <li>OLSP = B'1: Selects levels for output of positive signal in reset-synchronized PWM mode.<br/>Initial output = low, active level = high</li> </ul> |
| Timer mode register_3<br>(TMDR_3)                | H'FFFE 4202 | H'38                       | <ul> <li>Sets operation mode (channel 3).</li> <li>BFB = B'1:<br/>TGRB and TGRD are used together (buffered operation).</li> <li>BFA = B'1:<br/>TGRA and TGRC are used together (buffered operation).</li> <li>MD[3:0] = B'1000: Reset-synchronized PWM mode</li> </ul>                                                                                                                                                                                                                                                                                                               |
| Timer mode register_4<br>(TMDR_4)                | H'FFFE 4203 | H'00<br>(Initial<br>value) | Sets operation mode (channel 4).<br>Note: When channel 3 is set to reset-synchronized<br>PWM mode, settings made for channel 4 are<br>ineffective (operation is automatically in accord<br>with the settings of channel 3). No settings are<br>made in this register, which is left at its initial<br>value. Even if a setting is made for a buffer<br>register, leave bits BFA and BFB in TMDR_4 at<br>the value 0.                                                                                                                                                                  |
| Timer output master<br>enable register<br>(TOER) | H'FFFE 420A | H'FF                       | <ul> <li>Specifies enabling or disabling of output through the MTU2 output pins.</li> <li>OE4D = B'1: MTU2 output on the TIOC4D pin is enabled.</li> <li>OE4C = B'1: MTU2 output on the TIOC4C pin is enabled.</li> <li>OE3D = B'1: MTU2 output on the TIOC3D pin is enabled.</li> <li>OE4B = B'1: MTU2 output on the TIOC4B pin is enabled.</li> <li>OE4A = B'1: MTU2 output on the TIOC4A pin is enabled.</li> <li>OE3B = B'1: MTU2 output on the TIOC3B pin is enabled.</li> </ul>                                                                                                 |
| Timer interrupt enable<br>register_3 (TIER_3)    | H'FFFE 4208 | H'01                       | Specifies enabling or disabling of interrupt requests.<br>TGIEA = B'1:<br>Interrupt requests (TGIA) corresponding to setting of<br>the TGFA bit are enabled.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Timer start register<br>(TSTR)                   | H'FFFF 4280 | H'40                       | <ul> <li>Selects operation or stoppage of TCNT for channels 0 to 4.</li> <li>CST3 = B'1: TCNT_3 counts.</li> <li>Counting by TCNT_2 to TCNT_0 is stopped.</li> <li>Note: In reset-synchronized PWM mode, setting the CST3 bit in the TSTR to 1 starts counting by TCNT_3 on channel 3 and TCNT_4 on channel 4. Do not make the setting for counting by TCNT_4 on channel 4 (CST4 = B'1).</li> </ul>                                                                                                                                                                                   |



# 2.5.4 Interrupt Controller (INTC)

Table 11 gives a list of settings for registers of the interrupt controller (INTC).

#### Table 11 Interrupt Controller (INTC)

| Register Name                           | Address     | Setting | Description                                                                                                                                                                                                                                                                                     |
|-----------------------------------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt priority registers 10 (IPR10) | H'FFFE 0C08 |         | <ul> <li>Selects interrupt priority (levels 0 to 15).</li> <li>Bits 15 to 12 = B'0000:<br/>MTU2 (TGI2A and TGI2B) interrupt level = 0</li> </ul>                                                                                                                                                |
|                                         |             |         | <ul> <li>Bits 11 to 8 = B'0000:<br/>MTU2 (TCI2V and TCI2U) interrupt level = 0</li> <li>Bits 7 to 4 = B'1111:<br/>MTU3 (TGI3A to TGI3D) interrupt level = 15</li> <li>Bits 3 to 0 = B'0000: MTU3 (TCI3V) interrupt level = 0<br/>The TGI3A interrupt is used in this sample program.</li> </ul> |

#### 2.5.5 Pin Function Controller (PFC)

Table 12 gives a list of settings for registers of the pin function controller (PFC).

| Register Name         | Address     | Setting | Description                                                                        |
|-----------------------|-------------|---------|------------------------------------------------------------------------------------|
| Port E control        | H'FFFE 3A10 | H'6666  | Specifies functions of multiplexed pins on port E.                                 |
| register L4           |             |         | • PE15MD[2:0] = B'110: Specifies the TIOC4D I/O (MTU2) for: PE15.                  |
| (PECRL4)              |             |         | <ul> <li>PE14MD[2:0] = B'110: Specifies the TIOC4C I/O (MTU2) for PE14</li> </ul>  |
|                       |             |         | <ul> <li>PE13MD[2:0] = B'110: Specifies the TIOC4B I/O (MTU2) for PE13.</li> </ul> |
|                       |             |         | <ul> <li>PE12MD[2:0] = B'110: Specifies the TIOC4A I/O (MTU2) for PE12</li> </ul>  |
| Port E control        | H'FFFE 3A12 | H'6066  | Specifies functions of multiplexed pins on port E.                                 |
| register L3           |             |         | • PE11MD[2:0] = B'110: Specifies the TIOC3D I/O (MTU2) for PE11.                   |
| (PECRL3)              |             |         | <ul> <li>PE10MD[2:0] = B'000: Specifies the PE10 I/O (port) for PE10.</li> </ul>   |
|                       |             |         | <ul> <li>PE9MD[2:0] = B'110 : Specifies the TIOC3B I/O (MTU2) for PE9.</li> </ul>  |
|                       |             |         | • PE8MD[2:0] = B'110 : Specifies the TIOC3A I/O (MTU2) for PE8.                    |
| Port E I/O register L | H'FFFE 3A06 | H'FB00  | Specifies input and output directions for port E pins.                             |
| (PEIORL)              |             |         | • PE15IOR = B'1: Specifies the TIOC4D (PE15) pin for output.                       |
|                       |             |         | • PE14IOR = B'1: Specifies the TIOC4C (PE14) pin for output.                       |
|                       |             |         | • PE13IOR = B'1: Specifies the TIOC4B (PE13) pin for output.                       |
|                       |             |         | • PE12IOR = B'1: Specifies the TIOC4A (PE12) pin for output.                       |
|                       |             |         | • PE11IOR = B'1: Specifies the TIOC3D (PE11) pin for output.                       |
|                       |             |         | <ul> <li>PE10IOR = B'0: Specifies the PE10 (port) is for input.</li> </ul>         |
|                       |             |         | <ul> <li>PE9IOR = B'1: Specifies the TIOC3B (PE9) pin for output.</li> </ul>       |
|                       |             |         | <ul> <li>PE8IOR = B'1: Specifies the TIOC3A (PE8) pin for output.</li> </ul>       |
|                       |             |         | • PE7IOR to PE0IOR all set to B'0: PE7 to PE0 are input pins.                      |

#### Table 12 Pin Function Controller (PFC)



# 3. Documents for Reference

 Software Manual SH-2A, SH2A-FPU Software Manual (REJ09B0051) The most up-to-date version of this document is available on the Renesas Technology Website.

#### Hardware Manual

SH7280 Group Hardware Manual (REJ09B0393) The most up-to-date version of this document is available on the Renesas Technology Website.



# Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      | Date<br>Dec.24.08 | Description |                      |  |  |
|------|-------------------|-------------|----------------------|--|--|
| Rev. |                   | Page        | Summary              |  |  |
| 1.00 |                   |             | First edition issued |  |  |
|      |                   |             |                      |  |  |
|      |                   |             |                      |  |  |
|      |                   |             |                      |  |  |
|      |                   |             |                      |  |  |
|      |                   |             |                      |  |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.