# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7280 Group

MTU2: Output of Complementary Pairs of PWM Signals in Three Phases (Complementary PWM Mode)

## Introduction

This application note describes an example of setting up multi-function timer pulse unit 2 (MTU2) for the output of complementary pulse width modulation (PWM) waveforms in three phases with a non-overlapping relationship between states of the positive and inverse signals.

# **Target Device**

SH7285

## **Contents**

| 1. | Preface                               | 2  |
|----|---------------------------------------|----|
|    |                                       |    |
| 2. | Description of the Sample Application | 3  |
|    |                                       |    |
| 3  | Documents for Reference               | 22 |



### **Preface**

#### 1.1 **Specifications**

The sample program employs MTU2 in complementary PWM mode for the three-phase output of complementary PWM waveforms. Figure 1 shows an overview.

- 1. Channels 3 and 4 of MTU2 are used to make settings for complementary PWM mode (complementary PWM mode 3). The output pins for the positive PWM signals are TIOC3B, TIOC4A, and TIOC4B. The corresponding inverse signals are output on pins TIOC3D, TIOC4C, and TIOC4D. The low level is selected as active for PWM output.
- 2. For both the positive and inverse signals, MTU2 outputs PWM waveforms with a dead time (interval for preventing short-circuits) in which the state transitions of the positive and inverse signals do not overlap. The duration of the dead time is set to 4 µs.
- 3. PWM carrier cycle is set to 400 µs.
- 4. The PWM duty cycle is incremented or decremented by an interrupt signal generated every PWM cycle.
- 5. Waveforms are output by toggling the level on the TIOC3A pin in synchronization with half cycles of the PWM carrier.



Figure 1 Three-Phase Output of Complementary PWM (Complementary PWM Mode 3)

#### 1.2 Module Used

Channels 3 and 4 of MTU2

#### 1.3 Applicable Conditions

**Table 1 Applicable Conditions** 

| Item                | Description                                                           |                          |  |  |  |
|---------------------|-----------------------------------------------------------------------|--------------------------|--|--|--|
| MCU                 | SH7285 [R5F72856]                                                     |                          |  |  |  |
| Operating frequency | Internal clock:                                                       | Ιφ = 100 MHz             |  |  |  |
|                     | Bus clock:                                                            | $B\phi = 50 \text{ MHz}$ |  |  |  |
|                     | Peripheral clock:                                                     | $P\phi = 50 \text{ MHz}$ |  |  |  |
|                     | MTU2S clock:                                                          | $M\phi = 50 MHz$         |  |  |  |
|                     | AD clock:                                                             | $A\phi = 50 \text{ MHz}$ |  |  |  |
| MCU operating mode  | Single-chip                                                           |                          |  |  |  |
| Compiler            | SuperH RISC engine C/C++ Compiler Ver.9.01.01 from Renesas Technology |                          |  |  |  |
| •                   | •                                                                     | •                        |  |  |  |
| C compiler options  | Default settings of the C compiler                                    |                          |  |  |  |



#### **Description of the Sample Application** 2.

In this sample program, MTU2 is used in complementary PWM mode.

#### 2.1 **Operational Overview of Module Used**

#### 2.1.1 **Multi-Function Timer Pulse Unit 2 (MTU2)**

MTU2 is a multi-functional timer unit that has six 16-bit timer channels. Settings for compare-match function, inputcapture function, etc. can be made for each channel. Settings for complementary PWM mode and reset-synchronized PWM mode are made for channels 3 and 4, enabling the control of six PWM output lines.

For details on MTU2, see the section on MTU2 in the SH7280 Group Hardware Manual (REJ09B0393).

Table 2 gives an overview of MTU2 and figure 2 is a block diagram of MTU2.

Table 2 Overview of MTU2

| Item                         | Description                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Number of channels           | 16-bit timer $\times$ 6 channels (channels 0 to 5)                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Counter clock                | The clock signal for counter input can be selected from among 8 different input clock signals (except for channel 5, with only 4 different clock signals available).                                                                                                                                                                                                                                                   |  |  |  |  |
| Operation of channels 0 to 5 | <ul> <li>Waveform output on compare match</li> <li>Input capture function</li> <li>Counter clearing</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous clearing by compare match and input capture</li> <li>Input to and output from registers are synchronized with counter operation.</li> <li>PWM output in up to 12 phases in combination with synchronous operation</li> </ul> |  |  |  |  |
| Triggers for A/D converter   | <ul> <li>A/D converter start trigger can be generated.</li> <li>In complementary PWM mode, interrupts at the crest and trough of the counter value and A/D converter start triggers can be skipped.</li> </ul>                                                                                                                                                                                                         |  |  |  |  |
| Buffered operation           | • Settings for buffered operation of registers can be made to channels 0, 3, and 4.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Operating modes              | <ul> <li>Settings for PWM mode can be made on channels 0 to 4.</li> <li>Settings for phase counting mode can be set for each of channels 1 and 2 individually.</li> <li>Waveform output in a total of six phases, including the positive and inverse signals for three phases, is possible in reset-synchronized PWM mode or complementary PWM mode.</li> </ul>                                                        |  |  |  |  |
| Interrupt requests           | 28 different interrupt sources     (interrupt generation by compare match, input capture, etc.)                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Others                       | <ul> <li>Cascade-connection operation</li> <li>High-speed access by internal 16-bit bus</li> <li>Automatic transfer of register data is enabled.</li> <li>Module standby mode can be set.</li> <li>Dead time compensation counter is available in channel 5.</li> </ul>                                                                                                                                                |  |  |  |  |

# MTU2: Output of Complementary Pairs of PWM Signals in Three Phases (Complementary PWM Mode)



Figure 2 Block Diagram of MTU2



#### 2.1.2 **Complementary PWM Mode**

Complementary PWM mode can be set up for the combination of channels 3 and 4 of MTU2. In complementary PWM mode, PWM waveforms are output in three phases with a non-overlapping relationship between the states of the positive and inverse signals. The output of PWM waveforms which do not have the non-overlapping time (interval for preventing short circuits) can also be set up. PWM output pins for complementary PWM mode are pins TIOC3B, TIOC3D, TIOC4A, TIOC4B, TIOC4C, and TIOC4D. Furthermore, toggling of the output level in synchronization with the PWM cycle can be set up on the TIOC3A pin.

Figure 3 is a block diagram of channels 3 and 4 of MTU2 in complementary PWM mode.



Figure 3 Block Diagram of Channels 3 and 4 in Complementary PWM Mode

MTU2: Output of Complementary Pairs of PWM Signals in Three Phases (Complementary PWM Mode)

- Timer general register A 3 (TGRA 3)
  - TGRA 3 functions as a compare match register. The upper limit (1/2 carrier cycle + dead time) for counting is set here. Moreover, when the value in this register is changed during timer operation, the new value is that set in timer general register C\_3 (TGRC\_3).
- Timer general register B\_3 (TGRB\_3)
  - TGRB\_3 functions as a comparison register. The duty cycle of the PWM waveforms which are output from pins TIOC3B and TIOC3D is set by the values in this register. Moreover, when the value in this register is changed during timer operation, the new value is that set in timer general register D 3 (TGRD 3).
- Timer general register C 3 (TGRC 3)
  - TGRC 3 functions as the buffer register for TGRA 3. During timer operation, the values set in this register are written to TGRA\_3.
- Timer general register D\_3 (TGRD\_3)
  - TGRD\_3 functions as the buffer register for TGRB\_3. During timer operation, the values set in this register are written to TGRB 3.
- Timer general register A\_4 (TGRA\_4)
  - TGRA 4 functions as a comparison register. The duty cycle of PWM the waveforms which are output from pins TIOC4A and TIOC4C are set in this register. Moreover, when the value in this register is changed during timer operation, the value is that set in the timer general register C 4 (TGRC 4).
- Timer general register B\_4 (TGRB\_4)
  - TGRB 4 functions as a comparison register. The duty cycle of the PWM waveforms which are output from pins TIOC4B and TIOC4D are set in this register. Moreover, when the value in this register is changed during timer operation, the value to be changed is set in the timer general register D\_4 (TGRD\_4).
- Timer general register C\_4 (TGRC\_4)
  - TGRC\_4 functions as a buffer register for TGRA\_4. During timer operation, the values set in this register are written to TGRA\_4.
- Timer general register D\_4 (TGRD\_4)
  - TGRD 4 functions as a buffer register for TGRB 4. During timer operation, the values set in this register are written to TGRB 4.
- Temporary registers 1, 2, and 3 (Temp1, 2, and 3)
  - Temporary registers 1, 2, and 3 are between the respective buffer and comparison registers. Data written in a buffer register are transferred to the corresponding temporary register and then to the comparison register. The temporary registers cannot be accessed by the CPU.
- Timer counter \_3 (TCNT\_3)
  - TCNT\_3 is a 16-bit counter. TCNT\_3 decrementation on compare matches with TGRA\_3, and incrementation on compare matches with the timer dead-time data register (TDDR).
- Timer counter \_4 (TCNT\_4)
  - TCNT 4 is a 16-bit counter. TCNT 4 decrementation on compare matches with the timer cycle data register (TCDR), and incrementation when timer counting reaches H'0000.
- Timer dead time data register (TDDR)
  - The TDDR is a 16-bit readable and writable register. The dead time for the PWM waveforms is set in this register.
- Timer cycle data register (TCDR)
  - The TCDR is a 16-bit register. The setting in this register defines half of the cycle for the PWM carrier.
- Timer cycle buffer register (TCBR)
  - The TCBR functions as the buffer register for the TCDR. During timer operation, the values set in this register are written to TCDR.



#### 2.2 **Operation of the Sample Program**

#### 2.2.1 **Settings for Operation of the Sample Program**

In this sample program, the output of complementary PWM waveforms in three phases on channels 3 and 4 of MTU2 is obtained by selecting complementary PWM mode 3. An output level is also toggled in synchronization with the PWM carrier cycle. Table 3 gives the setting conditions for operation in complementary PWM mode in this sample program. Figure 4 shows a sample of output waveforms in complementary PWM mode.

Table 3 Setting for Operation in Complementary PWM Mode

| Item                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Channels in use                               | 3 and 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Operating mode                                | Complementary PWM mode 3 (data transfer at the crest and trough of the counter value)                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Functions of pins                             | <ul> <li>TIOC3A pin: Output toggled in synchronization with the PWM cycle</li> <li>TIOC3B pin: PWM output 1 (positive waveform)</li> <li>TIOC3D pin: PWM output 1' (inverse waveform for PWM output 1)</li> <li>TIOC4A pin: PWM output 2 (positive waveform)</li> <li>TIOC4C pin: PWM output 2' (inverse waveform for PWM output 2)</li> <li>TIOC4B pin: PWM output 3 (positive waveform)</li> <li>TIOC4D pin: PWM output 3' (inverse waveform for PWM output 3)</li> </ul> |  |  |  |
| Active level                                  | <ul><li>Output of positive signal: Active low</li><li>Output of inverse signal: Active low</li></ul>                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Counter clock                                 | 12.5 MHz (Pφ clock frequency divided by 4)                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| PWM carrier cycle                             | 400 μs (carrier frequency: 2.5 kHz)                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Short-circuit prevention interval (dead time) | 4 μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| PWM duty cycle                                | <ul> <li>Initial duty cycle for PWM outputs 1, 2, 3: 50%</li> <li>PWM duty cycle value is updated every time the TGRA_3 interrupt is generated (setting is incremented or decremented).</li> </ul>                                                                                                                                                                                                                                                                          |  |  |  |
| Interrupt                                     | <ul> <li>Compare match interrupt for TGRA_3         A TGRA_3 compare match is generated once per PWM-carrier cycle.     </li> </ul>                                                                                                                                                                                                                                                                                                                                         |  |  |  |



Figure 4 Output Waveforms in Complementary PWM Mode Operation



#### 2.2.2 **Description of Operation by the Sample Program**

### 1. Operation of Timer Counters

Figure 5 shows the operation of two timer counters in complementary PWM mode. Counters TCNT\_3 and TCNT\_4 of channels 3 and 4 count up and then down. The initial setting of the TCNT 3 counter is the same as the value set in the TDDR. The initial setting of the TCNT\_4 counter is H'0000. Timer counting starts simultaneously on channels 3 and 4.



Figure 5 Operation of Timer Counters

### 2. PWM Waveform Output

Figure 6 shows the output of PWM waveforms in complementary PWM mode. The counters for PWM output are constantly compared with the comparison registers (TGRB 3, TGRA 4, and TGRB 4). When the counter values match the values of these registers, the output levels of the positive and inverse PWM signals are switched according to the values of bits OLSN and OLSP in the timer output control register (TOCR).



Figure 6 Output of PWM Waveforms in Complementary PWM Mode



### 3. Changes to PWM Duty Cycle

Figure 7 shows the timing of updating values for the PWM duty cycle. In this sample program, the register settings for PWM duty cycle are incremented or decremented from the handler for a compare-match interrupt with TGRA\_3 (that generated at the highest counter value). Changes to three buffer registers TGRD\_3, TGRC\_4, and TGRD\_4 are used to increment or decrement the values of PWM duty cycle. When the duty cycle is changed, make sure that the last setting to be made is that for TRGR\_4. Furthermore, if the value in TGRD\_4 is neither incremented nor decremented, make sure that a value is written to TGRD\_4 after the registers with values to be incremented or decremented have been updated.



Figure 7 Timing of Updating the PWM Duty Cycle

4. Output Toggling in Synchronization with the PWM Cycle

Figure 8 shows the operations for toggling of an output level in synchronization with the PWM cycle. The PSYE bit in the timer output control register (TOCR) is set to 1 to select toggling of an output in synchronization with the PWM carrier cycle. Toggling is of the signal on the TIOC3A pin. The initial value for output is 1.



Figure 8 Operation for Toggling an Output in Synchronization with the PWM Cycle



#### 2.2.3 **Examples of Output with Desired PWM Duty Cycles**

Table 4 gives relations between register settings for PWM duty cycle and the behavior of the positive and inverse waveforms. In complementary PWM mode, when the value in a comparison register (TGRB\_3, in this sample program) is H'0000, the positive output remains ON while the inverse output remains OFF; i.e. the output levels are fixed. Furthermore, when the value in the comparison register is greater than or equal to the value in the TGRA 3 register, the level of the positive signal is fixed to the OFF state while the level of the inverse signal is fixed to the ON state.

Figures 9 and 10 shows examples of output waveforms of the positive and inverse signals. When changing the PWM duty cycle, make sure that the values are set in the corresponding buffer registers rather than directly in the comparison registers.

Table 4 Examples of Setting that Control the PWM Duty Cycle and Output Waveforms

|                                    | Output Waveforms*1                                                                                                | _                                                                                                                 |                   |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|
| Value in TGRB_3                    | Positive output (TIOC3B pin)                                                                                      | Inverse output<br>(TIOC3D pin)                                                                                    | Waveform<br>Chart |
| TGRB_3 ≥TGRA_3                     | Fixed to the OFF state (high)                                                                                     | Fixed to the ON state (low)                                                                                       | Figure 9 (a)      |
| Between TGRA_3 and TCDR            | Fixed to the OFF state (high)                                                                                     | Output of the OFF waveform (pulse)                                                                                | _                 |
| TGRB_3 = TCDR                      | Fixed to the OFF state (high)                                                                                     | Output of the OFF waveform (to be a pulse twice the width of the short-circuit prevention interval)               | Figure 9 (b)      |
| Between (TCDR – Td) and TCDR       | Output of the ON waveform (pulse)                                                                                 | Output of the OFF waveform                                                                                        | _                 |
| TGRB_3 = (TCDR - Td)               | Output of the ON waveform (to be a pulse twice the width of the short-circuit prevention interval)                | Output of the OFF waveform<br>(to be a pulse four times the<br>width of the short-circuit<br>prevention interval) | Figure 9 (c)      |
| Between (TDDR × 2) and (TCDR – Td) | Output of complementary PW                                                                                        | _                                                                                                                 |                   |
| TGRB_3 = (TDDR $\times$ 2)         | Output of the OFF waveform<br>(to be a pulse four times the<br>width of the short-circuit<br>prevention interval) | Output of the ON waveform (to be a pulse twice the width of the short-circuit prevention interval)                | Figure 10 (a)     |
| Between TDDR and (TDDR × 2)        | Output of the OFF waveform                                                                                        | Output of the ON waveform (pulse)                                                                                 | _                 |
| TGRB_3 = TDDR                      | Output of the OFF waveform (to be a pulse twice the width of the short-circuit prevention interval)               | Fixed to the OFF state (high)                                                                                     | Figure 10 (b)     |
| Between H'0000 and TDDR            | Output of the OFF waveform (pulse)                                                                                | Fixed to the OFF state (high)                                                                                     | _                 |
| TGRB_3 = H'0000                    | Fixed to the ON state (low)                                                                                       | Fixed to the OFF state (high)                                                                                     | Figure 10 (c)     |

Note: 1. The active level of the PWM output is set to low. The descriptions of the output waveforms refer to the positive and inverse signals for a single complementary pair.



Figure 9 Examples of PWM Waveform Output (1)





Figure 10 Examples of PWM Waveform Output (2)



#### **Configuration of the Sample Program** 2.3

#### 2.3.1 **Description of Functions**

Table 5 lists functions used in this sample program.

**Table 5 Functions Used** 

| Function Name          | Label             | Description                                                                              |
|------------------------|-------------------|------------------------------------------------------------------------------------------|
| Main                   | main ()           | Initializes other modules and makes settings for timers of MTU2                          |
| Standby setting        | stbcr_init ()     | Makes setting to release MTU2 from standby                                               |
| Initialization of MTU2 | mtu2_init ()      | Initializes MTU2 (channels 3 and 4)                                                      |
|                        |                   | Places channels 3 and 4 in complementary PWM mode 3                                      |
| Initialization of PFC  | pfc_init ()       | Initializes the pin function controller (PFC)                                            |
|                        |                   | Selects the required MTU2-related pin functions, so that the pins function as timer pins |
| TGRA_3 interrupt       | int_mtu2_tgia3 () | Handles the TGRA_3 compare match interrupt from MTU2 (channel 3)                         |
|                        |                   | Increments or decrements the setting to control the three-<br>phase PWM duty cycle       |
|                        |                   | Generates an interrupt for every cycle of the PWM carrier cycle (400 μs)                 |

#### 2.3.2 Variable Usage

Table 6 gives a list of variables used in the sample program.

Table 6 Variable Usage

| Label Name    | bel Name Description                                                              |                   |  |
|---------------|-----------------------------------------------------------------------------------|-------------------|--|
| Dead_time     | Setting for dead time                                                             | mtu2_init ()      |  |
|               | (value set in the TDDR)                                                           | _                 |  |
| C_cycle       | 1/2 the PWM carrier cycle                                                         | _                 |  |
|               | (value set in the TCBR)                                                           | _                 |  |
| Pul_cycle     | 1/2 the PWM carrier cycle + value of dead time                                    | _                 |  |
|               | (value set in the TGRC_3)                                                         |                   |  |
| Pul_pwm_duty1 |                                                                                   |                   |  |
|               | TIOC3D)                                                                           | int_mtu2_tgia3 () |  |
|               | (value set in the TGRD_3)                                                         | <u>-</u>          |  |
| Pul_pwm_duty2 | Pul_pwm_duty2 PWM duty-cycle setting for the PWM2 output (pins TIOC4A and TIOC4C) |                   |  |
|               | (value set in the TGRC_4)                                                         |                   |  |
| Pul_pwm_duty3 | Pul_pwm_duty3 PWM duty-cycle setting for the PWM3 output (pins TIOC4B and         |                   |  |
|               | TIOC4D)                                                                           |                   |  |
|               | (value set in the TGRD_4)                                                         |                   |  |



#### 2.4 **Procedure for Setting the Module Used**

The following subsections describe the flow of processing by the sample program.

#### 2.4.1 **Main Function**

Figure 11 shows the flow of processing by the main function.



Figure 11 Processing by Function main

#### 2.4.2 Initialization for Standby

Figure 12 shows the flow of processing for standby processing.



Figure 12 Initialization: Release from Standby



#### 2.4.3 Initialization of Multi-Function Timer Pulse Unit 2 (MTU2)

Figure 13 shows the flow for initialization of MTU2. Settings are made to set up complementary PWM mode 3 on channels 3 and 4.



Figure 13 Initialization of MTU2



#### 2.4.4 Initialization of Pin Function Controller (PFC)

Figure 14 shows the flow for initialization of the PFC.



Figure 14 Initialization of Pin Function Controller (PFC)

#### 2.4.5 Handling of the Compare Match Interrupt

Figure 15 shows the flow for handling the compare match interrupt (TRRA\_3) from MTU2.



Figure 15 Interrupt Handling



#### **Settings of Registers in the Sample Program** 2.5

The following describes the settings of registers used in the sample program.

#### 2.5.1 **Clock Pulse Generator (CPG)**

Table 7 gives a list of settings for registers of the clock pulse generator (CPG).

Table 7 Clock Pulse Generator (CPG)

| Register Name                                         | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency control register (FRQCR)                    | H'FFFE 0010 | H'0101  | <ul> <li>Specifies division ratios for operating frequency</li> <li>STC[2:0] = B'001:         Bus clock (Bφ) frequency division ratio, × 1/2</li> <li>IFC[2:0] = B'000:         Internal clock (Iφ) frequency division ratio, × 1</li> <li>PFC[2:0] = B'001:         Peripheral clock (Pφ) frequency division ratio, × 1/2</li> </ul> |
| MTU2S clock<br>frequency control<br>register (MCLKCR) | H'FFFE 0410 | H'41    | <ul> <li>Specifies clock for MTU2S</li> <li>MSSCS[1:0] = B'01: The PLL output clock is selected as the source clock.</li> <li>MSDIVS[1:0] = B'01: Division ratio for the source clock = 1/2</li> </ul>                                                                                                                                |
| AD clock frequency<br>control register<br>(ACLKCR)    | H'FFFE 0414 | H'41    | <ul> <li>Specifies clock for A/D converter</li> <li>ASSCS[1:0] = B'01: The PLL output clock is selected as the source clock.</li> <li>ASDIVS[1:0] = B'01: Division ratio for the source clock = 1/2</li> </ul>                                                                                                                        |

#### 2.5.2 **Power-Down Modes**

Table 8 gives register settings related to low-power modes.

**Table 8 Power-Down Modes** 

| Register Name                       | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standby control register 3 (STBCR3) | H'FFFE 0408 | H'5E    | <ul> <li>Settings for the operation of various modules</li> <li>HIZ = B'0: Pin states are held in software standby mode.</li> <li>MSTP36 = B'1: Clock supply to MTU2S halted.</li> <li>MSTP35 = B'0: MTU2 runs.</li> <li>MSTP34 = B'1: Clock supply to POE2 halted.</li> <li>MSTP33 = B'1: Clock supply to IIC3 halted.</li> <li>MSTP32 = B'1: Clock supply to ADC0 halted.</li> </ul> |



#### **Multi-Function Timer Pulse Unit 2 (MTU2)** 2.5.3

Table 9 gives a list of settings for registers of multi-function timer pulse unit 2 (MTU2).

Table 9 Multi-Function Timer Pulse Unit 2 (MTU2)

| Register Name                       | Address     | Setting | Description                                                                                                                                                                                                                     |
|-------------------------------------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer control register_3 (TCR_3)    | H'FFFE 4200 | H'01    | <ul> <li>Sets details of TCNT control.</li> <li>CCLR[2:0] = B'000: TCNT clearing disabled</li> <li>CKEG[1:0] = B'00: TCNT counts rising edge.</li> <li>TPSC[2:0] = B'001: TCNT counts cycles of internal clock P∮/4.</li> </ul> |
| Timer control register_4 (TCR_4)    | H'FFFE 4201 | H'01    | <ul> <li>Sets details of TCNT control.</li> <li>CCLR[2:0] = B'000: TCNT clearing disabled</li> <li>CKEG[1:0] = B'00: TCNT counts rising edge.</li> <li>TPSC[2:0] = B'001: TCNT counts cycles of internal clock P∮/4.</li> </ul> |
| Timer counter_3 (TCNT_3)            | H'FFFE 4210 | D'50    | 16-bit counter For complementary PWM mode, the initial value is the same as that of the timer dead time data register (TDDR).                                                                                                   |
| Timer counter_4 (TCNT_4)            | H'FFFE 4212 | H'0000  | 16-bit counter Initial value is set to H'0000.                                                                                                                                                                                  |
| Timer general register A_3 (TGRA_3) | H'FFFE 4218 | D'2550  | For complementary PWM mode, the setting is the upper limit (1/2 carrier cycle + dead time) on the value of TCNT_3 is set.                                                                                                       |
| Timer general register C_3 (TGRC_3) | H'FFFE 4224 | _       | In complementary PWM mode, the same value set in TGRA_3 is set for initialization of the TGRA_3 buffer register.                                                                                                                |
| Timer general register B_3 (TGRB_3) | H'FFFE 421A | D'1275  | For complementary PWM mode, this is the comparison register for PWM output 1, and its setting determines the PWM duty cycle (initial output value).                                                                             |
| Timer general register D_3 (TGRD_3) | H'FFFE 4226 | _       | In complementary PWM mode, the same value set in TGRB_3 is set for initialization of the TGRB_3 buffer register. Incremented or decremented value of PWM duty cycle is set in this register                                     |
| Timer general register A_4 (TGRA_4) | H'FFFE 421C | D'1275  | For complementary PWM mode, this is the comparison register for PWM output 2, and its setting determines the PWM duty cycle (initial output value).                                                                             |
| Timer general register C_4 (TGRC_4) | H'FFFE 4228 |         | In complementary PWM mode, the same value set in TGRA_4 is set for initialization of the TGRA_4 buffer register. Incremented or decremented value of PWM duty cycle is set in this register.                                    |

SH7280 Group

MTU2: Output of Complementary Pairs of PWM Signals in Three Phases

(Complementary PWM Mode) (Complementary PWM Mode)

| Register Name                           | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer general register B_4 (TGRB_4)     | H'FFFE 421E | D'1275  | For complementary PWM mode, this is the comparison register for PWM output 3, and its setting determines the PWM duty cycle (initial output value).                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Timer general register D_4 (TGRD_4)     | H'FFFE 422A | _       | In complementary PWM mode, the same value set in TGRB_4 is set for initialization of the TGRB_4 buffer register.  Incremented or decremented value of PWM duty cycle is set in this register                                                                                                                                                                                                                                                                                                                                                                               |
| Timer dead time data register (TDDR)    | H'FFFE 4216 | D'50    | 16-bit register used only in complementary PWM mode The setting is the offset value (value that determines the dead time) for TCNT_4 and TCNT_3.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Timer cycle data register (TCDR)        | H'FFFE 4214 | D'2500  | Register used only in complementary PWM mode The setting is the upper limit on the value (1/2 the carrier cycle) of TCNT_4.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Timer cycle buffer register (TCBR)      | H'FFFE 4222 | _       | Register used only in complementary PWM mode Buffer register for the TCDR The setting is the same as that of the TCDR.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Timer output control register 1 (TOCR1) | H'FFFE 420E | H'40    | <ul> <li>Sets output operation in complementary PWM mode.</li> <li>PSYE = B'1: Toggled output in synchronization with the PWM cycle is enabled.</li> <li>TOCL = B'0:     Writing to the TOCS, OLSN, and OLSP bits is enabled.</li> <li>TOCS = B'0: Selects use of the TOCR1 setting</li> <li>OLSN = B'0: Selects levels for inverse output in complementary PWM mode.     Initial output = high, active level = low</li> <li>OLSP = B'0: Selects levels for output of positive signals in complementary PWM mode.     Initial output = high, active level = low</li> </ul> |
| Timer mode register_3 (TMDR_3)          | H'FFFE 4202 | H'3F    | <ul> <li>Sets operation mode (channel 3).</li> <li>BFB = B'1:     TGRB and TGRD are used together (buffered operation)</li> <li>BFA = B'1:     TGRA and TGRC are used together (buffered operation)</li> <li>MD[3:0] = B'1111:     Complementary PWM mode 3 (transfer at crest and trough)</li> </ul>                                                                                                                                                                                                                                                                      |

# SH7280 Group

SH7280 Group

MTU2: Output of Complementary Pairs of PWM Signals in Three Phases

(Complementary PWM Mode) (Complementary PWM Mode)

| Register Name                              | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer mode register_4<br>(TMDR_4)          | H'FFFE 4203 | _       | Sets operation mode (channel 4).  Note: When channel 3 is set to complementary PWM mode, settings made for channel 4 are ineffective (operation is automatically in accord with the settings of channel 3).  No setting is made; the register is left at its initial value.                                                                                                                                                                                                           |
| Timer output master enable register (TOER) | H'FFFE 420A | H'FF    | <ul> <li>Specifies enabling or disabling of output through the MTU2 output pins.</li> <li>OE4D = B'1: MTU2 output on the TIOC4D pin is enabled.</li> <li>OE4C = B'1: MTU2 output on the TIOC4C pin is enabled.</li> <li>OE3D = B'1: MTU2 output on the TIOC3D pin is enabled.</li> <li>OE4B = B'1: MTU2 output on the TIOC4B pin is enabled.</li> <li>OE4A = B'1: MTU2 output on the TIOC4A pin is enabled.</li> <li>OE3B = B'1: MTU2 output on the TIOC3B pin is enabled.</li> </ul> |
| Timer interrupt enable register_3 (TIER_3) | H'FFFE 4208 | H'01    | <ul> <li>Specifies enabling or disabling of interrupt requests.</li> <li>TGIEA = B'1:     Interrupt requests (TGIA) corresponding to setting of the TGFA bit are enabled.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| Timer start register (TSTR)                | H'FFFF 4280 | H'C0    | Selects operation or stoppage of TCNT for channels 0 to 4.  CST4 = B'1: TCNT_4 counts  CST3 = B'1: TCNT_3 counts  Counting by TCNT_2 to TCNT_0 is stopped.  Bit settings for counting by TCNT_4 and TCNT_3 should be made at the same time.                                                                                                                                                                                                                                           |



#### 2.5.4 **Interrupt Controller (INTC)**

Table 10 gives a list of settings for registers of the interrupt controller (INTC).

Table 10 Interrupt Controller (INTC)

| Setting | Description                                                                                   |
|---------|-----------------------------------------------------------------------------------------------|
| H'00F0  | Selects interrupt priority (level 0 to 15).  • Bit 15 to 12 = B'0000:                         |
|         | MTU2 (TGI2A and TGI2B) interrupt level = 0                                                    |
|         | <ul> <li>Bit 11 to 8 = B'0000:</li> <li>MTU2 (TCI2V and TCI2U) interrupt level = 0</li> </ul> |
|         | <ul> <li>Bit 7 to 4 = B'1111:</li> <li>MTU3 (TGI3A to TGI3D) interrupt level = 15</li> </ul>  |
|         | • Bit 3 to 0 = B'0000:                                                                        |
|         | MTU3 (TCl3V) interrupt level = 0 In this sample program, TGl3A interrupt is used.             |
|         |                                                                                               |

#### 2.5.5 **Pin Function Controller (PFC)**

Table 11 gives a list of settings for registers of the pin function controller (PFC).

**Table 11 Pin Function Controller (PFC)** 

| Register Name                          | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port E control register<br>L4 (PECRL4) | H'FFFE 3A10 | H'6666  | <ul> <li>Specifies functions of multiplexed pins on port E.</li> <li>PE15MD[2:0] = B'110: Specifies the TIOC4D I/O (MTU2) for PE15.</li> <li>PE14MD[2:0] = B'110: Specifies the TIOC4C I/O (MTU2) for PE14.</li> <li>PE13MD[2:0] = B'110: Specifies the TIOC4B I/O (MTU2) for PE13.</li> <li>PE12MD[2:0] = B'110: Specifies the TIOC4A I/O (MTU2) for PE12.</li> </ul>                                                                                                                                                                                                                                                                                                                               |
| Port E control register<br>L3 (PECRL3) | H'FFFE 3A12 | H'6066  | Specifies functions of multiplexed pins on port E.  PE11MD[2:0] = B'110: Specifies the TIOC3D I/O (MTU2) for PE11.  PE10MD[2:0] = B'000: Specifies the PE10 I/O (port) for PE10.  PE9MD[2:0] = B'110: Specifies the TIOC3B I/O (MTU2) for PE9.  PE8MD[2:0] = B'110: Specifies the TIOC3A I/O (MTU2) for PE8.                                                                                                                                                                                                                                                                                                                                                                                         |
| Port E I/O register L<br>(PEIORL)      | H'FFFE 3A06 | H'FB00  | <ul> <li>Specifies input and output directions for port E pins.</li> <li>PE15IOR = B'1: Specifies the TIOC4D pin (PE15) for output.</li> <li>PE14IOR = B'1: Specifies the TIOC4C pin (PE14) for output.</li> <li>PE13IOR = B'1: Specifies the TIOC4B pin (PE13) for output.</li> <li>PE12IOR = B'1: Specifies the TIOC4A pin (PE12) for output.</li> <li>PE11IOR = B'1: Specifies the TIOC3D pin (PE11) for output.</li> <li>PE10IOR = B'0: Specifies the PE10 (port) for input.</li> <li>PE9IOR = B'1: Specifies the TIOC3B pin (PE9) for output.</li> <li>PE8IOR = B'1: Specifies the TIOC3A pin (PE8) for output.</li> <li>PE7IOR to PE0IOR all set to B'0: PE7 to PE0 are input pins.</li> </ul> |

MTU2: Output of Complementary Pairs of PWM Signals in Three Phases (Complementary PWM Mode)

# **Documents for Reference**

Software Manual

SH-2A, SH2A-FPU Software Manual (REJ09B0051)

The most up-to-date version of this document is available on the Renesas Technology Website.

• Hardware Manual

SH7280 Group Hardware Manual (REJ09B0393)

The most up-to-date version of this document is available on the Renesas Technology Website.



# **Website and Support**

Renesas Technology Website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      |           | Description |                      |  |  |
|------|-----------|-------------|----------------------|--|--|
| Rev. | Date      | Page        | Summary              |  |  |
| 1.00 | Dec.24.08 | _           | First edition issued |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |

All trademarks and registered trademarks are the property of their respective owners.



### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.