# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/38602R Group

# IRQ Pin Settings

#### Introduction

This application note describes how to set the IRQ pin functions ( $\overline{IRQ0}$  and  $\overline{IRQ1}$ ). The P92/SSO (/ $\overline{IRQ0}$ ) pin is selected for the  $\overline{IRQ0}$  pin function, and the P11/AEVL/FTCI (/ $\overline{IRQ1}$ ) pin is selected for the  $\overline{IRQ1}$  pin function. IRQ0 interrupt processing toggles the LED connected to P82 on and off. IRQ1 interrupt processing toggles the LED connected to P83 on and off.

# **Target Device**

H8/38602R

#### **Contents**

| 1. | Specifications                | 2    |
|----|-------------------------------|------|
|    | Description of Functions Used |      |
| 3. | Principles of Operation       | 5    |
| 4. | Description of Software       | 6    |
| 5. | Flowcharts                    | . 10 |



## 1. Specifications

- The IRQ pin functions ( $\overline{IRQ0}$  and  $\overline{IRQ1}$ ) are set.
- The IRQ0 pin function is assigned to the PB0/AN0/IRQ0 pin, P92/SSO (/IRQ0) pin, and P30/SCK3/VCref (/IRQ0) pin. The IRQ1 pin function is assigned to the PB1/AN1/IRQ1 pin, P11/AEVL/FTCI (/IRQ1) pin, and P93/SSI (/IRQ1) pin.
- The P92/SSO (/IRQ0) pin is selected for the IRQ0 pin function, and the P11/AEVL/FTCI (/IRQ1) pin is selected for the IRQ1 pin function.
- IRQ0 interrupt processing toggles LED1 connected to P82 on and off, and IRQ1 interrupt processing toggles LED2 connected to P83 on and off.
- The input edge sensing of both the  $\overline{IRQ0}$  and  $\overline{IRQ1}$  signals is falling edge.
- Output of the IRQ0 switch and the IRQ1 switch prevents jitter that occurs when a switch is pressed through the D-type flip-flop, and is input to the IRQ0 and IRQ1 pins.
- Figure 1 shows a block diagram of setting of the IRQ pins.



Figure 1 Setting of the IRQ Pins



## 2. Description of Functions Used

### 2.1 Functions Used

This sample task uses the IRQ interrupts for switch input to toggle the LEDs. The P92/SSO (/IRQ0) pin is selected for the IRQ0 pin function, and the P11/AEVL/FTCI (/IRQ1) pin is selected for the IRQ1 pin function. The LEDs are connected to the P82/FTIOB and P83/FTIOC pins, respectively. The following is a functional explanation.

#### (1) Exception handling: External interrupt function

Four external interrupts are provided: NMI, IRQAEC, IRQ1, and IRQ0.

Requests for IRQ1 and IRQ0 interrupts are made with an input signal to the  $\overline{IRQ1}$  and  $\overline{IRQ0}$  pins. In addition, rising or falling edge sensing of the IRQ1 and IRQ0 interrupts can be specified with the IEG1 and IEG0 bits of the Interrupt Edge Select Register (IEGR). When the specified edge is input on the  $\overline{IRQ1}$  and  $\overline{IRQ0}$  pins with the pin functions selected by the Port Function Control Register (PFCR) or Port Mode Register B (PMRB), the corresponding bit of the Interrupt Flag Register 1 (IRR1) is set to 1 and an interrupt request is issued. Clearing the IEN1 and IEN0 bits of Interrupt Enable Register 1 (IENR1) to 0 disables accepting of an interrupt request. Setting the I bit of the Condition Code Register (CCR) to 1 masks all interrupts except an NMI interrupt.

- Interrupt Edge Select Register (IEGR)
  IEGR selects the edge direction that causes interrupt requests at the NMI, ADTRG, IRQ1, and IRQ0 pins to be issued.
- Interrupt Enable Register 1 (IENR1)
  IENR1 enables RTC, IRQAEC, IRQ1, and IRQ0 interrupt requests.
- Interrupt Flag Register 1 (IRR1)
  IRR1 is a status register for IRQAEC, IRQ1, and IRQ0 interrupt requests.
- Port Function Control Register (PFCR)
   PFCR changes the functions of the SSU pins and also assigns the IRQ0 and IRQ1 input pins to other ports.

#### Note on switching the functions of external interrupt pins:

If pin functions are switched by writing to PFCR and PMRB registers which control the external interrupt pins ( $\overline{IRQ1}$  and  $\overline{IRQ0}$ ), the interrupt request flag is set to 1 when the pin functions are switched even though a valid interrupt has not been input to the pins. Therefore, before using interrupts, clear the interrupt request flag to 0. Figure 2 shows the procedure for manipulating PFCR and PMRB registers and clearing the interrupt request flag.



Figure 2 Procedure for Manipulating PFCR and PMRB (or AEGSR) and Clearing the Interrupt Request Flag



On switching pin functions, disable all interrupts before using the PFCR and PMRB (or AEGSR) registers. After these registers are used, at least one instruction (for example, the NOP instruction) must be executed, and then the interrupt request flag, which was set to 1, must be cleared to 0. If an instruction to clear the interrupt request flag to 0 is executed without an intervening instruction after PFCR and PMRB (or AEGSR) registers have been used, the interrupt request flag will not be cleared.

Another method that avoids setting of the interrupt request flag when pin functions are switched is controlling the signals to be at a high level.

#### (2) Watchdog timer function

The H8/38602R includes a watchdog timer that becomes active when a reset is canceled. The Timer Counter WD (TCWD) is incremented, and if it overflows, the H8/38602R is internally reset. Since this sample task does not use the watchdog timer function, this timer is stopped.

Timer Control/Status Register WD1 (TCSRWD1)
 TCSRWD1 controls writing to TCSRWD1 and TCWD. TCSRWD1 also controls operation of the watchdog timer and indicates the operating status. TCSRWD1 must be rewritten by using the MOV instruction. Bit manipulation instructions cannot be used to change the setting.

#### (3) I/O port function

In this sample task, the LEDs are each connected to the P82/FTIOB and the P83/FTIOC pins of port 8 to control switching of the LED on and off. When the outputs of the P82 pin and P83 pin are high, the LEDs are turned off. When the outputs are low, the LED is turned on. The P82 and the P83 pins include an input pull-up MOS that can be controlled by a program. When the corresponding bit of the Port Pull-Up Control Register 8 (PUCR8) is set to 1 while the corresponding bit of the Port Control Register 8 (PCR8) is cleared to 0, the input pull-up MOS is turned on. At a reset, the input pull-up MOS is turned off. In this sample task, the input pull-up MOS of the P82 pin and the P83 pin is set to off.

- Port Data Register 8 (PDR8)
   PDR8 is a register for storing data of port 8.
- Port Control Register 8 (PCR8)
   PCR8 controls input/output of port 8 for each bit.
- Port Pull-Up Control Register 8 (PUCR8)
   PUCR8 controls the input pull-up MOS of port 8 for each bit.

## 2.2 Function Assignment

Function assignments in this sample task are listed in table 1. As shown in table 1, IRQ pin settings are performed by assigning functions to the functional elements.

Table 1 Assignment of Functions

| Element | Description                                                                                  |  |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------|--|--|--|--|--|
| IEGR    | Sets the edge that issues an interrupt request on the IRQ0 and IRQ1 pins to the falling edge |  |  |  |  |  |
| IENR1   | Enables IRQ0 and IRQ1 interrupt requests.                                                    |  |  |  |  |  |
| IRR1    | IRQ0 and IRQ1 interrupt request flags                                                        |  |  |  |  |  |
| PFCR    | Assigns the IRQ0 pin function to P92 and the IRQ1 pin function to P11.                       |  |  |  |  |  |
| TCSRWD1 | Stops the watchdog timer.                                                                    |  |  |  |  |  |
| PDR8    | Sets data to be output from P82 and P83.                                                     |  |  |  |  |  |
| PCR8    | Sets the P82 and P83 pins as output pins.                                                    |  |  |  |  |  |
| PUCR8   | Switches the input pull-up MOS of the P82 and P83 pins off.                                  |  |  |  |  |  |



## 3. Principles of Operation

This sample task uses the IRQ interrupts for switch input to toggle the LEDs. The P92/SSO (/IRQ0) pin is selected for the IRQ0 pin function, and the P11/AEVL/FTCI (/IRQ1) pin is selected for the IRQ1 pin function. The LEDs are connected to the P82/FTIOB and the P83/FTIOC pins. Figure 3 illustrates setting of the IRQ pins.



Figure 3 Principles of Operation

Address: H'FFF2



## 4. Description of Software

# 4.1 Description of Modules

The modules of this sample task is described in table 2.

#### Table 2 Modules

| <b>Function Name</b> | Description                                                                                                                                                           |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| main                 | Stops the watchdog timer, performs initial setting of the $\overline{IRQ0}$ and the $\overline{IRQ1}$ pins, sets the P82 and P83 output pins, and enables interrupts. |
| int_irq0             | Performs IRQ0 interrupt processing and inverts the P82 pin output.                                                                                                    |
| int_irq1             | Performs IRQ1 interrupt processing and inverts the P83 pin output.                                                                                                    |

# 4.2 Description of Arguments

This sample task does not use arguments.

# 4.3 Internal Registers

The internal registers used in this sample task are described below.

• Interrupt Edge Select Register (IEGR)

| Bit | Bit Name | Setting Value | R/W | Function                                                           |
|-----|----------|---------------|-----|--------------------------------------------------------------------|
| 1   | IEG1     | 0             | R/W | IRQ1 Edge Select                                                   |
|     |          |               |     | 0: Detects the falling edge of the IRQ1 pin input.                 |
|     |          |               |     | <ol> <li>Detects the rising edge of the IRQ1 pin input.</li> </ol> |
| 0   | IEG0     | 0             | R/W | IRQ0 Edge Select                                                   |
|     |          |               |     | 0: Detects the falling edge of the IRQ0 pin input.                 |
|     |          |               |     | 1: Detects the rising edge of the IRQ0 pin input.                  |

• Interrupt Enable Register 1 (IENR1) Address: H'FFF3

| Bit | Bit Name | Setting Value | R/W | Function                                                                              |
|-----|----------|---------------|-----|---------------------------------------------------------------------------------------|
| 1   | IEN1     | 1             | R/W | IRQ1 Interrupt Enable When this bit is set to 1, IRQ1 interrupt requests are enabled. |
| 0   | IEN0     | 1             | R/W | IRQ0 Interrupt Enable When this bit is set to 1, IRQ0 interrupt requests are enabled. |

Address: H'F085



• Interrupt Flag Register 1 (IRR1) Address: H'FFF6

| Bit | Bit Name | Setting Value | R/W    | Function                                                                                             |
|-----|----------|---------------|--------|------------------------------------------------------------------------------------------------------|
| 1   | IRRI1    | 0             | R/(W)* | IRQ1 Interrupt Request Flag [Setting condition]                                                      |
|     |          |               |        | When the IRQ1 pin is set to interrupt input and the specified edge is detected. [Clearing condition] |
|     |          |               |        | When 0 is written to this bit.                                                                       |
| 0   | IRRI0    | 0             | R/(W)* | IRQ0 Interrupt Request Flag [Setting condition]                                                      |
|     |          |               |        | When the IRQ0 pin is set to interrupt input and the specified edge is detected. [Clearing condition] |
|     |          |               |        | When 0 is written to this bit.                                                                       |

Note: \* Only 0 can be written to clear the flag.

• Port Function Control Register (PFCR)

| Bit | Bit Name | Setting Value | R/W | Function                    |
|-----|----------|---------------|-----|-----------------------------|
| 3   | IRQ1S1   | 1             | R/W | IRQ1 Select 1, 0            |
| 2   | IRQ1S0   | 0             | R/W | 00: IRQ1 is input from PB1. |
|     |          |               |     | 01: IRQ1 is input from P93. |
|     |          |               |     | 10: IRQ1 is input from P11. |
|     |          |               |     | 11: Setting prohibited.     |
| 1   | IRQ0S1   | 0             | R/W | IRQ0 Select 1, 0            |
| 0   | IRQ0S0   | 1             | R/W | 00: IRQ0 is input from PB0. |
|     |          |               |     | 01: IRQ0 is input from P92. |
|     |          |               |     | 10: IRQ0 is input from P30. |
|     |          |               |     | 11: Setting prohibited.     |



• Timer Control/Status Register WD1 (TCSRWD1) Address: H'FFB1

| Bit | Bit Name | Setting Value | R/W | Function                                                                                                                                                                                                     |
|-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | B6WI     | 1             | R/W | Bit 6 Write Disable Writing to the TCWE bit is enabled only when 0 is written to the B6WI bit. This bit is always read as 1.                                                                                 |
| 6   | TCWE     | 0             | R/W | Timer Counter WD Write Enable Writing to the TCWD is enabled when the TCWE bit is set to 1. When writing to this bit, 0 must be written to the B6WI bit.                                                     |
| 5   | B4WI     | 1             | R/W | Bit 4 Write Disable Writing to the TCSRWE bit is enabled only when 0 is written to the B4WI bit. The B4WI bit is always read as 1.                                                                           |
| 4   | TCSRWE   | 0             | R/W | Timer Control/Status Register WD1 Write Enable Writing to the WDON and WRST bits is enabled when the TCSRWE bit is set to 1. When writing to this bit, 0 must be written to the B4WI bit.                    |
| 3   | B2WI     | 1             | R/W | Bit 2 Write Disable Writing to the WDON is enabled only when 0 is written to the B2WI bit. This bit is always read as 1.                                                                                     |
| 2   | WDON     | 0             | R/W | Watchdog Timer On The TCWD starts counting up when the WDON bit is set to 1 and stops counting when the WDON bit is cleared to 0. [Clearing condition]  If 0 is written to both B2WI and WDON bits while the |
|     |          |               |     | TCSRWE bit is 1. [Setting condition]                                                                                                                                                                         |
|     |          |               |     | <ul> <li>If 0 is written to the B2WI bit and 1 to the WDON bit<br/>while the TCSRWE bit is 1.</li> </ul>                                                                                                     |
| 1   | B0WI     | 1             | R/W | Bit 0 Write Disable Writing to the WRST bit is enabled only when 0 is written to the B0WI bit. This bit is always read as 1.                                                                                 |
| 0   | WRST     | 0             | R/W | Watchdog Timer Reset [Clearing condition]                                                                                                                                                                    |
|     |          |               |     | <ul> <li>Reset by the RES signal</li> <li>If 0 is written to both the B0WI and WRST bits while the TCSRWE bit is 1.</li> <li>[Setting condition]</li> </ul>                                                  |
|     |          |               |     | <ul> <li>When the TCWD overflows and an internal reset signal<br/>is generated.</li> </ul>                                                                                                                   |

Port Data Register 8 (PDR8)
 Address: H'FFDB

| Bit | Bit Name | Setting Value | R/W | Function                                                                                                                                             |
|-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | P83      | 1             | R/W | If port 8 is read when the corresponding bit of the PCR8                                                                                             |
| 2   | P82      | 1             | R/W | register is 1, the value of PDR8 is read. The pin state therefore has no effect on reading. If port 8 is read when PCR8 is 0, the pin state is read. |



| • | Port Control Register 8 ( | PCR8) | Address: | H'FFEB |
|---|---------------------------|-------|----------|--------|
|---|---------------------------|-------|----------|--------|

| Bit                                     | Bit Name  | Setting Value | R/W | Function                                                                                                                                                                                                                                                               |
|-----------------------------------------|-----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3                                       | PCR83     | 1             | W   | Setting a PCR8 bit to 1 makes the corresponding pin an output                                                                                                                                                                                                          |
| 2                                       | PCR82     | 1             | W   | pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR8 and PDR8 registers are valid when the corresponding pin is set as a general I/O pin. This register is a write-only register. If read, an undefined value will be read from each bit. |
| Port Pull-Up Control Register 8 (PUCR8) |           |               |     | Address: H'F086                                                                                                                                                                                                                                                        |
| D:4                                     | Did Massa | 0.44!         | DAM | Franchica                                                                                                                                                                                                                                                              |

| Bit | Bit Name | Setting Value | R/W | Function                                                                                                                        |
|-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------|
| 3   | PUCR83   | 0             | R/W | With a PCR8 bit cleared to 0, setting the corresponding                                                                         |
| 2   | PUCR82   | 0             | R/W | PUCR8 bit to 1 turns on the input pull-up MOS for the corresponding pin, while clearing the bit to 0 turns off the pull-up MOS. |

# 4.4 RAM Usage

This sample task does not use internal RAM.



### 5. Flowcharts

### 5.1 main





# 5.2 int\_irq0



# 5.3 int\_irq1



# 5.4 Link Address Specification

| Section Name | Address |  |
|--------------|---------|--|
| CVECT        | H'0000  |  |
| Р            | H'0100  |  |



# **Revision Record**

| $\overline{}$              |     | :     | 4  | • - |     |
|----------------------------|-----|-------|----|-----|-----|
|                            | Der | ٠rı   | nt | 110 | 'n  |
| $\boldsymbol{\mathcal{L}}$ | esc | , I I | νı |     | ,,, |

| Rev. | Date      | Page | Summary              |
|------|-----------|------|----------------------|
| 1.00 | Sep.13.05 |      | First edition issued |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |



### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.