## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

## H8S/2400 Series

## Watchdog Timer Mode Operation of the Watchdog Timer (WDT) Module

## Introduction

This Application Note presents a system operation example that uses the watchdog timer (WDT) module in watchdog timer mode.

A system reset can be generated automatically on a system runaway or other abnormal operation by using the WDT module in watchdog timer mode.

## Target Devices

• H8S/2472, H8S/2463, H8S/2462 Group

## Preface

This program can be used with other H8S Family MCUs that have the same internal I/O registers as the devices on which operation has been confirmed. Check the latest version of the manual for any additions and modifications to functions.

Careful evaluation is recommended before using this application note.

## Contents

| 1. | Specifications        | 2   |
|----|-----------------------|-----|
| 2. | Applicable Conditions | 3   |
| 3. | Functions Used        | 4   |
| 4. | Operation             | . 5 |
| 5. | Software              | . 6 |
| 6. | Reference Documents   | 16  |

## 1. Specifications

This application note presents a program that periodically clears the TCNT\_0 value to 0 so that the WDT module timer counter 0 (TCNT\_0) does not overflow.

Furthermore, to simulate the occurrence of a system abnormality, this application can disable the periodic TCNT\_0 clear to 0 operation by the input of a falling edge signal to the NMI pin. When TCNT\_0 overflows due to the TCNT\_0 clear to 0 operation being disabled, an internal reset signal is generated.

Figure 1 presents an overview of the operation presented in this application note. The detailed specifications are as follows.

- The WDT module is used in WDT\_0 watchdog timer mode.
- The TCNT\_0 input clock is set to be  $\phi/2$ .
- The port A0 (PA0) output will be inverted as long as the system is operating normally.
- To verify the reset factor, the content of the system control register (SYSCR) external reset bit (XRST) is output from port 40 (P40).



Figure 1 Operational Overview



## 2. Applicable Conditions

## Table 1 Applicable Conditions

| Item                                  | Description                                                 |
|---------------------------------------|-------------------------------------------------------------|
| Operating frequency                   | Input clock: 8 MHz                                          |
|                                       | System clock (                                              |
| Operating voltage                     | 3.3V                                                        |
| Operating mode                        | Mode 2 ( $\overline{MD2}$ = 1, MD1 = 1)                     |
| Integrated development<br>environment | High-performance Embedded Workshop(HEW) Version 4.04.01.001 |
| Evaluation board                      | Renesas Technology Corp.                                    |
|                                       | R0K402472D000BR                                             |
| C/C++ compiler                        | Renesas Technology Corp.                                    |
|                                       | H8S,H8/300 C/C++ Compiler (V.6.02.01.000)                   |
| Compiler options                      | -cpu=2600A:24 -optimize=0                                   |
| Optimizing linkage editor             | Renesas Technology Corp.                                    |
|                                       | Optimizing Linkage Editor (V.9.04.01.000)                   |
| Link options                          | -start = PResetPRG,PIntPRG/0400,                            |
|                                       | P,C\$DSEC,C\$BSEC,D/0800,                                   |
|                                       | B,R/0FF0800,                                                |
|                                       | S/0FF9600                                                   |
|                                       |                                                             |

## 3. Functions Used

Figure 2 shows the operation in watchdog timer mode ( $RST/\overline{NMI} = 1$ ). Watchdog timer mode is described below.

To use the WDT as a watchdog timer, set the  $WT/\overline{IT}$  bit and the TME bit in Timer Control/Status Register (TCSR) to 1. While the WDT is used as a watchdog timer, if TCNT overflows without being rewritten because of a system malfunction or another error, an internal reset or NMI interrupt request is generated. TCNT does not overflow while the system is operating normally. Software must prevent TCNT overflows by rewriting the TCNT value (normally be writing H'00) before overflows occurs.

If the RST/ $\overline{\text{NMI}}$  bit of TCSR is set to 1, when the TCNT overflows, an internal reset signal for this LSI is issued for 518 system clocks, and the low level signal is simultaneously output from the  $\overline{\text{RESO}}$  pin for 132 states, as shown in figure 2. If the RST/ $\overline{\text{NMI}}$  bit is cleared to 0, when the TCNT overflows, an NMI interrupt request is generated. Here, the output from the  $\overline{\text{RESO}}$  pin remains high.

An internal reset request from the watchdog timer and a reset input from the  $\overline{\text{RES}}$  pin are processed in the same vector. Reset source can be identified by the XRST bit status in SYSCR.

If a reset caused by a signal input to the  $\overline{\text{RES}}$  pin occurs at the same time as a reset caused by a WDT overflow, the  $\overline{\text{RES}}$  pin reset has priority and the XRST bit in SYSCR is set to 1.

An NMI interrupt request from the watchdog timer and an interrupt request from the NMI pin are processed in the same vector. Do not handle an NMI interrupt request from the watchdog timer and an interrupt request from the NMI pin at the same time.



Figure 2 Watchdog Timer Mode (RST/NMI = 1) Operation



## 4. Operation

Figure 3 shows the watchdog timer operation used in this application note.





## 

## 5. Software

## 5.1 Functions

#### Table 2 Functions

| Function Name | Description                                                                                                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PowerOn_Reset | <ul> <li>Initialization function<br/>Initializes the stack pointer (SP), sets interrupt mask bits, sets up uninitialized<br/>and initialized data, and calls the main function.</li> </ul> |
| main          | <ul> <li>Main function<br/>Calls the init_CPU and init_WDT functions.</li> </ul>                                                                                                           |
| init_CPU      | <ul> <li>I/O register initialization function<br/>Enables the WDT interrupt and initializes the pulse output port.</li> </ul>                                                              |
| init_WDT      | <ul> <li>WDT initialization function<br/>Sets up reset factor discrimination, sets the WDT operating mode, and starts<br/>operation.</li> </ul>                                            |
| INT_NMI       | <ul> <li>Nonmaskable interrupt handler<br/>This function executes an infinite loop.</li> </ul>                                                                                             |

## H8S/2400 Series Watchdog Timer Mode Operation of the Watchdog Timer (WDT) Module

## 5.2 Function Descriptions

### 5.2.1 PowerON\_Reset Function

(1) Function overview

The PowerON\_Reset function initializes the stack pointer (SP), prepares the embedded functions and standard library functions, sets the interrupt mask bits, and sets up the uninitialized and initialized data. Then it calls the main function.

- (2) Arguments None
- (3) Returned value

None

- (4) Description of internal I/O registers used None
- (5) Flowchart



Figure 4 Flowchart (PowerON\_Reset)

#### 5.2.2 main Function

(1) Function overview

The main function calls the init\_CPU and init\_WDT functions.

- (2) Arguments
- None
- (3) Returned value

None

(4) Description of internal I/O registers used

This function uses the internal registers shown below.

Note that the set values shown here are for use in this application note and differ from the initial values.

• Timer Counter\_0 (write) (TCNT\_0) - Number of bits: 16 bits, Address: H'FFFFA8

|         |          | Set    |     |                                                                                                                                                                                                                                                             |
|---------|----------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name | Value  | R/W | Descriptions                                                                                                                                                                                                                                                |
| 15 to 0 | _        | H'5A00 | R/W | TCNT_0 is an 8-bit read/write increment-only counter. TCNT and TCSR are allocated to the same address. Therefore, when writing to TCNT, applications must transfer data in which the upper byte is H'5A and the lower byte is the desired write data value. |

• Port A Output Data Register (PAODR) - Number of bits: 8 bits, Address: H'FFFFAA

|     |          | Set   |     |                                                                      |
|-----|----------|-------|-----|----------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                         |
| 0   | PA0ODR   | 0/1   | R/W | Holds the output data for pins used as general-purpose output ports. |

(5) Flowchart



Figure 5 Flowchart (main)

## 5.2.3 init\_CPU Function

(1) Function overview

The init\_CPU function initializes the system cock settings and the CPU operating mode.

- (2) Arguments
- None
- (3) Returned value

None

(4) Description of internal I/O registers used

This function uses the internal registers shown below.

Note that the set values shown here are for use in this application note and differ from the initial values.

• Standby Control Register (SBYCR) - Number of bits: 8 bits, Address: H'FFFF84

|     |          | Set   |     |                                                                 |
|-----|----------|-------|-----|-----------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                    |
| 2   | SCK2     | 0     | R/W | System Clock Select 2 to 0                                      |
| 1   | SCK1     | 0     | R/W | Select a clock for the bus master in high-speed mode or medium- |
| 0   | SCK0     | 0     | R/W | speed mode.                                                     |
|     |          |       |     | 000: High-speed mode (Initial value)                            |
|     |          |       |     | 001: Medium-speed clock: φ/2                                    |
|     |          |       |     | 010: Medium-speed clock: φ/4                                    |
|     |          |       |     | 011: Medium-speed clock:                                        |
|     |          |       |     | 100: Medium-speed clock:                                        |
|     |          |       |     | 101: Medium-speed clock:                                        |
|     |          |       |     | 11x: Must not be set.                                           |

Legend:

x: Don't care

#### • Mode Control Register (MDCR) - Number of bits: 8 bits, Address: H'FFFFC5

| Bit | Bit Name | Set<br>Value | R/W | Descriptions                                                                                |
|-----|----------|--------------|-----|---------------------------------------------------------------------------------------------|
| 7   | EXPE     | 0            | R/W | Extended Mode Enable<br>Specifies extended mode.<br>0: Single-chip mode<br>1: Extended mode |

• System Control Register (SYSCR) - Number of bits: 8 bits, Address: H'FFFFC4

|     |          | Set   |     |                                                                       |
|-----|----------|-------|-----|-----------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                          |
| 3   | XRST     | 1     | R   | External Reset                                                        |
|     |          |       |     | This bit indicates the reset source. A reset is caused by an external |
|     |          |       |     | reset input, or when the watchdog timer overflows.                    |
|     |          |       |     | 0: A reset is caused when the watchdog timer overflows.               |
|     |          |       |     | 1: A reset is caused by an external reset.                            |
| 2   | NMIEG    | 0     | R/W | NMI Edge Select                                                       |
|     |          |       |     | Selects the valid edge of the NMI interrupt input.                    |
|     |          |       |     | 0: An interrupt is requested at the falling edge of NMI input         |
|     |          |       |     | 1: An interrupt is requested at the rising edge of NMI input          |
| 0   | RAME     | 1     | R/W | RAM Enable                                                            |
|     |          |       |     | Enables or disables on-chip RAM. The RAME bit is initialized when     |
|     |          |       |     | the reset state is released.                                          |
|     |          |       |     | 0: On-chip RAM is disabled                                            |
|     |          |       |     | 1: On-chip RAM is enabled                                             |

• Port A Data Direction Register (PADDR) - Number of bits: 8 bits, Address: H'FFFFAB

| Bit | Bit Name | Set<br>Value | R/W | Descriptions                                                                                                                                                                                                                                                                                       |
|-----|----------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PA0DDR   | 1            | W   | <ul><li>When set to 1, the corresponding pins function as output port pins; when cleared to 0, function as input port pins.</li><li>As the address of this register is the same as that of Port A Input Data Register (PAPIN), reading from this register indicates the state of port A.</li></ul> |

• Port A Output Data Register (PAODR) - Number of bits: 8 bits, Address: H'FFFFAA

|     |          | Set   |     |                                                                                        |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                           |
| 0   | PA0ODR   | 0     | R/W | PAODR stores output data for the port A pins that are used as the general output port. |



(5) Flowchart



Figure 6 Flowchart (init\_CPU)

## 5.2.4 init\_WDT Function

#### (1) Function overview

The init\_WDT function discriminates the previous reset factor (the SYSCR XRST bit level is reflected in the P40 pin output level) and initializes the WDT module operating mode.

- (2) Arguments None
- (3) Returned value

None

- (4) Description of internal I/O registers used This function uses the internal registers shown below. Note that the set values shown here are for use in this application note and differ from the initial values.
- Port 4 Data Register (P4DR) Number of bits: 8 bits, Address: H'FFFFB7

|     |          | Set   |     |                                                                                                                                                                                           |
|-----|----------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                              |
| 0   | P40DR    | 0/1   | R/W | <ul> <li>Normal extended mode (16-bit data bus)</li> </ul>                                                                                                                                |
|     |          |       |     | Since the corresponding pins function as bidirectional data bus pins, the value in these bits has no effect on operation.                                                                 |
|     |          |       |     | If this register is read, the P4DR values are read for the bits with<br>the corresponding P4DDR bits set to 1. For the bits with the<br>corresponding P4DDR bits cleared to 0, 1 is read. |

• Port 4 Data Direction Register (P4DDR) - Number of bits: 8 bits, Address: H'FFFFB5

|     |          | Set   |     |                                                                                                                                                                                                            |
|-----|----------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                                               |
| 0   | P40DDR   | 1     | W   | <ul> <li>Normal extended mode (16-bit data bus)<br/>These bits have no effect on operation.</li> </ul>                                                                                                     |
|     |          |       |     | • Other modes<br>If port 4 pins are specified for use as the general I/O port, the<br>corresponding pins function as output port when the P4DDR<br>bits are set to 1, and as input port when cleared to 0. |

• Timer Control/Status Register\_0 (write) (TCSR\_0) - Number of bits: 16 bits, Address: H'FFFFA8

|     |          | Set   |          |                                                                     |
|-----|----------|-------|----------|---------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W      | Descriptions                                                        |
| 6   | WT/IT    | 1     | R/W      | Timer Mode Select                                                   |
|     |          |       |          | Selects whether the WDT is used as a watchdog timer or interval     |
|     |          |       |          | timer.                                                              |
|     |          |       |          | 0: Interval timer mode                                              |
|     |          |       |          | 1: Watchdog timer mode                                              |
| 5   | TME      | 0/1   | R/W      | Timer Enable                                                        |
|     |          |       |          | When this bit is set to 1, TCNT starts counting.                    |
|     |          |       |          | When this bit is cleared, TCNT stops counting and is initialized to |
| 3   | RST/NMI  | 1     | R/M      | Reset or NMI                                                        |
| 0   |          | 1     | 1 1/ 1 1 | Selects to request an internal reset or an NMI interrupt when TCNT  |
|     |          |       |          | has overflowed.                                                     |
|     |          |       |          | 0: An NMI interrupt is requested                                    |
|     |          |       |          | 1: An internal reset is requested                                   |
| 2   | CKS2     | 0     | R/W      | Clock Select 2 to 0                                                 |
| 1   | CKS1     | 0     | R/W      | Select the clock source to be input to TCNT. The overflow period    |
| 0   | CKS0     | 0     | R/W      | for $\phi = 34$ MHz is enclosed in parentheses.                     |
|     |          |       |          | 000:  φ/2 (period: 15.1 μs)                                         |
|     |          |       |          | 001:                                                                |
|     |          |       |          | 010:                                                                |
|     |          |       |          | 011:                                                                |
|     |          |       |          | 100:                                                                |
|     |          |       |          | 101:                                                                |
|     |          |       |          | 110:                                                                |
|     |          |       |          | 111:                                                                |

• Timer Counter\_0 (write) (TCNT\_0) - Number of bits: 16 bits, Address: H'FFFFA8

|         |          | Set    |     |                                                                                                                                                                                                                                                             |
|---------|----------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name | Value  | R/W | Descriptions                                                                                                                                                                                                                                                |
| 15 to 0 | _        | H'5A00 | R/W | TCNT_0 is an 8-bit read/write increment-only counter. TCNT and TCSR are allocated to the same address. Therefore, when writing to TCNT, applications must transfer data in which the upper byte is H'5A and the lower byte is the desired write data value. |



(5) Flowchart



Figure 7 Flowchart (init\_WDT)



## 5.2.5 INT\_NMI Function

(1) Function overview

The INT\_NMI function loops indefinitely.

- Since this function does not return to main, the TCNT\_0 clear operation cannot be performed and TCNT overflows.
- (2) Arguments
  - None
- (3) Returned value None
- (4) Description of internal I/O registers used None
- (5) Flowchart



Figure 8 Flowchart (INT\_NMI)

## 6. Reference Documents

- Hardware Manual H8S/2472, H8S/2463, H8S/2462 Group Hardware Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Development Environment Manual H8S/300, H8/300 Series C/C++ Compiler Package User's Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Technical News/Technical Updates (The latest information can be downloaded from the Renesas Technology Web site.)



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Description | 1                    |
|------|-----------|-------------|----------------------|
| Rev. | Date      | Page        | Summary              |
| 1.00 | Jan.26.09 | —           | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.

Notes regarding these materials

1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. You should not use the products or the technology described in this document for the purpose of military 3. applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. All information included in this document such as product data, diagrams, charts, programs, algorithms, and 4 application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com ) 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document. When using or otherwise relying on the information in this document, you should evaluate the information in 6. light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above. 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems (2) surgical implantations (3) healthcare intervention (e.g., excision, administration of medication, etc.) (4) any other purposes that pose a direct threat to human life Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications. You should use the products described herein within the range specified by Renesas, especially with respect 9. to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges. 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment. 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas. 13. Please contact a Renesas sales office if you have any guestions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries. © 2009. Renesas Technology Corp., All rights reserved.

**KENESAS**