# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# H8S/2400 Series

# Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

# Introduction

This application note describes continuous transmission and reception using the serial communication interface (SCIF) function and its independent integrated 16-stage FIFO buffers for efficient high-speed continuous transmission and reception.

# **Target Devices**

• H8S/2472, H8S/2463, H8S/2462 Group

# Preface

This program can be used with other H8S Family MCUs that have the same internal I/O registers as the devices on which operation has been confirmed. Check the latest version of the manual for any additions and modifications to functions.

Careful evaluation is recommended before using this application note.

### Contents

| 1. | Specifications        | . 2 |
|----|-----------------------|-----|
| 2. | Applicable Conditions | . 3 |
| 3. | Functions Used        | . 4 |
| 4. | Operation             | . 7 |
| 5. | Functions             | . 8 |
| 6. | Reference Documents   | 25  |

## 1. Specifications

The specifications of this application note apply to the 16-stage FIFO buffers in the transmitter and receiver, respectively, of the SCIF. During transmission 256 bytes of data are transmitted continuously, and during reception data is received continuously. The SCIF is connected to an LPC interface, allowing it to be controlled directly by the LPC host. However, the SCIF is controlled by the CPU in the operations described in this application note.

The detailed specifications for the operations described in this application note are as follows:

- The transmit FIFO and receive FIFO of the SCIF are both enabled.
- The receive FIFO interrupt trigger level is set to 14 bytes.
- The 256 bytes of data transmitted are sent in the sequence H'00, H'01, H'02, ..., H'FD, H'FE, H'FF.
- The received data is stored in a 16-byte area in the on-chip RAM.
- The modem control function is not used.
- The loopback test function is disabled.
- Operations stops when an error occurs.
- The SCIF supports asynchronous serial communication.
- The specifications for asynchronous serial communication are shown below.

| Item                | Set Value |
|---------------------|-----------|
| Baud rate           | 9600bps   |
| Data length         | 8 bits    |
| Parity              | None      |
| Number of stop bits | 1 bit     |

Figure 1 shows an overview of the operations described in this application note.



Figure 1 Operation Overview



# 2. Applicable Conditions

### Table 1 Applicable Conditions

| Item                      | Description                                              |
|---------------------------|----------------------------------------------------------|
| Operating frequency       | Input clock: 8.0 MHz                                     |
|                           | System clock (φ): 32 MHz (8.0 MHz multiplied by 4*)      |
| Operating voltage         | 3.3V                                                     |
| Operating mode            | Mode 2 ( $\overline{MD}2 = 1$ , $MD1 = 1$ )              |
| Evaluation board          | Renesas Technology                                       |
|                           | R0K402472D000BR                                          |
| Integrated development    | High-performance Embedded Workshop (HEW) Ver.4.04.01.001 |
| environment               |                                                          |
| C/C++ compiler            | Renesas Technology                                       |
|                           | H8S,H8/300 C/C++ Compiler (V.6.02.00)                    |
| Compile options           | -cpu=2600A:24, -optimize = 1                             |
| Optimizing linkage editor | Renesas Technology                                       |
|                           | Optimizing Linkage Editor (V9.03.00)                     |
| Linker options            | start = PResetPRG,PIntPRG/0400,                          |
|                           | P,C,C\$DSEC,C\$BSEC,D/0800,                              |
|                           | B,R/0FF0800,                                             |
|                           | S/0FFEE0                                                 |
| Note: * The PLL multiplie | er circuit multiplies the externally input clock by 4.   |

REJ06B0819-0100/Rev.1.00

# 3. Functions Used

The SCIF supports asynchronous serial communication.

Asynchronous mode enables serial data transfer to and from a standard asynchronous communication chip such as a universal asynchronous receiver/transmitter (UART). Separate integrated 16-stage FIFO buffers are provided for transmission and reception. The SCIF is connected to an LPC interface, allowing it to be controlled directly by the LPC host. Figure 2 is a block diagram of the SCIF.



Figure 2 Block Diagram of SCIF

# 3.1 Baud Rate

The SCIF has an integrated baud rate generator that can be set to a user-defined baud rate by using FDLH, FDLL, and the CKSEL bit in SCIFCR. Table 2 lists baud rate setting examples.

### Table 2 Baud Rate Setting Examples

|           | 00                |             | 01                                  |           |  |  |
|-----------|-------------------|-------------|-------------------------------------|-----------|--|--|
| CKSEL1, 0 | LCLK (33 MHz) Div | /ided by 18 | System Clock (34 MHz) Divided by 11 |           |  |  |
|           | FDLH + FDLL       |             | FDLH + FDLL                         |           |  |  |
| Baud Rate | (Divisor Value)   | Error (%)   | (Divisor Value)                     | Error (%) |  |  |
| 50        | H'0900            | -0.54%      | H'0F18                              | -0.01%    |  |  |
| 75        | H'0600            | -0.54%      | H'0A10                              | -0.01%    |  |  |
| 110       | H'0417            | -0.51%      | H'06DC                              | 0.01%     |  |  |
| 300       | H'0180            | -0.54%      | H'0284                              | -0.01%    |  |  |
| 600       | H'00C0            | -0.54%      | H'0142                              | -0.01%    |  |  |
| 1200      | H'0060            | -0.54%      | H'00A1                              | -0.01%    |  |  |
| 1800      | H'0040            | -0.54%      | H'006B                              | 0.30%     |  |  |
| 2400      | H'0030            | -0.54%      | H'0050                              | 0.62%     |  |  |
| 4800      | H'0018            | -0.54%      | H'0028                              | 0.62%     |  |  |
| 9600      | H'000C            | -0.54%      | H'0014                              | 0.62%     |  |  |
| 14400     | H'0008            | -0.54%      | H'000D                              | _         |  |  |
| 19200     | H'0006            | -0.54%      | H'000A                              | 0.62%     |  |  |
| 38400     | H'0003            | -0.54%      | H'0005                              | 0.62%     |  |  |
| 57600     | H'0002            | -0.54%      | H'0003                              | _         |  |  |
| 115200    | H'0001            | -0.54%      | H'0002                              | _         |  |  |

The equation for calculating the baud rate is as follows:

Baud rate = (clock frequency input to baud rate generator) /  $(16 \times \text{divisor value})$ 

#### H8S/2400 Series Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

# 3.2 Operation in Asynchronous Communication

Figure 3 illustrates the typical format for asynchronous serial communication. One frame consists of a start bit (low level), followed by transmit/receive data (LSB-first: from the least significant bit), a parity bit, and a stop bit (high level). In asynchronous serial communication, the transmission line is usually held high in the mark state (high level). The SCIF monitors the transmission line, and when it detects the space state (low level), recognizes a start bit and starts serial communication. Inside the SCIF, the transmitter and receiver are independent units, enabling full-duplex communication. Both of the transmitter and receiver also have a 16-stage FIFO buffered structure so that data can be read or written during transmission or reception, enabling continuous data transmission and reception.



Figure 3 Data Format in Serial Transmission/Reception (Example with 8-Bit Data, Parity and 2 Stop Bits)

# 4. Operation

The transmission of 256 bytes of data and the reception of 30 bytes of data are described below, using figures 4 and 5 as examples. When no data is input to or output from the receive FIFO for a duration equivalent to 4 characters while one or more characters remain in the receive FIFO, a character timeout interrupt is generated.



Figure 4 Transmit Operation



Figure 5 Receive Operation

## 5. Functions

## 5.1 Symbolic Constants

#### Table 3 List of Symbolic Constants

| Constant Name       | Set Value | Description                                                      | Used by<br>Functions |
|---------------------|-----------|------------------------------------------------------------------|----------------------|
| MAX_SCIF_DATA_CNT   | 256       | Maximum transmit data byte count                                 | transmit_func        |
| MODEM_STATUS        | 0         | Identifier number when pending interrupt is modem status         | INT_SCIFI            |
| FTHR_EMPTY          | 1         | Identifier number when pending interrupt is<br>FTHR empty        | INT_SCIFI            |
| RECEIVE_DATA_READY  | 2         | Identifier number when pending interrupt is receive data ready   | INT_SCIFI            |
| RECEIVE_LINE_STATIS | 3         | Identifier number when pending interrupt is receive line status  | INT_SCIFI            |
| CHARACTER_TIMEOUT   | 6         | Identifier number when pending interrupt is<br>character timeout | INT_SCIFI            |

# 5.2 Unions

#### Table 4List of Unions

| Туре  | Union<br>Name | Туре             | Variable<br>Name | Туре             | Variable<br>Name | No. of<br>Bits | Description                                                      | Used by<br>Function |
|-------|---------------|------------------|------------------|------------------|------------------|----------------|------------------------------------------------------------------|---------------------|
| union | uFIIR         | unsigned<br>char | BYTE             | —                | —                | 8              | Byte access<br>variable                                          | INT_SCIFI           |
|       |               | struct           | BIT              | unsigned<br>char | FIFOE            | 2              | Shows setting<br>status of transmit<br>and receive FIFOs.        | -                   |
|       |               |                  |                  | unsigned<br>char | —                | 2              |                                                                  | _                   |
|       |               |                  |                  | unsigned<br>char | INTID            | 3              | Shows which<br>pending interrupt<br>has the highest<br>priority. | -                   |
|       |               |                  |                  | unsigned<br>char | INTPEND          | 1              | Shows whether a pending interrupt is enabled or disabled.        | -                   |

### 5.3 ROM Variables

### Table 5List of ROM Variables

| Туре                      | Variable Name                             | Set Value                                | Description   | Used by<br>Functions |
|---------------------------|-------------------------------------------|------------------------------------------|---------------|----------------------|
| const<br>unsigned<br>char | scif_transmit_data<br>[MAX_SCIF_DATA_CNT] | 0x00, 0x01, 0x02,,<br>, 0xFD, 0xFE, 0xFF | Transmit data | transmit_func        |

### 5.4 RAM Variables

#### Table 6 List of RAM Variables

| Туре             | Variable Name         | Set Value               | Description                       | Used by<br>Functions  |
|------------------|-----------------------|-------------------------|-----------------------------------|-----------------------|
| unsigned<br>char | scif_receive_data[16] | All initialized to 0x00 | Receive data storage              | init<br>receive_func  |
| unsigned<br>int  | scif_transmit_count   | 0x00                    | Transmit byte count               | init<br>transmit_func |
| union<br>uFIIR   | SCIF_FIIR             | FIIR register contents  | FIIR register<br>contents storage | INT_SCIFI             |

### 5.5 List of Functions

#### Table 7 List of Functions

| Function Name | Description                                                                                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PowerON_Reset | <ul> <li>Initial settings function<br/>Initializes status pointer (SP), sets interrupt mask bits, sets uninitialized/initialized<br/>data, calls main function.</li> </ul> |
| main          | <ul> <li>Main function<br/>Calls init function, starts SCI transmit/receive operation.</li> </ul>                                                                          |
| init          | <ul> <li>I/O register initialization function<br/>Initializes registers.</li> </ul>                                                                                        |
| receive_func  | <ul> <li>Data transmit function<br/>Stores data in transmit FIFO in 16-byte units.</li> </ul>                                                                              |
| transmit_func | <ul> <li>Data receive function<br/>Stores receive data from receive FIFO in on-chip RAM.</li> </ul>                                                                        |
| INT_SCIFI     | <ul> <li>SCIF interrupt handling function<br/>Performs receive processing, transmit processing, modem status processing, and<br/>error handling.</li> </ul>                |

### 5.6 Functions

### 5.6.1 **PowerON\_Reset Function**

(1) Functional Overview

The PowerON\_Reset function initializes the status pointer (SP) and uses embedded functions and standard library functions to set interrupt mask bits and set uninitialized/initialized data. Then it calls the main function.

- (2) Arguments
- None
- (3) Returned values

None

- (4) Description of internal I/O registers used None
- (5) Flowchart



Figure 6 Power-On Reset Flowchart (PowerON\_Reset)



### 5.6.2 main Function

#### (1) Functional Overview

The main function calls the init function to initialize the registers and start serial communication transmit and receive operation.

- (2) Arguments None
- (3) Returned values
  - None
- (4) Description of internal I/O registers used None
- (5) Flowchart





### 5.6.3 init Function

#### (1) Functional Overview

The init function initializes the registers and starts serial communication transmit and receive operation.

- (2) Arguments
- None
- (3) Returned values

None

(4) Description of internal I/O registers used

The internal I/O registers used by this function are shown below. Note that the setting values shown are those used for this sample task and differ from the initial values.

• Mode Control Register (MDCR) - Number of bits: 8, Address: H'FFFFC5

|     |          | Set   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2   | MDS2     |       | R   | Mode Select 2 and 1                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1   | MDS1     | _     | R   | These bits indicate the input levels at mode pins ( $\overline{\text{MD2}}$ and $\overline{\text{MD1}}$ ) (the current operating mode). Bits MDS2 and MDS1 correspond to the $\overline{\text{MD2}}$ and MD1 pins, respectively. MDS2 and MDS1 are read-<br>only bits and writing to them has no effect. The mode pin ( $\overline{\text{MD2}}$ and MD1) input levels are latched into these bits when MDCR is read.<br>These latches are canceled by a reset. |

• Standby Control Register (SBYCR) - Number of bits: 8, Address: H'FFFF84

|     |          | Set   |     |                                                                   |
|-----|----------|-------|-----|-------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                      |
| 2   | SCK2     | 0     | R/W | System Clock Select                                               |
| 1   | SCK1     | 0     | R/W | These bits select the clock for the bus master in high-speed mode |
| 0   | SCK0     | 0     | R/W | and medium-speed mode.                                            |
|     |          |       |     | 000: High-speed mode (Initial value)                              |

- SUBMSTPBL causes on-chip peripheral modules to shift to module stop mode in module units. Each module can be set to module stop mode by setting the corresponding bit to 1.
- Sub-Chip Module Stop Control Register BL (SUBMSTPBL) Number of bits: 8, Address: H'FFFE3F

|     |          | Set   |     |                                                  |
|-----|----------|-------|-----|--------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                     |
| 3   | SMSTPB3  | 0     | R/W | Serial communication interface with FIFOs (SCIF) |

#### • Host Interface Control Register 5 (HICR5) - Number of bits: 8, Address: H'FFFD09

|     |          | Set   |     |                                                           |
|-----|----------|-------|-----|-----------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                              |
| 1   | SCIFE    | 0     | R/W | SCIF Enable                                               |
|     |          |       |     | Enables or disables access from the LPC host of the SCIF. |
|     |          |       |     | 0: Disables access to the SCIF from the LPC host          |

# H8S/2400 Series Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

• SCIF Control Register (SCIFCR) - Number of bits: 8, Address: H'FFFC88

|     |          | Set   |     |                                                                    |
|-----|----------|-------|-----|--------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                       |
| 7   | SCIFOE1  | 1     | R/W | These bits enable or disable PORT output of the SCIF. The PORT     |
| 6   | SCIFOE0  | 1     | R/W | function differs according to the combination with the SCIF bit in |
|     |          |       |     | HICR5 of the LPC.                                                  |
|     |          |       |     | 11: P65pin: PORT                                                   |
|     |          |       |     | P27pin: PORT                                                       |
|     |          |       |     | P50pin: TxDF                                                       |
| 3   | CKSEL1   | 0     | R/W | These bits select the clock (SCLK) to be input to the baud rate    |
| 2   | CKSEL0   | 1     | R/W | generator.                                                         |
|     |          |       |     | 01: System clock divided by 11                                     |

• Line Control Register (FLCR) - Number of bits: 8, Address: H'FFFC83

| Bit | Bit Name | Set<br>Value | R/W | Descriptions                                                     |
|-----|----------|--------------|-----|------------------------------------------------------------------|
| 7   | DLAB     | 0            | R/W | Divisor Latch Address                                            |
|     |          |              |     | FDLL and FDLH are placed at the same addresses as the            |
|     |          |              |     | FRBR/FTHR and FIER addresses. This bit selects which register is |
|     |          |              |     | to be accessed.                                                  |
|     |          |              |     | 0: FRBR/FTHR and FIER access enabled                             |
|     |          |              |     | 1: FDLL and FDLH access enabled                                  |
| 3   | PEN      | 0            | R/W | Parity Enable                                                    |
|     |          |              |     | Selects whether to add a parity bit for data transmission and    |
|     |          |              |     | whether to perform a parity check for data reception.            |
|     |          |              |     | 0: No parity bit added/parity check enabled                      |
| 2   | STOP     | 0            | R/W | Stop Bit                                                         |
|     |          |              |     | Specifies the stop bit length for data transmission. For data    |
|     |          |              |     | reception, only the first stop bit is checked regardless of the  |
|     |          |              |     | setting.                                                         |
|     |          |              |     | 0: 1 stop bit                                                    |
| 1   | CLS1     | 1            | R/W | Character Length Select 0, 1                                     |
| 0   | CLS0     | 1            | R/W | These bits specify transmit/receive character data length.       |
|     |          |              |     | 11: Data length is 8 bits                                        |

- The FDLH and FDLL are registers used to set the baud rate. They are accessible when the DLAB bit in FLCR is 1. Frequency division ranging from 1 to (2<sup>16</sup>-1) can be set with these registers. The frequency divider circuit stops when both of FDLH and FDLL are 0 (initial value).
- Divisor Latch H (FDLH) Number of bits: 8, Address: H'FFFC81

|        |          | Set   |     |                               |
|--------|----------|-------|-----|-------------------------------|
| Bit    | Bit Name | Value | R/W | Descriptions                  |
| 7 to 0 | Bit 7 to | H'00  | R/W | Upper 8 bits of divisor latch |
|        | bit 0    |       |     |                               |

• Divisor Latch L (FDLL) - Number of bits: 8, Address: H'FFFC80

|        |          | Set   |     |                               |
|--------|----------|-------|-----|-------------------------------|
| Bit    | Bit Name | Value | R/W | Descriptions                  |
| 7 to 0 | Bit 7 to | H'0D  | R/W | Lower 8 bits of divisor latch |
|        | bit 0    |       |     |                               |

Baud rate = (Clock frequency input to baud rate generator) /  $(16 \times \text{divisor value})$ 

| Bit | Bit Name  | Set<br>Value | R/W | Descriptions                                                    |
|-----|-----------|--------------|-----|-----------------------------------------------------------------|
| 7   | RCVRTRIG1 | 1            | W   | Receive FIFO Interrupt Trigger Level 1, 0                       |
| 6   | RCVRTRIG0 | 1            | W   | These bits set the trigger level of the receive FIFO interrupt. |
|     |           |              |     | 11: 14 bytes                                                    |
| 2   | XMITFRST  | 1            | W   | Transmit FIFO Reset                                             |
|     |           |              |     | The transmit FIFO data is cleared when 1 is written. However,   |
|     |           |              |     | FTSR data is not cleared.                                       |
|     |           |              |     | This bit is automatically cleared.                              |
| 1   | RCVRFRST  | 1            | W   | Receive FIFO Reset                                              |
|     |           |              |     | The receive FIFO data is cleared when 1 is written. However,    |
|     |           |              |     | FRSR data is not cleared.                                       |
|     |           |              |     | This bit is automatically cleared.                              |
| 0   | FIFOE     | 1            | W   | FIFO Enable                                                     |
|     |           |              |     | 1: Transmit/receive FIFOs enabled                               |

• FIFO Control Register (FFCR) - Number of bits: 8, Address: H'FFFC82

# H8S/2400 Series Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

- FIER is a register that enables or disables interrupts. It is accessible when the DLAB bit in FLCR is 0.
- Interrupt Enable Register (FIER) Number of bits: 8, Address: H'FFFC81

| Bit | Bit Name | Set<br>Value | R/W | Descriptions                                                        |
|-----|----------|--------------|-----|---------------------------------------------------------------------|
| 3   | EDSSI    | 0            | R/W | Modem Status Interrupt Enable                                       |
|     |          |              |     | 0: Modem status interrupt disabled                                  |
| 2   | ELSI     | 1            | R/W | Receive Line Status Interrupt Enable                                |
|     |          |              |     | 1: Receive line status interrupt enabled                            |
| 1   | ETBEI    | 1            | R/W | FTHR Empty Interrupt Enable                                         |
|     |          |              |     | 1: FTHR empty interrupt enabled                                     |
| 0   | ERBFI    | 1            | R/W | Receive Data Ready Interrupt Enable                                 |
|     |          |              |     | A character timeout interrupt is included when the FIFO is enabled. |
|     |          |              |     | 1: Receive data ready interrupt enabled                             |

• Modem Control Register (FMCR) - Number of bits: 8, Address: H'FFFC81

|     |          | Set   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4   | LOOPBACK | 0     | R/W | Loopback Test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |          |       |     | The transmit data output is internally connected to the receive data<br>input, and the transmit data output pin (RxDF) becomes 1. The<br>receive data input pin is disconnected from external sources. The<br>four modem control input pins (DSR, CTS, RI, and DCD) are<br>disconnected from external sources, and the pins are internally<br>connected to the four modem control output signals (DTR, RTS,<br>OUT1, and OUT2), respectively. The transmit data is received<br>immediately in loopback mode. Enabling/disabling of interrupts is<br>set by the OUT2LOOP bit in SCIFCR and FIER.<br>0: Loopback function disabled |
| 3   | OUT2     | 1     | R/W | Enables or disables the SCIF interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |          |       |     | 1: Interrupt enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



### H8S/2400 Series

Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

#### (5) Flowchart



#### Figure 8 Initialization Flowchart (init)

### 5.6.4 receive\_func Function

#### (1) Functional Overview

After confirming that there are no errors, the receive\_func function transfers receive data from the receive FIFO to the on-chip RAM.

- (2) Arguments None
- (3) Returned values
- None
- (4) Description of internal I/O registers used

The internal I/O registers used by this function are shown below. Note that the setting values shown are those used for this sample task and differ from the initial values.

• Line Status Register (FLSR) - Number of bits: 8, Address: H'FFFC85

|     |           | Set   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name  | Value | R/W | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7   | RXFIFOERR |       | R   | Receive FIFO Error<br>Indicates that at least one data error (parity error, framing error, or<br>break interrupt) has occurred when the FIFO is enabled.<br>0: No receive FIFO error<br>[Clearing condition]<br>When FRBR is read or FLSR is read while there is no remaining<br>data that could cause an error after an FIFO clear.<br>1: A receive FIFO error<br>[Setting condition]<br>When at least one data error (parity error, framing error, or break<br>interrupt) has occurred in the FIFO                                                                                                   |
| 4   | BI        |       | R   | Break Interrupt<br>Indicates detection of the receive data break signal. When the<br>FIFO is enabled, a break interrupt occurs in any receive data in the<br>FIFO, and this bit is set when the receive data is in the first FIFO<br>buffer. Reception of the next data starts after the input receive data<br>becomes mark and a valid start bit is received.<br>0: Break signal not detected<br>[Clearing condition]<br>FLSR read<br>1: Break signal detected<br>[Setting condition]<br>When input receive data stays at space (low level) for a reception<br>time exceeding the length of one frame |

### H8S/2400 Series

Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

|     |          | Set   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3   | FE       |       | R   | Framing Error<br>Indicates that the stop bit of the receive data is invalid. When the<br>FIFO is enabled, this error occurs in any receive data in the FIFO,<br>and this bit is set when the receive data is in the first FIFO buffer.<br>The UART attempts resynchronization after a framing error occurs.<br>The UART, which assumes that the framing error is due to the next<br>start bit, samples the start bit and treats it as a start bit.<br>0: No framing error<br>[Clearing condition]<br>FLSR read<br>1: A framing error<br>[Setting condition]<br>Invalid stop bit in the receive data                                                            |
| 2   | OE       |       | R   | Parity Error<br>This bit indicates a parity error in the receive data when the PEN<br>bit in FLCR is 1. When the FIFO is enabled, this error occurs in any<br>receive data in the FIFO, and this bit is set when the receive data<br>is in the first FIFO buffer.<br>0: No parity error<br>[Clearing condition]<br>FLSR read<br>If this bit is set during an overrun error, read FLSR twice.<br>1: A parity error<br>[Setting condition]<br>Detection of parity error in receive data                                                                                                                                                                          |
| 1   | PE       |       | R   | Overrun Error         Indicates occurrence of an overrun error.         • When the FIFO is disabled         When reception of the next data has been completed without the receive data in FRBR having been read, an overrun error occurs and the previous data is lost.         • When the FIFO is enabled         When the FIFO is full and reception of the next data has been completed, an overrun error occurs. The FIFO data is retained, but the last received data is lost.         0: No overrun error         [Clearing condition]         FLSR read         1: An overrun error         [Setting condition]         Occurrence of an overrun error |

### H8S/2400 Series

Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

|     |          | Set   |     |                                                            |
|-----|----------|-------|-----|------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                               |
| 0   | DR       | _     | R   | Data Ready                                                 |
|     |          |       |     | Indicates that receive data is stored in FRBR or the FIFO. |
|     |          |       |     | 0: No receive data                                         |
|     |          |       |     | [Clearing condition]                                       |
|     |          |       |     | FRBR is read or all of the FIFO data is read.              |
|     |          |       |     | 1: Receive data remains.                                   |
|     |          |       |     | [Setting condition]                                        |
|     |          |       |     | Reception of data                                          |

• Receive Buffer Register (FRBR) - Number of bits: 8, Address: H'FFFC80

| Bit    | Bit Name | Set<br>Value | R/W | Descriptions                                        |
|--------|----------|--------------|-----|-----------------------------------------------------|
| 7 to 0 | Bit 7 to | _            | R/W | These bits store received serial data.              |
|        | bit 0    |              |     | The data unit is 16 bytes when the FIFO is enabled. |



### H8S/2400 Series

Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

(5) Flowchart



Figure 9 Data Receive Flowchart (receive\_func)

### 5.6.5 transmit\_func Function

(1) Functional Overview

The transmit\_func Function writes 16 bytes of data to the transmit FIFO.

- (2) Arguments
- None
- (3) Returned values

None

(4) Description of internal I/O registers used

The internal I/O registers used by this function are shown below. Note that the setting values shown are those used for this sample task and differ from the initial values.

• Line Status Register (FLSR) - Number of bits: 8, Address: H'FFFC85

|     |          | Set   |     |                                                                                          |
|-----|----------|-------|-----|------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                             |
| 5   | THRE     | _     | R   | FTHR Empty                                                                               |
|     |          |       |     | Indicates that FTHR is ready to accept new data for transmission.                        |
|     |          |       |     | <ul> <li>When the FIFO is enabled</li> </ul>                                             |
|     |          |       |     | <ol> <li>Transmit data of one or more bytes remains in the transmit<br/>FIFO.</li> </ol> |
|     |          |       |     | [Clearing condition]                                                                     |
|     |          |       |     | Transmit data is written to FTHR.                                                        |
|     |          |       |     | 1: No transmit data remains in the transmit FIFO.                                        |
|     |          |       |     | [Setting condition]                                                                      |
|     |          |       |     | When the transmit FIFO becomes empty                                                     |
|     |          |       |     | When the FIFO is disabled                                                                |
|     |          |       |     | 0: Transmit data remains in FTHR.                                                        |
|     |          |       |     | [Clearing condition]                                                                     |
|     |          |       |     | Transmit data is written to FTHR                                                         |
|     |          |       |     | 1: No transmit data in FTHR                                                              |
|     |          |       |     | [Setting condition]                                                                      |
|     |          |       |     | When data transfer from FTHR to FTSR is completed                                        |

• Transmitter Holding Register (FTHR) - Number of bits: 8, Address: H'FFFC80

|        |          | Set   |     |                                                |
|--------|----------|-------|-----|------------------------------------------------|
| Bit    | Bit Name | Value | R/W | Descriptions                                   |
| 7 to 0 | Bit 7 to | _     | W   | Stores serial data to be transmitted.          |
|        | bit 0    |       |     | The data is 16 bytes when the FIFO is enabled. |

• Interrupt Enable Register (FIER) - Number of bits: 8, Address: H'FFFC81

|     |          | Set   |     |                                  |
|-----|----------|-------|-----|----------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                     |
| 1   | ETBEI    | 0     | R/W | FTHR Empty Interrupt Enable      |
|     |          |       |     | 0: FTHR empty interrupt disabled |

REJ06B0819-0100/Rev.1.00



Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

(5) Flowchart



Figure 10 Data Transmit Flowchart (transmit\_func)

### 5.6.6 INT\_SCIFI Function

### (1) Functional Overview

The INT\_SCIFI function performs error handling (overrun errors, parity errors, framing errors, break interrupts) and handling when any of the following interrupts occur: receive data ready (receive data remaining, FIFO trigger level), character timeout (no data input to/output from receive FIFO for duration equivalent to 4 characters while one or more characters remain in receive FIFO), FTHR empty (FTHR empty), and modem status (CTS, DSR, RI, DCD).

- (2) Arguments
- None (3) Returned values

None

(4) Description of internal I/O registers used

Cat

The internal I/O registers used by this function are shown below. Note that the setting values shown are those used for this sample task and differ from the initial values.

• Interrupt Identification Register (FIIR) - Number of bits: 8, Address: H'FFFC82

|     |          | Set   |     |                                                                     |
|-----|----------|-------|-----|---------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                        |
| 3   | INTID2   |       | R   | Interrupt ID2, ID1, ID0                                             |
| 2   | INTID1   | _     | R   | These bits Indicate the interrupt of the highest priority among the |
| 1   | INTID0   |       | R   | pending interrupts.                                                 |
|     |          |       |     | 000: Modem status                                                   |
|     |          |       |     | 001: FTHR empty                                                     |
|     |          |       |     | 010: Receive data ready                                             |
|     |          |       |     | 011: Receive line status                                            |
|     |          |       |     | 110: Character timeout (when the FIFO is enabled)                   |
| 0   | INTPEND  |       | R   | Interrupt Pending                                                   |
|     |          |       |     | Indicates whether one or more interrupts are pending.               |
|     |          |       |     | 0: Interrupt pending                                                |
|     |          |       |     | 1: No interrupt pending                                             |



(5) Flowchart



Figure 11 Interrupt Flowchart (INT\_SCIFI)



### 6. Reference Documents

- Hardware Manual H8S/2472, H8S/2463, H8S/2462 Group Hardware Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Development Environment Manual H8S/300, H8/300 Series C/C++ Compiler Package User's Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Technical News/Technical Updates (The latest information can be downloaded from the Renesas Technology Web site.)



### Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries http://www.renesas.com/inquiry csc@renesas.com

### **Revision Record**

|      | Descrip   |      | ion                  |
|------|-----------|------|----------------------|
| Rev. | Date      | Page | Summary              |
| 1.00 | Jan.26.09 |      | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.



Transmit/Receive Operation of Serial Communication Interface with Integrated FIFOs

#### Notes regarding these materials

1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. You should not use the products or the technology described in this document for the purpose of military 3. applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. All information included in this document such as product data, diagrams, charts, programs, algorithms, and 4 application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com ) 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document. When using or otherwise relying on the information in this document, you should evaluate the information in 6. light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above. 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems (2) surgical implantations (3) healthcare intervention (e.g., excision, administration of medication, etc.) (4) any other purposes that pose a direct threat to human life Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications. You should use the products described herein within the range specified by Renesas, especially with respect 9. to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges. 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment. 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas. 13. Please contact a Renesas sales office if you have any guestions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.

**I**