# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S/2400 Series

# Pulse Generation Example Using a 16-Bit Free-Running Timer (FRT)

#### Introduction

This Application Note presents a 16-bit free-running timer (FRT) based pulse generation sample application.

A continuous pulse signal with a fixed period can be generated by using the FRT compare match A and compare match B functions and I/O ports.

## **Target Devices**

• H8S/2472, H8S/2463, H8S/2462 Group

#### **Preface**

This program can be used with other H8S Family MCUs that have the same internal I/O registers as the devices on which operation has been confirmed. Check the latest version of the manual for any additions and modifications to functions.

Careful evaluation is recommended before using this application note.

#### **Contents**

| 1. | Specifications        | 2  |
|----|-----------------------|----|
|    | Applicable Conditions |    |
|    | Functions Used        |    |
| 4. | Operation             | 6  |
| 5. | Software              | 7  |
| 6. | Reference Documents   | 18 |



## 1. Specifications

This application note presents a program that uses the compare match A and B interrupts and port A0 (PA0) to generate a 10 kHz, 50% duty pulse signal.

Figure 1 presents an overview of the operation presented in this application note. The detailed specifications are as follows.

- The pulse period (100 μs) is set in the FRT output compare register A (OCRA) and the duty of 50% (50 μs) is set in output compare register B (OCRB).
- Compare match A is set as the clear condition for the free-running counter (FRC).
- The PA0 pin is set to the high-level output state in compare match A interrupt handling.
- The PA0 pin is set to the low-level output state in compare match B interrupt handling.



Figure 1 Operational Overview



# 2. Applicable Conditions

Table 1 Applicable Conditions

| Item                               | Description                                                |
|------------------------------------|------------------------------------------------------------|
| Operating frequency                | Input clock: 8 MHz                                         |
|                                    | System clock (φ): 32 MHz (8.0 MHz multiplied by 4)         |
| Operating voltage                  | 3.3V                                                       |
| Operating mode                     | Mode 2 ( $\overline{MD2}$ = 1, MD1 = 1)                    |
| Integrated Development environment | High-performance Embedded Workshop HEW Version 4.04.01.001 |
| Evaluation board                   | Renesas Technology                                         |
|                                    | R0K402472D000BR                                            |
| C/C++ compiler                     | Renesas Technology                                         |
|                                    | H8S, H8/300 C/C++ Compiler (V.6.02.01.000)                 |
| Compile options                    | -cpu=2600A:24 -optimize=0                                  |
| Optimizing linkage editor          | Renesas Technology                                         |
|                                    | Optimizing Linkage Editor (V.9.04.01.000)                  |
| Linker options                     | -start = PResetPRG,PIntPRG/0400,                           |
|                                    | P,C\$DSEC,C\$BSEC,D/0800,                                  |
|                                    | B,R/0FF0800,                                               |
|                                    | S/0FF9600                                                  |



#### 3. Functions Used

## 3.1 FRC Count Timing

Figure 2 shows the FRC increment timing with an internal clock source.



Figure 2 Increment Timing with Internal Clock Source

## 3.2 Output Compare Output Timing

A compare-match signal occurs at the last state when the FRC and OCR values match (at the timing when the FRC updates the counter value). Figure 3 shows the timing of this operation for compare-match A.



Figure 3 Timing of Output Compare A Output

## 3.3 FRC Clear Timing

FRC can be cleared when compare-match A occurs. Figure 4 shows the timing of this operation.



Figure 4 Clearing of FRC by Compare-Match A Signal



# 3.4 Timing of Output Compare Flag (OCF) Setting

The output compare flag, OCFA or OCFB, is set to 1 by a compare-match signal generated when the FRC value matches the OCRA or OCRB value. This compare-match signal is generated at the last state in which the two values match, just before FRC increments to a new value. When the FRC and OCRA or OCRB value match, the compare-match signal is not generated until the next cycle of the clock source. Figure 5 shows the timing of setting the OCFA or OCFB flag.



Figure 5 Timing of Output Compare Flag (OCFA or OCFB) Setting



## 4. Operation

Figure 6 shows the FRT-based pulse generation function described in this application note.



Figure 6 FRT Pulse Signal Generation



# 5. Software

# 5.1 Functions

#### Table 2 Functions

| <b>Function Name</b> | Description                                                                                                                                                                                 |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PowerON_Reset        | <ul> <li>Initialization function</li> <li>Initializes the stack pointer (SP), sets interrupt mask bits, sets up uninitialized and initialized data, and calls the main function.</li> </ul> |
| main                 | <ul> <li>Main function         Calls the init_CPU and init_FRT functions.</li> </ul>                                                                                                        |
| init_CPU             | I/O register initialization function     Initializes each of the registers.                                                                                                                 |
| init_FRT             | <ul> <li>FRT initialization function</li> <li>Sets up FRT operation and starts that operation.</li> </ul>                                                                                   |
| INT_FRT_OCIA         | Output compare interrupt A function     Sets the PA0 pin output level to high (pulse period management)                                                                                     |
| INT_FRT_OCIB         | Output compare interrupt B function     Sets the PA0 pin output level to low (duty management)                                                                                              |



#### 5.1.1 PowerON\_Reset Function

(1) Function overview

The PowerON\_Reset function initializes the stack pointer (SP), prepares the embedded functions and standard library functions, sets the interrupt mask bits, and sets up the uninitialized and initialized data. Then it calls the main function.

- (2) Arguments
  - None
- (3) Returned value
  - None
- (4) Description of internal I/O registers used None
- (5) Flowchart



Figure 7 Flowchart (PowerON\_Reset)



## 5.1.2 main Function

(1) Function overview

The main function calls the init\_CPU and init\_FRT functions.

(2) Arguments

None

(3) Returned value

None

(4) Description of internal I/O registers used

None

(5) Flowchart



Figure 8 Flowchart (main)



#### 5.1.3 init\_CPU Function

(1) Function overview

The init\_CPU function initializes the system cock settings and the pulse output port (PA0).

(2) Arguments

None

(3) Returned value

None

(4) Description of internal I/O registers used

This function uses the internal registers shown below.

Note that the set values shown here are for use in this application note and are not initial values.

• Standby Control Register (SBYCR) - Number of bits: 8, Address: H'FFFF84

|     |          | Set   |     |                                                                 |
|-----|----------|-------|-----|-----------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                    |
| 2   | SCK2     | 0     | R/W | System Clock Select 2 to 0                                      |
| 1   | SCK1     | 0     | R/W | Select a clock for the bus master in high-speed mode or medium- |
| 0   | SCK0     | 0     | R/W | speed mode.                                                     |
|     |          |       |     | 000: High-speed mode (Initial value)                            |
|     |          |       |     | 001: Medium-speed clock: φ/2                                    |
|     |          |       |     | 010: Medium-speed clock: φ/4                                    |
|     |          |       |     | 011: Medium-speed clock: φ/8                                    |
|     |          |       |     | 100: Medium-speed clock: φ/16                                   |
|     |          |       |     | 101: Medium-speed clock: φ/32                                   |
|     |          |       |     | 11x: Must not be set.                                           |

#### Legend:

x: Don't care

• Mode Control Register (MDCR) - Number of bits: 8, Address: H'FFFFC5

|     |          | Set   |     |                          |
|-----|----------|-------|-----|--------------------------|
| Bit | Bit Name | Value | R/W | Descriptions             |
| 7   | EXPE     | 0     | R/W | Extended Mode Enable     |
|     |          |       |     | Specifies extended mode. |
|     |          |       |     | 0: Single-chip mode      |
|     |          |       |     | 1: Extended mode         |

• Port A Output Data Register (PAODR) - Number of bits: 8, Address: H'FFFFAA

|     |          | Set   |     |                                                                                        |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                           |
| 0   | PA0ODR   | 1     | R/W | PAODR stores output data for the port A pins that are used as the general output port. |



• Port A Data Direction Register (PADDR) - Number of bits: 8, Address: H'FFFFAB

|     |          | Set   |     |                                                                                                                                                                                                                                                                           |
|-----|----------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                                                                                                              |
| 0   | PAODDR   | 1     | W   | When set to 1, the corresponding pins function as output port pins; when cleared to 0, function as input port pins.  As the address of this register is the same as that of Port A Input Data Register (PAPIN), reading from this register indicates the state of port A. |

#### (5) Flowchart



Figure 9 Flowchart (init\_CPU)



#### 5.1.4 init\_FRT Function

(1) Function overview

The init\_FRT function Initializes the FRT.

(2) Arguments

None

(3) Returned value

None

(4) Description of internal I/O registers used

This function uses the internal registers shown below.

Note that the set values shown here are for use in this application note and are not initial values.

• Module Stop Control Register H (MSTPCRH) - Number of bits: 8 bits, Address: H'FFFF86

|     |          | Set   |     |                                                                                                                  |
|-----|----------|-------|-----|------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                     |
| 5   | MSTP13   | 0     | R/W | 16-bit free-running timer (FRT)                                                                                  |
|     |          |       |     | <ol> <li>The module switches to module stop mode at the point the bus<br/>cycle completes.</li> </ol>            |
|     |          |       |     | <ol> <li>Module stop mode is cleared and operation restarts at the point<br/>the bus cycle completes.</li> </ol> |

• Timer Control/Status Register (TCSR) - Number of bits: 8 bits, Address: H'FFFF91

|     |          | Set   |        |                                                             |
|-----|----------|-------|--------|-------------------------------------------------------------|
| Bit | Bit Name | Value | R/W    | Descriptions                                                |
| 3   | OCFA     | 0     | R/(W)* | Output Compare Flag A                                       |
|     |          |       |        | Indicates that the FRC value matches the OCRA value.        |
|     |          |       |        | [Setting condition]                                         |
|     |          |       |        | When FRC = OCRA                                             |
|     |          |       |        | [Clearing condition]                                        |
|     |          |       |        | Read OCFA when OCFA = 1, then write 0 to OCFA               |
| 2   | OCFB     | 0     | R/(W)* | Output Compare Flag B                                       |
|     |          |       |        | Indicates that the FRC value matches the OCRB value.        |
|     |          |       |        | [Setting condition]                                         |
|     |          |       |        | When FRC = OCRB                                             |
|     |          |       |        | [Clearing condition]                                        |
|     |          |       |        | Read OCFB when OCFB = 1, then write 0 to OCFB               |
| 1   | OVF      | 0     | R/(W)* | Overflow Flag                                               |
|     |          |       |        | Indicates that the FRC has overflowed.                      |
|     |          |       |        | [Setting condition]                                         |
|     |          |       |        | When FRC overflows (changes from H'FFFF to H'0000)          |
|     |          |       |        | [Clearing condition]                                        |
|     |          |       |        | Read OVF when OVF = 1, then write 0 to OVF                  |
| 0   | CCLRA    | 1     | R/W    | Counter Clear A                                             |
|     |          |       |        | Selects whether the FRC is to be cleared on compare-match A |
|     |          |       |        | (when the FRC and OCRA values match).                       |
|     |          |       |        | 0: FRC clearing is disabled                                 |
|     |          |       |        | 1: FRC is cleared on compare-match A                        |

Note: \* Only 0 can be written to clear the flag.



• Timer Control Register (TCR) - Number of bits: 8 bits, Address: H'FFFF96

|     |          | Set   |     |                                |
|-----|----------|-------|-----|--------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                   |
| 1   | CKS1     | 0     | R/W | Clock Select 1 and 0           |
| 0   | CKS0     | 0     | R/W | Select clock source for FRC.   |
|     |          |       |     | 00: φ/2 internal clock source  |
|     |          |       |     | 01: φ/8 internal clock source  |
|     |          |       |     | 10: φ/32 internal clock source |
|     |          |       |     | 11: Reserved                   |

• Timer Output Compare Control Register (TOCR) - Number of bits: 8 bits, Address: HFFFF97

|     |          | Set   |     |                                                                                                                                                                                                                |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                                                                                                                                                   |
| 4   | OCRS     | 0/1   | R/W | Output Compare Register Select                                                                                                                                                                                 |
|     |          |       |     | OCRA and OCRB share the same address. When this address is accessed, the OCRS bit selects which register is accessed. The operation of OCRA or OCRB is not affected.  0: OCRA is selected  1: OCRB is selected |

• Output Compare Register A (OCRA) - Number of bits: 16 bits, Address: H'FFFF94

|         |          | Set    |     |                                                                                                                                                                                                                                                                          |
|---------|----------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name | Value  | R/W | Descriptions                                                                                                                                                                                                                                                             |
| 15 to 0 | _        | H'0640 | R/W | OCRA is a 16-bit read/write register. The value in OCRA is continuously compared to the FRC value. When the two values match (a compare match), the OCFA flag in TCSR is set to 1. OCRA should always be accessed in 16-bit units: it cannot be accessed in 8-bit units. |

Note: OCRA and OCRAB have the same address. The OCRS bit in TOCR is used for switching between these registers.

• Output Compare Register B (OCRB) - Number of bits: 16 bits, Address: H'FFFF94

|         |          | Set    |     |                                                                                                                                                                                                                                                                          |
|---------|----------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name | Value  | R/W | Descriptions                                                                                                                                                                                                                                                             |
| 15 to 0 | _        | H'0320 | R/W | OCRB is a 16-bit read/write register. The value in OCRB is continuously compared to the FRC value. When the two values match (a compare match), the OCFB flag in TCSR is set to 1. OCRB should always be accessed in 16-bit units: it cannot be accessed in 8-bit units. |

Note: OCRA and OCRAB have the same address. The OCRS bit in TOCR is used for switching between these registers.



• Free-Running Counter (FRC) - Number of bits: 16 bits, Address: H'FFFF92

|         |          | Set    |     |                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name | Value  | R/W | Descriptions                                                                                                                                                                                                                                                                                                                                          |
| 15 to 0 | _        | H'0000 | R/W | FRC is a 16-bit read/write increment-only counter. The input clock is selected by the CKS1 and CKS0 bits in TCR. FRC can be cleared by compare match A. When FRC overflows from H'FFFF to H'0000, the OVF flag in TCR is set to 1. FRC should always be accessed in 16-bit units: it cannot be accessed in 8-bit units. FRC is initialized to H'0000. |

• Timer Interrupt Enable Register (TIER) - Number of bits: 8 bits, Address: H'FFFF90

| Bit | Bit Name | Set<br>Value | R/W | Descriptions                                                                                                                                                                                                                            |
|-----|----------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | OCIAE    | 1            | R/W | Output Compare Interrupt A Enable Selects whether to enable output compare interrupt A request (OCIA) when output compare flag A (OCFA) in TCSR is set to 1. 0: OCIA requested by OCFA is disabled 1: OCIA requested by OCFA is enabled |
| 2   | OCIBE    | 1            | R/W | Output Compare Interrupt B Enable Selects whether to enable output compare interrupt B request (OCIB) when output compare flag B (OCFB) in TCSR is set to 1. 0: OCIB requested by OCFB is disabled 1: OCIB requested by OCFB is enabled |



(5) Flowchart



Figure 10 Flowchart (init\_FRC)



#### 5.1.5 INT\_FRT\_OCIA Function

(1) Function overview

The INT\_FRT\_OCIA function clears the OCFA flag and sets the PA0 pin output level to high.

(2) Arguments

None

(3) Returned value

None

(4) Description of internal I/O registers used

This function uses the internal registers shown below.

Note that the set values shown here are for use in this application note and are not initial values.

• Timer Control/Status Register (TCSR) - Number of bits: 8 bits, Address: H'FFFF91

|     |          | Set   |        |                                                      |
|-----|----------|-------|--------|------------------------------------------------------|
| Bit | Bit Name | Value | R/W    | Descriptions                                         |
| 3   | OCFA     | 0     | R/(W)* | Output Compare Flag A                                |
|     |          |       |        | Indicates that the FRC value matches the OCRA value. |
|     |          |       |        | [Setting condition]                                  |
|     |          |       |        | When FRC = OCRA                                      |
|     |          |       |        | [Clearing condition]                                 |
|     |          |       |        | Read OCFA when OCFA = 1, then write 0 to OCFA        |

Note: \* Only 0 can be written to clear the flag.

• Port A Output Data Register (PAODR) - Number of bits: 8 bits, Address: H'FFFFAA

|     |          | Set   |     |                                                                                         |
|-----|----------|-------|-----|-----------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                            |
| 0   | PA0ODR   | 1     | R/W | Stores the output data for the pin, which is used as a general-<br>purpose output port. |

#### (5) Flowchart



Figure 11 Flowchart (INT\_FRT\_OCIA)



#### 5.1.6 INT\_FRT\_OCIB Function

(1) Function overview

The INT\_FRT\_OCIB function clears the OCFB flag and sets the PA0 pin output level to low.

(2) Arguments

None

(3) Returned value

None

(4) Description of internal I/O registers used

This function uses the internal registers shown below.

Note that the set values shown here are for use in this application note and are not initial values.

• Timer Control/Status Register (TCSR) - Number of bits: 8 bits, Address: H'FFFF91

|     |          | Set   |        |                                                      |
|-----|----------|-------|--------|------------------------------------------------------|
| Bit | Bit Name | Value | R/W    | Descriptions                                         |
| 2   | OCFB     | 0     | R/(W)* | Output Compare Flag B                                |
|     |          |       |        | Indicates that the FRC value matches the OCRB value. |
|     |          |       |        | [Setting condition]                                  |
|     |          |       |        | When FRC = OCRB                                      |
|     |          |       |        | [Clearing condition]                                 |
|     |          |       |        | Read OCFB when OCFB = 1, then write 0 to OCFB        |

Note: \* Only 0 can be written to clear the flag.

• Port A Output Data Register (PAODR) - Number of bits: 8 bits, Address: H'FFFFAA

|     |          | Set   |     |                                                                                         |
|-----|----------|-------|-----|-----------------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                                            |
| 0   | PA0ODR   | 0     | R/W | Stores the output data for the pin, which is used as a general-<br>purpose output port. |

#### (5)Flowchart



Figure 12 Flowchart (INT\_FRT\_OCIB)



#### 6. Reference Documents

- Hardware Manual H8S/2472, H8S/2463, H8S/2462 Group Hardware Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Development Environment Manual H8S/300, H8/300 Series C/C++ Compiler Package User's Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Technical News/Technical Updates
  (The latest information can be downloaded from the Renesas Technology Web site.)



# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Jan.26.09 | _           | First edition issued |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.