# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S/2200 Series

# Using an External Interrupt to Start Counter Incrementation

# Introduction

In this application note, the watchdog timer (WDT) is used in interval timer mode and its operation is started by an edge signal input from an external input (IRQ) pin. An 8-bit software counter is incremented each time the watchdog timer overflows.

# **Target Device**

H8S/2215

# Contents

| 1. | Specifications           | . 2 |
|----|--------------------------|-----|
| 2. | Description of Functions | . 2 |
| 3. | Principles of Operation  | . 4 |
| 4. | Description of Software  | . 5 |
| 5. | Flowchart                | . 7 |



# 1. Specifications

- 1. As shown in figure 1, watchdog timer operation (as an interval timer) is triggered by an edge signal input to the IRQ0 pin (pin 39).
- 2. When the watchdog timer overflows, an interrupt is generated and an 8-bit counter in RAM, cnt, is incremented.
- 3. When cnt reaches H'FF, it is cleared to H'00 and the watchdog timer and cnt are restarted; the timer/counter
- operation is thus repeated.



Figure 1 Example of Edge Signal Input to IRQ0 Pin

# 2. Description of Functions

- 1. Figure 2 shows a block diagram of the interrupt controller, and the following is the description of the interrupt controller registers used in the sample task:
  - The system control register (SYSCR) selects the interrupt control mode, sets the NMI detection edge, enables/disables the MRES pin input and enables/disables the internal RAM.
  - The interrupt priority register x (IPRx; x represents A to G, I to K, and M) sets the priority levels (7 to 0) of interrupts other than NMI. For details on IPR and corresponding interrupt sources, refer to the hardware manual. By setting a value from H'0 to H'7 to bits 6 to 4 and 2 to 0, the priority of the corresponding interrupt is decided.
  - The IRQ enable register (IER) enables IRQ7 to IRQ0 interrupt requests.
  - The IRQ sense control registers H and L (ISCRH and ISCRL) select the conditions for generation of interrupt requests by the IRQ7 to IRQ0 pins.
  - The IRQ status register (ISR) consists of IRQ7 to IRQ0 interrupt request flags.





#### Figure 2 Block Diagram of Interrupt Controller

2. Table 1 shows the assignment of interrupt-related functions used in this sample task.

#### Table 1 Assignment of Functions

| Elements           | Description                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
| SYSCR              | Enables the on-chip RAM and manual resets.                                                                                    |
| IPRx               | Sets the interrupt priority in the range from 7 to 0. The initial setting is 7 for the highest priority level.                |
| IER                | Enables IRQ0 interrupts.                                                                                                      |
| ISCRH and<br>ISCRL | Sets to generate interrupts at both edges of the IRQ0 input.                                                                  |
| ISR                | When an interrupt is generated by an external input signal from the IRQ0 pin, the corresponding flag in this register is set. |



# 3. Principles of Operation

Figure 3 shows the principles of operation. This sample task performs count operations through the hardware and software processing shown in the figure.

- 1. Immediately after a reset, registers are set to configure an interval timer, etc., and the system enters a state waiting for SWONF = 1.
- 2. When an edge signal (rising or falling) is input to the  $\overline{IRQ0}$  pin (pin 39), the SWONF is set to 1.
- 3. TCNT of the watchdog timer, which has been set up as an interval timer, starts counting. When TCNT overflows, the 8-bit counter cnt is incremented.
- 4. After cnt reaches H'FF, it is cleared to H'00, and then TCNT and cnt start counting again.



Figure 3 Count Operation Triggered by External Interrupt



#### 4. Description of Software

#### 4.1 Modules

Table 2 describes the modules used in this sample task.

#### Table 2 Description of Modules

| Module       | Label                                                                                                                              | Function                                                |
|--------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Main routine | Main routine main Enables interrupts generated by IRQ0 inputs. After setting up t<br>timer, enters a state waiting for IRQ0 input. |                                                         |
| Count up     | intval Increments or initializes the 8-bit counter (cnt) on an interval timer<br>of the watchdog timer.                            |                                                         |
| Switch on    | Irq0int                                                                                                                            | IRQ0 interrupt processing routine that sets SWONF to 1. |

#### 4.2 Arguments

This sample task does not use arguments.

# 4.3 Internal Registers

The interrupt-related internal registers used in this sample task are described in table 3.

#### Table 3 Description of Internal Registers

| Register |       | Function                                                                               | Address     | Setting  |
|----------|-------|----------------------------------------------------------------------------------------|-------------|----------|
| SYSCR    | INTM1 | System Control Register                                                                | H'FFFDE5    | 0, 0     |
|          | INTM0 | Selects interrupt control mode for the interrupt controller.                           | Bit 5       |          |
|          |       | When INTM1 and INTM0 = 00, interrupt control mode 0 is selected.                       | Bit 4       |          |
|          |       | When INTM1 and INTM0 = 10, interrupt control mode 2 is selected.                       |             |          |
|          |       | Note: Setting of 01 or 11 is prohibited.                                               |             |          |
| -        | NMIEG | System Control Register (NMI Edge Select)                                              | H'FFFDE5    | 0        |
|          |       | When NMIEG = 0, an interrupt request is generated at the                               | Bit 3       |          |
|          |       | falling edge of NMI input.                                                             |             |          |
|          |       | When NMIEG = 1, an interrupt request is generated at the                               |             |          |
| _        |       | rising edge of NMI input.                                                              |             |          |
|          | MRESE | System Control Register (Manual Reset Select)                                          | H'FFFDE5    | 1        |
|          |       | When MRESE = 0, manual reset is disabled.                                              | Bit 2       |          |
|          |       | When MRESE = 1, manual reset is enabled.                                               |             |          |
| _        | RAME  | System Control Register (RAM Enable)                                                   | H'FFFDE5    | 1        |
|          |       | When RAME = 0, the on-chip RAM is disabled.                                            | Bit 0       |          |
|          |       | When RAME = 1, the on-chip RAM is enabled.                                             |             |          |
| IPRA     |       | Interrupt Priority Register A                                                          | H'FFFEC0    | 1, 1, 1  |
|          |       | Bits IPR6 to IPR4 = 111 to 000: Sets priority of the IRQ0                              | Bits 6 to 4 | (Initial |
|          |       | interrupt source. 111 sets the highest priority level (7) and 000 sets the lowest (0). |             | value)*  |



# H8S/2200 Series Starting Count with an External Interrupt

| Register  | Function                                                                    | Address     | Setting    |
|-----------|-----------------------------------------------------------------------------|-------------|------------|
| IER       | IRQ Enable Register                                                         | H'FFFE14    | H'04       |
|           | When IRQnE = 0, interrupt requests are disabled.                            |             |            |
|           | When IRQnE = 1, interrupt requests are enabled.                             |             |            |
|           | (n: 7 to 0)                                                                 |             |            |
| ISCRL     | IRQ Sense Control Registers L                                               | H'FFFE13    | H'03       |
|           | When bits IRQ0SCB and IRQ0SCA = 11, interrupt requests                      |             |            |
|           | are generated at both of the falling and rising edges of the                |             |            |
|           | IRQ0 input.                                                                 |             |            |
| ISR       | IRQ Status Register                                                         | H'FFFE15    | 0 for each |
|           | When IRQnF = 0, the interrupt source has not been detected.                 | Bits 7 to 0 | bit        |
|           | When IRQnF = 1, the interrupt source selected with ISCR has                 |             |            |
|           | been detected.                                                              |             |            |
|           | (n: 7 to 0)                                                                 |             |            |
| Note: * " | 'Initial value" indicates the value before setting is made by this program. |             |            |

"Initial value" indicates the value before setting is made by this program. Note:

#### 4.4 **RAM Usage**

Table 4 describes the RAM usage in this sample task.

#### Table 4 Description of RAM

| Label |       | Function                                                   | Address           | Used in                       |
|-------|-------|------------------------------------------------------------|-------------------|-------------------------------|
| cnt   |       | 8-bit counter for counting the number of interrupts        | H'FFB000          | Main<br>routine,<br>Count up  |
| USRF  | SWONF | Flag for determining whether the switch input is on or off | H'FFB001<br>Bit 0 | Main<br>routine,<br>Switch on |



# 5. Flowchart

1. Main routine





#### 2. Interrupt routines







# **Revision Record**

|      |              | Descript | ion                  |  |
|------|--------------|----------|----------------------|--|
| Rev. | Date         | Page     | Summary              |  |
| 1.00 | Mar.16, 2004 |          | First edition issued |  |
|      |              |          |                      |  |
|      |              |          |                      |  |
|      |              |          |                      |  |
|      |              |          |                      |  |



Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.