# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S/2200 Series

# SCI Continuous Transmission and Reception

#### Introduction

Transmits and receives 48-byte data between the H8S/2215 and H8S/3687 in the clock synchronous mode. The DMAC is used.

## **Target Device**

H8S/2215

#### **Contents**

| 1. | Specifications           | 2    |
|----|--------------------------|------|
| 2. | Description of Functions | 3    |
| 3. | Principles of Operation  | 5    |
| 4. | Description of Software  | 7    |
| 5. | PAD                      | . 10 |



## 1. Specifications

- 1. This sample task sets the SCI of the H8S/2215 in the clock synchronous mode and transmits and receives 48-byte data to and from the H8S/3687 continuously.
- 2. This sample task uses the DMAC to transfer data from memory to TDR and from RDR to memory without the intervention of the CPU.
- 3. The transmitting side becomes the clock master.



Figure 1 Block Diagram of the Clock Synchronous Mode SCI by the H8S/2215



### 2. Description of Functions

1. The H8S/2215 internal functions to be used by this sample task are shown in figure 2. This sample task performs high-speed serial communication, using the DMAC0A, DMAC0B and SCI1 as shown in figure 2.

#### [Data Buffer]

Buffer RAM for storing data to be transmitted and received.

#### [DMAC0A]

Operates in the sequential mode. Starts up by an SCI transmission completion interrupt and transfers the contents in the transmit data buffer to SCI.

#### [DMAC0B]

Operates in the sequential mode. Starts up by an SCI reception completion interrupt and transfers receive data to the reception data buffer.

#### [SCI1]

Transmits and receives serial data.



Figure 2 Block Diagram of Continuous Transmission and Reception

# H8S/2200 Series SCI Continuous Transmission and Reception

2. Function allocation of this sample task is shown in table 1. This sample task allocates the H8S/2215 functions as shown in table 1 to transfer transmit data and receive data without the intervention of the CPU.

**Table 1 Assignment of Functions** 

| Elements             |         | Description                                                                |  |  |
|----------------------|---------|----------------------------------------------------------------------------|--|--|
| Interrupt controller | ISCRL   | Selects interrupt generation at detection of a falling edge of IRQ1 input. |  |  |
|                      | IER     | Enables an IRQ1 interrupt.                                                 |  |  |
|                      | ISR     | Indicates the state of an IRQ1 interrupt request.                          |  |  |
| SCI1                 | SCK1    | Transmits a transfer clock. During reception, receives a transfer clock.   |  |  |
|                      | RXD1    | Receive data input pin                                                     |  |  |
|                      | TXD1    | Transmit data output pin                                                   |  |  |
|                      | SMR1    | Sets the SCI in the clock synchronous mode mode.                           |  |  |
|                      | SCR1    | Sets transmission and reception.                                           |  |  |
|                      | SSR1    | Indicates the states of reception and transmission.                        |  |  |
|                      | RDR1    | Stores received data.                                                      |  |  |
|                      | TDR1    | Sets data to be transmitted.                                               |  |  |
|                      | BRR1    | Sets the transfer rate.                                                    |  |  |
| PORT 3               | P3DDR   | Sets I/O of port 3.                                                        |  |  |
|                      | P3DR    | Transmits RRQ.                                                             |  |  |
| DMAC                 | DMABCR  | Controls operation of each channel.                                        |  |  |
|                      | DMACR0A | Controls DMAC0A operation.                                                 |  |  |
|                      | MAR0A   | Sets the transfer source address (data buffer).                            |  |  |
|                      | IOAR0A  | Sets the transfer destination address (TDR).                               |  |  |
|                      | ETCR0A  | Sets the transfer count.                                                   |  |  |
|                      | DMACR0B | Controls DMAC0B operation.                                                 |  |  |
|                      | MAR0B   | Sets the transfer destination address (data buffer).                       |  |  |
|                      | IOAR0B  | Sets the transfer source address (RDR).                                    |  |  |
|                      | ETCR0B  | Sets the transfer count.                                                   |  |  |



### 3. Principles of Operation

#### 1. Data Transmission

The principles of operations used during data transmission is shown in figure 3. This sample task controls the I/O port and the clock synchronous mode SCI at the timing shown in figure 3 to make an interface.



Figure 3 Principles of Operations Used of Data Transmission



#### 2. Data Reception

The principles of operations used during data reception are shown in figure 4. This sample task controls the I/O port and the clock synchronous mode SCI as shown in figure 4 to make an interface.



Figure 4 Principles of Operations Used of Data Reception



# 4. Description of Software

#### 1. Description of Modules

| Module Name             | Label Name | Function                                                                                           |
|-------------------------|------------|----------------------------------------------------------------------------------------------------|
| Main routine            | hiscimn    | Performs initial setting of the I/O port, SCI, and DMAC.                                           |
| Data transmission       | txstart    | Enables the DMAC to transfer data and starts SCI transmission operation.                           |
| Data reception          | rxstart    | Starts up by an IRQ1 interrupt, enables DMAC transfer, and starts reception operation of the SCI.  |
| Transmission completion | txend      | Starts up by a DMAC0A transfer end interrupt, clears stat_tx and inhibits transmission processing. |
| Reception completion    | rxend      | Starts up by a DMAC0B transfer end interrupt, clears stat_rx and inhibits reception processing.    |

## 2. Description of Arguments

| Register Name | Function                                 | Data Length   | Used in           | I/O    |
|---------------|------------------------------------------|---------------|-------------------|--------|
| stat_tx       | Flag indicating transmission in progress | unsigned char | Data transmission | Output |
|               |                                          |               | Data reception    | Input  |
| stat_rx       | Flag indicating reception in progress    | unsigned char | Data transmission | Input  |
|               |                                          |               | Data reception    | Output |



#### 3. Internal Registers Used

| Function | Register Name | Function                                                                                                                                                            |    |  |
|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
| SCI1     | SMR1          | Sets the SCI as follows:                                                                                                                                            |    |  |
|          |               | Sets the SCI operating mode to the clock synchronous mo                                                                                                             | de |  |
|          |               | mode.                                                                                                                                                               |    |  |
|          |               | • Sets the clock source of the baud generator to $\phi$ .                                                                                                           |    |  |
|          | SCR1          | Sets the SCI as following during transmission and reception respectively:                                                                                           |    |  |
|          |               | Transmission: Enables a transmit data empty interrupt. Enables transmission.                                                                                        |    |  |
|          |               | Sets the SCK pin to output a synchronizing cle Reception: Enables a receive data full interrupt. Enables reception. Sets the SCK pin to input a synchronizing close |    |  |
|          | SSR1          | Transmission: Clears TDRE to start transmission.                                                                                                                    |    |  |
|          |               | Reception: Clears RDRF to start reception.                                                                                                                          |    |  |
|          | RDR1          | Stores received data.                                                                                                                                               |    |  |
|          | TDR1          | Sets data to be transmitted.                                                                                                                                        |    |  |
|          | BRR1          | Sets the transfer rate.                                                                                                                                             |    |  |
| DMAC     | DMABCR        | Sets the DMAC0A and DMAC0B as follows:                                                                                                                              |    |  |
|          | -             | Sets transfer mode to short-address mode.                                                                                                                           |    |  |
|          |               | <ul> <li>Enables an internal interrupt source to be cleared dur<br/>transfer.</li> </ul>                                                                            |    |  |
|          |               | <ul> <li>Enables data transfer and a transfer end interrupt.</li> </ul>                                                                                             |    |  |
|          | DMACR0A       | Sets the DMAC0A as follows:                                                                                                                                         |    |  |
|          |               | <ul> <li>Sets the data size to the byte size.</li> </ul>                                                                                                            |    |  |
|          |               | <ul> <li>Sets increment of MAR.</li> </ul>                                                                                                                          |    |  |
|          |               | <ul> <li>Sets data transfer in the sequential mode.</li> </ul>                                                                                                      |    |  |
|          |               | <ul> <li>Sets the data transfer direction (ch0A: MAR to IOAR)</li> </ul>                                                                                            |    |  |
|          |               | <ul> <li>Sets an SCI transmission completion interrupt as the start</li> </ul>                                                                                      | ıр |  |
|          |               | source.                                                                                                                                                             |    |  |
|          | MAR0A         | Sets the transmission buffer address.                                                                                                                               |    |  |
|          | IOAR0A        | Sets the TDR address.                                                                                                                                               |    |  |
|          | ETCR0A        | Sets the transfer count.                                                                                                                                            |    |  |
|          | DMACR0B       | Sets the DMAC0B as follows:                                                                                                                                         |    |  |
|          |               | <ul> <li>Sets the data size to the byte size.</li> </ul>                                                                                                            |    |  |
|          |               | <ul> <li>Sets increment of MAR.</li> </ul>                                                                                                                          |    |  |
|          |               | <ul> <li>Sets data transfer in the sequential mode.</li> </ul>                                                                                                      |    |  |
|          |               | <ul> <li>Sets the data transfer direction (ch0B: IOAR to MAR)</li> </ul>                                                                                            |    |  |
|          |               | <ul> <li>Sets an SCI reception completion interrupt as the startup<br/>source.</li> </ul>                                                                           |    |  |
|          | MAR0B         | Sets the reception buffer address.                                                                                                                                  |    |  |
|          | IOAR0B        | Sets the RDR address.                                                                                                                                               |    |  |
|          | ETCR0B        | Sets the transfer count.                                                                                                                                            |    |  |
| I/O      | P3DDR         | Sets I/O of port 3.                                                                                                                                                 |    |  |
|          | P3DR          | Transmits RRQ.                                                                                                                                                      |    |  |



# H8S/2200 Series SCI Continuous Transmission and Reception

| Implemented Function                  | Register Name | Function                                                                          |
|---------------------------------------|---------------|-----------------------------------------------------------------------------------|
| Interrupt                             | IER           | Enables an IRQ1 interrupt.                                                        |
| controller                            | ISCR          | Sets an interrupt request to be generated at detection of a falling edge of IRQ1. |
|                                       | ISR           | Indicates the IRQ1 input state.                                                   |
| MSTPCR Cancels the SCI and DMAC modul |               | Cancels the SCI and DMAC module stop mode.                                        |

#### 4. RAM Usage

Table below describes RAM usage in this sample task.

| Register Name | Function                           | Data Length | Used in      |
|---------------|------------------------------------|-------------|--------------|
| buffer        | Stores transmit and received data. | 48 bytes    | Data         |
|               |                                    |             | transmission |



#### 5. PAD

#### 1. Main Routine

| SCI sequential             | Cancel SCI and DMAC module stop mode.                                                                                                                                                                    |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| transmission and reception | Set SCR1 as follows:  Transmission is disabled.  Reception is disabled.                                                                                                                                  |
| hiscimn                    | Set H'20 in P3DDR-P3DR, and RRQ to output.                                                                                                                                                               |
|                            | Set DMABCRH as follows:  Short-address mode  Internal interrupt clear enabled                                                                                                                            |
|                            | Set transfer destination address (IOAR0A) to TDR1.                                                                                                                                                       |
|                            | Set transfer source address (MAR0A) to buffer[1].                                                                                                                                                        |
|                            | Set transfer count (ETCR0A) to H'2f.                                                                                                                                                                     |
|                            | Set DMACR0A as follows:  ■ Byte size as data size  ■ MAR increment  ■ Sequential mode as data transfer  ■ Transfer direction (MAR → IOAR)  ■ SCI transmission completion interrupt as the startup source |
|                            | Set transfer destination address (IOAR0B) to RDR1.                                                                                                                                                       |
|                            | Set transfer source address (MAR0B) to buffer.                                                                                                                                                           |
|                            | Set transfer count (ETCR0B) to H'30.                                                                                                                                                                     |
|                            | Set DMACR0B as follows:  ■ Byte size as data size  ■ MAR increment  ■ Sequential mode as data transfer  ■ Transfer direction (IOAR → MAR)  ■ SCI reception completion interrupt as the startup source    |
|                            | Clear flag indicating write/read in progress                                                                                                                                                             |
|                            | Request interrupt at IRQ1 falling edge.                                                                                                                                                                  |
|                            | Clear IRQ1 status flag.                                                                                                                                                                                  |
|                            | Enable IRQ1 interrupt.                                                                                                                                                                                   |
|                            | Clear I flag to enable interrupt.                                                                                                                                                                        |
|                            | While(stat_rx)!= 0 reception ended?                                                                                                                                                                      |
|                            | Data transmission                                                                                                                                                                                        |
|                            | txstart While (1)                                                                                                                                                                                        |
|                            |                                                                                                                                                                                                          |

#### 2. Data Transmission



### 3. Data Reception

An interruption occurs when IRQ1 sets the LOW level, and performs the following.



# H8S/2200 Series SCI Continuous Transmission and Reception

#### 4. Transmission Completion

An interruption occurs when the data transmission of DMAC channel 0A completes, and performs the following.



#### 5. Reception Completion

An interruption occurs when the data reception of DMAC channel 0B completes, and performs the following.





# **Revision Record**

|      | Date      | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. |           | Page     | Summary              |  |
| 1.00 | Mar.16.04 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.