# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S/2200 Series

# Handling Multiple Internally Generated Interrupts

#### Introduction

Using the watchdog timer in interval timer mode, a timer overflow interrupt is generated (primary interrupt), which triggers asynchronous serial transmission. On completion of the transmission, a transmission-end interrupt is generated as the secondary interrupt, and communication end processing is performed.

## **Target Device**

H8S/2215

#### **Contents**

| 1. | Specifications           | . 2 |
|----|--------------------------|-----|
|    | Description of Functions |     |
|    |                          |     |
|    | Principles of Operation  |     |
| 4. | Description of Software  | . 5 |
| 5  | Flowchart                | 7   |



#### 1. Specifications

- 1. As shown in figure 1, an overflow interrupt (primary interrupt) is generated by the watchdog timer (WDT) which operates in interval timer mode.
- 2. Operation shifts to the SCI transmission routine (wdti) when the primary interrupt is generated, and transmission via the serial communication interface (SCI) is started.
- 3. When the SCI transmission ends, a transmission-end interrupt TEI2 (secondary interrupt) is generated, upon which the end flg is set and operation ends.



Figure 1 Example of Handling Multiple Interrupts

#### 2. Description of Functions

- 1. Figure 2 shows a block diagram of the interrupt controller, and the following is the description of the interrupt controller registers used in the sample task:
  - The system control register (SYSCR) selects the interrupt control mode, sets the NMI detection edge, enables/disables the MRES pin input and enables/disables the on-chip RAM.
  - The interrupt priority register x (IPRx; x represents A to G, I to K, and M) sets the priority levels (7 to 0) of interrupts other than NMI. For details on IPR and corresponding interrupt sources, refer to the hardware manual. By setting a value from H'0 to H'7 to bits 6 to 4 and 2 to 0, the priority of the corresponding interrupt is decided.
  - The IRQ enable register (IER) enables IRQ7 to IRQ0 interrupt requests.
  - The IRQ sense control registers H and L (ISCRH and ISCRL) select the conditions for generation of interrupt requests by the IRQ7 to IRQ0 pins.
  - The IRQ status register (ISR) consists of IRQ7 to IRQ0 interrupt request flags.





Figure 2 Block Diagram of Interrupt Controller

2. Table 1 shows the assignment of interrupt-related functions used in this sample task.

Table 1 Assignment of Functions

| Elements           | Description                                                                                                   |
|--------------------|---------------------------------------------------------------------------------------------------------------|
| SYSCR              | Sets interrupt mode 2 and enables the on-chip RAM, etc.                                                       |
| IPRx               | Sets IPRK (H'04) priority to be higher than that of IPRD (H'30).                                              |
| IER                | Disables IRQ7 to IRQ0 interrupts.                                                                             |
| ISCRH and<br>ISCRL | Disables input of interrupt signals on the IRQ7 to IRQ0 pins.                                                 |
| ISR                | When an interrupt is generated by an externally input signal, the corresponding flag in this register is set. |



## 3. Principles of Operation

Figure 3 shows the principle of operation of this sample task. Multiple internally generated interrupts are handled through the hardware and software processing shown in the figure.

- 1. An overflow interrupt (primary interrupt) is generated by the watchdog timer in interval timer mode.
- 2. Operation shifts to the SCI transmission routine (wdti) when the primary interrupt is generated, and transmission via the serial communication interface (SCI) is started.
- 3. When the SCI transmission ends, the transmission-end interrupt TEI2 (secondary interrupt) is generated, upon which the end flg is set and operation ends.



Figure 3.1 Setting end\_flg by Multiple-Interrupt Handling



## 4. Description of Software

#### 4.1 Modules

Table 2 describes the modules used in this sample task.

Table 2 Description of Modules

| Module           | Label | Function                                                                    |
|------------------|-------|-----------------------------------------------------------------------------|
| Main routine     | main  | Sets up a watchdog timer counter. When the counter overflows, shifts to the |
|                  |       | SCI transmission routine (wdti).                                            |
| SCI transmission | wdti  | Starts asynchronous SCI transmission and shifts to the tei2 routine when 8  |
| routine          |       | bytes of data have been transmitted.                                        |
| end_flg routine  | tei2  | Sets the end_flg flag.                                                      |

## 4.2 Arguments

This sample program does not use arguments.

# 4.3 Internal Registers

The interrupt-related internal registers used in this sample task are described in table 3.

Table 3 Description of Internal Registers

| Register |       | Function                                                         | Address  | Setting |
|----------|-------|------------------------------------------------------------------|----------|---------|
| SYSCR    | INTM1 | System Control Register                                          | H'FFFDE5 | 1, 0    |
|          | INTM0 | Selects interrupt control mode for the interrupt controller.     | Bit 5    |         |
|          |       | When INTM1 and INTM0 = 00, interrupt control mode 0 is selected. | Bit 4    |         |
|          |       | When INTM1 and INTM0 = 10, interrupt control mode 2 is selected. |          |         |
|          |       | Note: Setting of 01 or 11 is prohibited.                         |          |         |
|          | NMIEQ | System Control Register (NMI Edge Select)                        | H'FFFDE5 | 0       |
|          |       | When NMIEG = 0, an interrupt request is generated at the         | Bit 3    |         |
|          |       | falling edge of NMI input.                                       |          |         |
|          |       | When NMIEG = 1, an interrupt request is generated at the         |          |         |
|          |       | rising edge of NMI input.                                        |          | _       |
|          | MRESE | System Control Register (Manual Reset Select)                    | H'FFFDE5 | 0       |
|          |       | When MRESE = 0, manual reset is disabled.                        | Bit 2    |         |
|          |       | When MRESE = 1, manual reset is enabled.                         |          |         |
|          | RAME  | System Control Register (RAM Enable)                             | H'FFFDE5 | 1       |
|          |       | When RAME = 0, the on-chip RAM is disabled.                      | Bit 0    |         |
|          |       | When RAME = 1, the on-chip RAM is enabled.                       |          |         |
| IER      |       | IEQ Enable Register                                              | H'FFFE14 | H'00    |
|          |       | When IRQnE = 0, interrupt requests are disabled.                 |          |         |
|          |       | When IRQnE = 1, interrupt requests are enabled.                  |          |         |
|          |       | (n: 7 to 0)                                                      |          |         |

RENESAS

# Multiplexing Interrupts Generated by an Internal Interrupt

| Register | Function                                                                                                                                                                      | Address                 | Setting           |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|
| ISCRH,   | IEQ Sense Control Registers H and L                                                                                                                                           | H'FFFE12                | H'00              |
| ISCRL    | When bits IRQnSCB and IRQnSCA = $00$ , interrupt requests are generated on the low level of the $\overline{IRQn}$ input. (n: 7 to 0)                                          | H'FFFE13                | H'00              |
|          | ISCRH: IRQ7SCB, IRQ7SCA, IRQ4SCB and IRQ4SCA ISCRL: IRQ3SCB, IRQ3SCA, IRQ0SCB and IRQ0SCA                                                                                     |                         |                   |
| IPRD     | Interrupt Priority Register D                                                                                                                                                 | H'FFFEC3                | 0, 1, 1           |
|          | Bits IPR6 to IPR4 = 111 to 000: Sets priority of the WDT interrupt source. 111 sets the highest priority level (7) and 000 sets the lowest (0).                               | Bits 6 to 4             |                   |
| IPRK     | Interrupt Priority Register K Bits IPR6 to IPR4 = 111 to 000: Sets priority of the TE2 interrupt source. 111 sets the highest priority level (7) and 000 sets the lowest (0). | H'FFFECA<br>Bits 2 to 0 | 1, 0, 0           |
| ISR      | IRQ Status Register When IRQnF = 0, the interrupt source has not been detected. When IRQnF = 1, the interrupt source selected with ISCR has been detected. (n: 7 to 0)        | H'FFFE15<br>Bits 7 to 0 | 0 for each<br>bit |



#### 5. Flowchart

#### 1. Main routine





#### 2. SCI transmission routine



# H8S/2200 Series Multiplexing Interrupts Generated by an Internal Interrupt



#### 3. end\_flg routine





# **Revision Record**

|      |              | Descript | ion                  |  |
|------|--------------|----------|----------------------|--|
| Rev. | Date         | Page     | Summary              |  |
| 1.00 | Mar.16, 2004 | _        | First edition issued |  |
|      |              |          |                      |  |
|      |              |          |                      |  |
|      |              |          |                      |  |
|      |              |          |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.