# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S/2200 Series

# D/A Conversion

### Introduction

Starts the DMAC by the TPU and performs D/A conversion of data stored in the RAM.

# **Target Device**

H8S/2215

# Contents

| 1. | Specifications           | 2 |
|----|--------------------------|---|
| 2. | Description of Functions | 3 |
| 3. | Principles of Operation  | 5 |
| 4. | Description of Software  | 6 |
| 5. | PAD                      | 8 |



# 1. Specifications

- 1. As shown in figure 1, this sample task starts up the DMACs from ch0 and ch1 of the TPUs to perform D/A conversion of data stored in the RAM.
- 2. The RAM areas start with H'600000 and end with H'61FFFF.
- 3. The H8S/2215 runs at 16-MHz internal operating frequency.



Figure 1 D/A Conversion Block Diagram



#### 2. Description of Functions

1. The block diagram of the DMACs, D/A, and TPUs to be used by this sample task is shown in figure 2. This sample task uses the H8S/2215 function as follows to perform D/A conversion:

[DMACs]

Start up by a TPU compare match A and transfers data in the data buffer to D/A DADR.

[TPUs]

Operate ch0 and ch1 synchronously to start up the DMACs.

Clear the timer counter each time a ch1 compare match A occurs.

[D/A]

Starts D/A conversion immediately after convert data is written in DADRs and outputs the conversion results after conversion time passes. An analog conversion voltage range can be set, using AVcc as the reference voltage.



Figure 2 Block Diagram of Analog Output Circuit

# RENESAS

2. Function allocation of this sample task is shown in table 1. This sample task allocates the H8S/2215 functions as shown in table 1 to perform D/A conversion.

| Elements |        | Description                                         |
|----------|--------|-----------------------------------------------------|
| TPU      | TCNT0  | 16-bit counter                                      |
|          | TGRA_0 | Output compare register                             |
|          | TCR0   | Selects the counter clock and counter clear source. |
|          | TSR0   | Indicates the compare match and overflow state.     |
|          | TIER0  | Enables/disables an interrupt.                      |
|          | TCNT1  | 16-bit counter                                      |
|          | TGRA_1 | Output compare register                             |
|          | TCR1   | Selects the counter clock and counter clear source. |
|          | TSR1   | Indicates the compare match and overflow state.     |
|          | TIER1  | Enables/disables an interrupt.                      |
|          | TSYR   | Sets ch0 and ch1 to synchronous operation.          |
| DMAC     | DMABCR | Controls operation of each channel.                 |
|          | DMACR0 | Sets the transfer mode to the sequential mode.      |
|          | MAR0A  | Sets the start address of data.                     |
|          | MAR0B  | Sets the start address of data.                     |
|          | IOAR0A | Sets the DADR0 address.                             |
|          | IOAR0B | Sets the DADR1 address.                             |
|          | ETCR0A | Sets the transfer count.                            |
|          | ETCR0B | Sets the transfer count.                            |
| D/A      | DADR0  | Stores data to be converted (DA0 side).             |
|          | DADR1  | Stores data to be converted (DA1 side)              |
|          | DACR   | Controls operation of the D/A converter.            |
|          | AVcc   | Voltage and reference voltage of the analog part    |
|          | AVss   | Ground and reference voltage of the analog module   |
|          | DA0    | Analog output                                       |
|          | DA1    | Analog output                                       |
|          |        |                                                     |

#### Table 1 Assignment of Functions



#### 3. Principles of Operation

The principles of operations used are shown in figure 3. This sample task performs hardware and software processing of the H8S/2215 as shown in figure 3 to perform D/A conversion.

1. Analog Output



Figure 3 Principles of Operations Used for Analog Output



## 4. Description of Software

#### 1. Description of Modules

| Module Name        | Label Name | Function                                                                         |
|--------------------|------------|----------------------------------------------------------------------------------|
| Main routine       | dacvtmn    | Performs initial setting of the TPU, DMAC, and D/A, and sets the RAM to be used. |
| D/A conversion end | datrend    | Sets the D/A conversion end flag.                                                |

#### 2. Description of Argument

| Label Name | Function                                                                                                                | Data Length   | Used in                            | I/O             |
|------------|-------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------|-----------------|
| da_end     | Indicates end of transfer of data in<br>H'600000 to H'61FFFF.<br>1: Data transfer ended<br>0: Data transfer in progress | unsigned char | Main routine<br>D/A conversion end | Input<br>Output |



#### 3. Description of Internal Registers Used

| Implemented<br>Function | Register<br>Name | Function                                                                                |
|-------------------------|------------------|-----------------------------------------------------------------------------------------|
| TPU                     | TGRA_0           | Sets the sampling cycle of D/A conversion.                                              |
|                         | TIER0            | Enables a TGIA interrupt.                                                               |
|                         | TCR0             | Sets the TPU0 as follows:                                                               |
|                         |                  | Synchronous clear                                                                       |
|                         |                  | <ul> <li>Count by internal clock φ</li> </ul>                                           |
|                         | TIOR0            | Sets TGRA_0 as the output compare register and disables pin output.                     |
|                         | TGRA_1           | Sets the sampling cycle of D/A conversion.                                              |
|                         | TIER1            | Enables a TGIA interrupt.                                                               |
|                         | TCR1             | Sets the TPU0 as follows:                                                               |
|                         |                  | <ul> <li>Counter clear by a TGRA_1 compare match</li> </ul>                             |
|                         |                  | <ul> <li>Count by internal clock φ</li> </ul>                                           |
|                         | TIOR1            | Sets TGRA_1 as the output compare register and disables pin output.                     |
|                         | TSTR             | Enables count operation of the TCNT0 and TCNT1.                                         |
|                         | TSYR             | Sets channels 0 and 1 to synchronous operation.                                         |
| DMAC                    | DMABCR           | Controls operation of each channel.                                                     |
|                         | DMACR0A          | Sets the DMAC0A as follows:                                                             |
|                         |                  | Byte size transfer                                                                      |
|                         |                  | Sequential mode                                                                         |
|                         |                  | Enabling clear of the internal interrupt source during DMA transfer                     |
|                         |                  | Enabling data transfer                                                                  |
|                         | DMACR0B          | Sets the DMAC0B as follows:                                                             |
|                         |                  | Byte size transfer                                                                      |
|                         |                  | Sequential mode                                                                         |
|                         |                  | <ul> <li>Enabling clear of the internal interrupt source during DMA transfer</li> </ul> |
|                         |                  | <ul> <li>Enabling data transfer and a transfer end interrupt</li> </ul>                 |
|                         | MAR0A            | Sets the transfer source address (start address of RAM1)                                |
|                         | MAR0B            | Sets the transfer source address (start address of RAM2)                                |
|                         | IOAR0A           | Sets the transfer destination address (DADR0).                                          |
|                         | IOAR0B           | Sets the transfer destination address (DADR1).                                          |
|                         | ETCR0A           | Sets the transfer count (H'0000).                                                       |
|                         | ETCR0B           | Sets the transfer count (H'0000).                                                       |
| D/A                     | DACR0            | Sets DACR as follows:                                                                   |
|                         |                  | • Enables D/A conversion of channel 0 and analog output from DA0.                       |
|                         | DADR0            | Stores data to be converted.                                                            |
|                         | DADR1            | Stores data to be converted.                                                            |
| MSTPCR                  |                  | Cancels the module stop mode.                                                           |
| ·                       |                  |                                                                                         |

#### 4. RAM Usage

Table below describes RAM usage in this sample task.

| Label Name  | Function                    | Data Length   | Data Capacity |  |
|-------------|-----------------------------|---------------|---------------|--|
| da_data1, 2 | Stores D/A conversion data. | unsigned char | 128 kbytes    |  |



# 5. PAD

1. Main Routine

| D/A conversion | Cancel the D/A, TPU, and DMAC module stop mode.                                                                                                             |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| dacvtmn        | Set DACR as follows:<br>• Enable D/A conversion of channel 0 and channel<br>1, and analog output from DA0 and DA1.                                          |  |
|                | <ul> <li>Set DMABCRH as follows:</li> <li>Short-address mode of channel 0</li> <li>Enable clear of internal interrupt source during DMA transfer</li> </ul> |  |
|                | Set transfer destination address (DADR0) in IOAR0A and transfer source address (H'600000) in MAR0A.                                                         |  |
|                | Set transfer destination address (DADR1) in IOAR0B and transfer source address (H'610000) in MAR0B.                                                         |  |
|                | Set transfer count (65536) in respective ETCRs.                                                                                                             |  |
|                | Set DMACR0A as follows:<br>• Byte as transfer data size<br>• Startup by TPU0 compare match A<br>• Transfer in sequential mode                               |  |
|                | Set DMACR0B as follows:<br>• Byte as transfer data size<br>• Startup by TPU1 compare match A<br>• Transfer in sequential mode                               |  |
|                | Read DMABCRL.                                                                                                                                               |  |
|                | Set DMABCRL to enable data transfer of channels<br>0A and 0B and channel 0B transfer end interrupt.                                                         |  |
|                | Set channels 0 and 1 to synchronous operation.                                                                                                              |  |
|                | Set synchronous clear as TCR0 counter clear source.                                                                                                         |  |
|                | Set compare match A as TCR1 counter clear source.                                                                                                           |  |
|                | Set sampling cycle in TPU0 TGRA and TPU1 TGRA.                                                                                                              |  |
|                | Enable TGIA interrupt by TIER0 and TIER1.                                                                                                                   |  |
|                | Clear I flag and enable interrupt.                                                                                                                          |  |
|                | Enable count operation of TPU0 and TPU1.                                                                                                                    |  |
|                | While (1)                                                                                                                                                   |  |
|                |                                                                                                                                                             |  |



#### 2. D/A Conversion End





# **Revision Record**

|      |           | Description |                      | n       |  |
|------|-----------|-------------|----------------------|---------|--|
| Rev. | Rev.      | Date        | Page                 | Summary |  |
| 1.00 | Mar.16.04 |             | First edition issued |         |  |
|      |           |             |                      |         |  |
|      |           |             |                      |         |  |
|      |           |             |                      |         |  |
|      |           |             |                      |         |  |



#### Keep safety first in your circuit designs!

**(ENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.