# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/38076R

# Transition to the Standby Mode

## Introduction

In this example a transition is made from the active (high-speed) mode to the standby mode, one of the power-down modes of the H8/38076R.

# Target Device

H8/38076R

## Contents

| 1. | Specifications           | 2   |
|----|--------------------------|-----|
| 2. | Description of Functions | . 2 |
| 3. | Principles of Operation  | . 4 |
| 4. | Internal Registers Used  | . 5 |



# 1. Specifications

After a reset is cleared the H8/38076R can transition to any of seven power-down modes, in which power consumption is reduced substantially, in addition to the normal active (high-speed) mode. In this sample task a transition is made from the active (high-speed) mode to the standby mode, one of the power-down modes.

# 2. Description of Functions

### 2.1 Functions Used

In this sample task a transition is made from the active (high-speed) mode to the standby mode, one of the power-down modes.

The state of the H8/38076R in the standby mode is shown in table 1, and the functions used as described below.

- System Clock (φ) This 10-MHz oscillation clock is a reference clock for operation of the CPU and peripheral functions.
- 2. Subclock  $(\phi_W)$ This 32.768 kHz oscillation clock is a reference clock

This 32.768-kHz oscillation clock is a reference clock for operation of the CPU and peripheral functions.

3. Power-Down Mode (Standby Mode) Function

In the standby mode the system clock oscillator stops, so the CPU and internal peripheral modules stop functioning when the WDT disables internal oscillator operation. However, the contents of CPU registers, internal RAM, and some internal peripheral module registers are retained as long as the rated voltage is supplied. Internal RAM contents are retained as long as the voltage set by the RAM data retention voltage is provided. The I/O ports enters the high-impedance state.

The standby mode is cleared by an interrupt. When an interrupt is requested, the system clock oscillator starts. After the time set in bits STS2 to STS0 in SYSCR1 has elapsed, the standby mode is cleared and interrupt exception handling starts. After the standby mode is cleared, a transition is made to the active (high-speed) or the active (medium-speed) mode according to the MSON bit in SYSCR2. The standby mode is not cleared if the I bit in CCR is set to 1 or the requested interrupt is disabled by the interrupt enable bit.

When the  $\overline{\text{RES}}$  signal goes low in the standby mode, the system clock oscillator starts. System clock signals are supplied to the entire device as soon as the system clock oscillator starts functioning. Make sure to keep the  $\overline{\text{RES}}$  signal low level until the system clock oscillator output stabilizes (unless the power-on reset circuit is used). After the oscillation stabilization time has elapsed the CPU starts reset exception handling if the  $\overline{\text{RES}}$  signal is driven high (unless the power-on reset circuit is used).

- System control register 1 (SYSCR1) Together with SYSCR2, SYSCR1 controls the power-down modes.
- System control register 2 (SYSCR2) Together with SYSCR1, SYSCR2 controls the power-down modes.



| Function                |                            | Standby Mode                        |
|-------------------------|----------------------------|-------------------------------------|
| System clock oscillator |                            | Halted                              |
| Subclock oscillator     |                            | Functioning                         |
| CPU                     | Instructions               | Halted                              |
|                         | RAM                        | Retained                            |
|                         | Registers                  | Retained                            |
|                         | I/O                        | Retained <sup>*1</sup>              |
| External interrupts     | IRQ0                       | Functioning                         |
|                         | IRQ1                       | Functioning                         |
|                         | IRQ3                       | Retained <sup>*2</sup>              |
|                         | IRQ4                       | Retained <sup>*2</sup>              |
|                         | IRQAEC                     | Retained <sup>*2</sup>              |
|                         | WKP0 to WKP7               | Functioning                         |
| Peripheral modules      | Timer F                    | Retained                            |
|                         | Asynchronous event counter | Functioning <sup>*3</sup>           |
|                         | RTC (realtime clock)       | Functioning/Retained <sup>*4</sup>  |
|                         | TPU (timer pulse unit)     | Retained                            |
|                         | WDT (watchdog timer)       | Functioning <sup>*5</sup> /Retained |
|                         | SCI3/IrDA module           | Reset                               |
|                         | I <sup>2</sup> C2 module   | Retained                            |
|                         | PWM module                 | Retained                            |
|                         | A/D converter              | Retained                            |
|                         | LCD controller/driver      | Retained                            |

Notes: 1. Register contents are retained. Output is the high-impedance state.

- External interrupt requests are ignored. The contents of the interrupt request register are not affected.
- 3. The counter can be incremented.
- 4. Functioning if the clock time-base function is selected and retained if the interval timer is selected.
- 5. Functioning if the internal oscillator is selected.

### 2.2 Assignment of Functions

Table 2 shows the assignment of functions in this sample task. A transition is made from the active (high-speed) mode to the standby mode, one of the power-down modes, using functions assigned as shown in table 2.

#### Table 2 Assignment of Functions

| Elements | Description                                                   |
|----------|---------------------------------------------------------------|
| SYSCR1   | Together with SYSCR2, controls transition to the standby mode |
| SYSCR2   | Together with SYSCR1, controls transition to the standby mode |



## 3. Principles of Operation

The principles of operation of this sample task are described below. Using the procedure shown, a transition is made from the active (high-speed) mode to the standby mode, one of the power-down modes. The mode transitions in this sample task are illustrated in figure 1.

- 1. Transition to the standby mode
  - a. Set the SSBY bit to 1 and clear the LSON and TMA3 bits to 0 in SYSCR1.
  - b. Clear the DTON bit to 0 in SYSCR2.
  - c. Execute the SLEEP instruction.
- 2. Clearing the standby mode
  - a. Receive an IRQ1, IRQ0, WKP7 to WKP0, or AEC interrupt in the standby mode.
  - b. Perform interrupt handling.



Figure 1 Mode Transition Diagram



## 4. Internal Registers Used

The internal registers used in this sample task are shown below. The set values shown are those used in the sample task and differ from the initial values.

| • SYS | SCR1     | System control register 1 |     | r 1 Address: H'FFF0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|-------|----------|---------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit   | Bit Name | Set Value                 | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 7     | SSBY     | 1                         | R/W | Software standby                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|       |          |                           |     | Selects the mode to transition to after execution of the<br>SLEEP instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|       |          |                           |     | <ol> <li>A transition is made to the sleep mode or the subsleep<br/>mode.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|       |          |                           |     | <ol> <li>A transition is made to the standby mode or the watch<br/>mode.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 6     | STS2     | User defined              | R/W | Standby timer selection 2 to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 5     | STS1     | User defined              | R/W | Specifies the number of wait states that must elapse after                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4     | STS0     | User defined              | R/W | the system clock oscillator begins functioning until the clock<br>is supplied when transitioning from the standby mode, the<br>subactive mode, the subsleep mode, or the watch mode to<br>the active mode or the sleep mode. The relationship<br>between the specified value and the number of wait states is<br>shown in table 3. The minimum value (STS2 = 1, STS1 = 0,<br>STS0 = 1) is recommended if an external clock is used. If a<br>setting other than the recommended value is used, operation<br>may start before the end of the waiting time. |  |
| 3     | LSON     | 0                         | R/W | <ul> <li>Selects the system clock (φ) or subclock (φ<sub>SUB</sub>) as the CPU operating clock when the watch mode is cleared.</li> <li>0: The CPU operates on the system clock (φ)</li> <li>1: The CPU operates on the subclock (φ<sub>SUB</sub>)</li> </ul>                                                                                                                                                                                                                                                                                            |  |
| 2     | TMA3     | 0                         | R/W | In combination with bits SSBY and LSON in SYSCR1 and bits DTON and MSON in SYSCR2, TMA3 selects the mode to which transition is made after the SLEEP instruction is executed.                                                                                                                                                                                                                                                                                                                                                                            |  |

### Table 3 Operating Frequency and Waiting Time

|                | Bit |      |                                                    | Waiting Time                  |                               |  |
|----------------|-----|------|----------------------------------------------------|-------------------------------|-------------------------------|--|
| STS2 STS1 STS0 |     | STS0 | Number of Wait States                              | Operating<br>Frequency: 5 MHz | Operating<br>Frequency: 2 MHz |  |
| 0              | 0   | 0    | 8,129 states                                       | 1.683 ms                      | 4.1 ms                        |  |
| 0              | 0   | 1    | 16,384 states                                      | 3.277 ms                      | 8.2 ms                        |  |
| 0              | 1   | 0    | 1,024 states 0.205 ms 0.521 ms                     |                               | 0.521 ms                      |  |
| 0              | 1   | 1    | 2,048 states 0.410 ms 1.024 ms                     |                               | 1.024 ms                      |  |
| 1              | 0   | 0    | 4,096 states                                       | 0.819 ms                      | 2.048 ms                      |  |
| 1              | 0   | 1    | 2 states (external clock input) 0.0004 ms 0.001 ms |                               | 0.001 ms                      |  |
| 1              | 1   | 0    | 8 states                                           | 0.002 ms                      | 0.004 ms                      |  |
| 1              | 1   | 1    | 16 states                                          | 0.003 ms                      | 0.008 ms                      |  |

Note: When an external clock is input, bits STS2 to STS0 should be set to the external clock input mode before mode transition is executed. These bits should not be set to the external clock input mode if an external clock is not used.

| • SYS | SCR2     | System contro | l register | 2 Address: H'FFF1                                                                                                                                                                                                                             |
|-------|----------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Bit Name | Set Value     | R/W        | Description                                                                                                                                                                                                                                   |
| 3     | DTON     | 0             | R/W        | Direct transfer on flag                                                                                                                                                                                                                       |
|       |          |               |            | Selects the mode to transition to after the SLEEP instruction<br>is executed with bits SSBY, TMA3, and LSON in SYSCR1<br>and bit MSON in SYSCR2.                                                                                              |
| 2     | MSON     | User defined  | R/W        | Medium speed on flag                                                                                                                                                                                                                          |
|       |          |               |            | Selects whether operation continues in the active (high-<br>speed) or the active (medium-speed) mode after the standby<br>mode, the watch mode, or the sleep mode is cleared.<br>0: Active (high-speed) mode<br>1: Active (medium-speed) mode |



# **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.18.05 |          | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.