## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H SLP Series

## Address Break

### Introduction

An LED connected to P93 is turned on, and the LED is turned off by means of address break interrupt processing.

## **Target Device**

H8/38076R

## **Contents**

| 1. | Specifications          | 2 |
|----|-------------------------|---|
| 2. | Functions Used          | 2 |
| 3. | Principles of Operation | 4 |
| 4. | Description of Software | 5 |
| 5. | Flowcharts              | 8 |



### 1. Specifications

- 1. The LED is turned on in the initial state.
- 2. Turning on a switch connected to port B0 passes control to a processing routine in which an address break is set.
- 3. Address break interrupt processing is initiated, and the LED is turned off.
- 4. The LED is connected to the P93 output pin of port 9.
- 5. A sample connection diagram is shown in figure 1.



Figure 1 Example of Connections for This Sample Task

#### 2. Functions Used

#### 2.1 Functions

In this sample task, address break interrupt processing is performed. A block diagram of the address break function is shown in figure 2.

- Address break control register 2 (ABRKCR2)
  - Sets address break conditions. In this sample task, an instruction execution cycle is set as a break condition, and the condition is established after instruction execution indicated by the address set in break address register 2.
- Address break status register 2 (ABRKSR2)
  - Comprises an address break interrupt request flag and associated enable bit.
- Break address register 2 (BAR2H, BAR2L)
  - Used to set an address for generating an address break interrupt as 16 bits. When an instruction execution cycle is set as an address break condition, the address of the first byte of the instruction is set.
- Break data register 2 (BDR2H, BDR2L)
  - A 16-bit register used to set data for generating an address break interrupt. BDR2H is compared with the upper 8 bits of the data bus, and BDR2L with the lower 8 bits. In the case of byte access, the upper 8 data bus bits are used for data transfer for both even and odd addresses, and therefore a BDR2H setting should be made. Not used in this sample task.





Figure 2 Block Diagram of Address Break Function

## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, an illuminated LED connected to P93 is turned off by means of the address break function.

Table 1 Assignment of Functions

| Elements       | Description                                                                                                                             |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| ABRKCR2        | Sets instruction execution cycle as address break condition                                                                             |
|                | RTE interrupt enabled                                                                                                                   |
|                | Condition satisfied after execution of instruction indicated by address set in BAR2                                                     |
| BAR2           | Used to set address for generating address break interrupt as 16 bits                                                                   |
| (BAR2H, BAR2L) | Upper address is indicated by BAR2H, and lower address BAR2L                                                                            |
| ABRKSR2        | Comprises flag (ABIF2) indicating satisfaction of address break condition, and enable bit (ABIE2) for enabling/disabling that interrupt |



### 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 3. Using the hardware and software processing shown in figure 3, an illuminated LED connected to P93 is turned off by means of the address break function.



Figure 3 Principles of Operation



## 4. Description of Software

#### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| Function Name | Description                                                           |
|---------------|-----------------------------------------------------------------------|
| main          | Sets the address break, set P93 as output pin, and outputs 0 (LED on) |
| dummy         | Dummy routine (break address setting)                                 |
| int_abrk      | Address break interrupt processing, 1 output from P93 (LED off)       |

## 4.2 Arguments

No arguments are used in this sample task.

## 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

• ABRKCR2 Address break control register 2 Address: H'F096

| Bit | Bit Name | Set Value | R/W | Description                                                             |
|-----|----------|-----------|-----|-------------------------------------------------------------------------|
| 7   | RTINTE2  | 1         | R/W | RTE interrupt enable                                                    |
|     |          |           |     | 1: Interrupt immediately after RTE instruction execution is not masked  |
| 6   | CSEL21   | 0         | R/W | Condition select 1, 0                                                   |
| 5   | CSEL20   | 0         | R/W | Set the address break condition.                                        |
|     |          |           |     | CSEL21 = 0, CSEL20 = 0: Instruction execution cycle (data not compared) |
| 4   | ACMP22   | 0         | R/W | Address compare 2 to 0                                                  |
| 3   | ACMP21   | 0         | R/W | Set condition for comparison between BAR2 and internal address          |
| 2   | ACMP20   | 0         | R/W | bus.                                                                    |
|     |          |           |     | ACMP22 = 0, ACMP21 = 0, ACMP20 = 0: 16-bit comparison                   |
| 1   | DCMP21   | 0         | R/W | Data compare 1, 0                                                       |
| 0   | DCMP20   | 0         | R/W | Set condition for comparison between BDR2 and internal data bus.        |
|     |          |           |     | DCMP21 = 0, DCMP20 = 0: Data is not compared                            |



| • A | BRKSR2 A    | ddress break sta | tus registe | er 2 Address: H'F097                                                                                                                                                                                                   |
|-----|-------------|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value        | R/W         | Description                                                                                                                                                                                                            |
| 7   | ABIF2       | 0                | R/W         | Address break interrupt flag                                                                                                                                                                                           |
|     |             |                  |             | [Setting condition]                                                                                                                                                                                                    |
|     |             |                  |             | When condition set in ABRKCR2 is satisfied                                                                                                                                                                             |
|     |             |                  |             | [Clearing condition]                                                                                                                                                                                                   |
|     |             |                  |             | When 0 is written to ABIF2 after reading 1 from ABIF2                                                                                                                                                                  |
| 6   | ABIE2       | 1                | R/W         | Address break interrupt enable                                                                                                                                                                                         |
| -   |             |                  |             | When this bit is set to 1, address break interrupt requests are enabled.                                                                                                                                               |
| • B | AR2 Break a | address register | 2 A         | ddress: H'F098                                                                                                                                                                                                         |
| Bit | Bit Name    | Set Value        | R/W         | Description                                                                                                                                                                                                            |
| 15  | Bit15       | _                | R/W         | Break address register 2                                                                                                                                                                                               |
| 14  | Bit14       | _                | R/W         | Used to set address for generating address break interrupt as 16 bits                                                                                                                                                  |
| 13  | Bit13       | _                | R/W         | When an instruction execution cycle is set as an address break condition, the address of the first byte of the instruction is set.                                                                                     |
| 12  | Bit12       | _                | R/W         | condition, the address of the first byte of the instruction is set.                                                                                                                                                    |
| 11  | Bit11       | _                | R/W         |                                                                                                                                                                                                                        |
| 10  | Bit10       | _                | R/W         |                                                                                                                                                                                                                        |
| 9   | Bit9        | _                | R/W         |                                                                                                                                                                                                                        |
| 8   | Bit8        | _                | R/W         |                                                                                                                                                                                                                        |
| 7   | Bit7        | _                | R/W         |                                                                                                                                                                                                                        |
| 6   | Bit6        | _                | R/W         |                                                                                                                                                                                                                        |
| 5   | Bit5        | _                | R/W         |                                                                                                                                                                                                                        |
| 4   | Bit4        | _                | R/W         |                                                                                                                                                                                                                        |
| 3   | Bit3        | _                | R/W         |                                                                                                                                                                                                                        |
| 2   | Bit2        | _                | R/W         |                                                                                                                                                                                                                        |
| 1   | Bit1        | _                | R/W         |                                                                                                                                                                                                                        |
| 0   | Bit0        | _                | R/W         |                                                                                                                                                                                                                        |
| • P | DR9 Port da | ta register 9    | Address     | s: H'FFDC                                                                                                                                                                                                              |
| Bit | Bit Name    | Set Value        | R/W         | Description                                                                                                                                                                                                            |
| 3   | P93         | 0                | R/W         | P93 data register                                                                                                                                                                                                      |
|     |             |                  |             | Register that stores P93 data. If P93 is read while PCR93 bit is set to 1, the value stored in P93 is read, regardless of the actual pin state. I P93 is read while PCR93 bit is cleared to 0, the pin state are read. |
| • P | DRB Port da | ta register B    | Addres      | ss: H'FFDE                                                                                                                                                                                                             |
| Bit | Bit Name    | Set Value        | R/W         | Description                                                                                                                                                                                                            |
| 0   | PB0         | Undefined        | R           | PB data register                                                                                                                                                                                                       |
|     | -           |                  |             | Register that stores PB0 data. When PB0 is read the state of PB0 is always returned.                                                                                                                                   |



| • PCR | 9 Port contr | ol register 9 | Addres | lress: H'FFEC                                                                                                                                                                                    |  |  |
|-------|--------------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit   | Bit Name     | Set Value     | R/W    | Description                                                                                                                                                                                      |  |  |
| 3     | PCR93        | 1             | W      | P93 control register                                                                                                                                                                             |  |  |
|       |              |               |        | Controls P93 input/output. P93 is an output pin when PCR93 is set to 1, and an input pin when PCR93 is cleared to 0. PCR9 is a write-only register, and will always return a value of 1 if read. |  |  |

#### 4.4 Constants Used

No constants are used in this sample task.

## 4.5 RAM Usage

No RAM is used in this sample task.



## 5. Flowcharts

#### 5.1 main





## 5.2 int\_abrk



## 5.3 dummy



## • Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'000A  |
| Р            | H'0100  |



## **Revision Record**

| - | esc | u    | ,,, |
|---|-----|------|-----|
| _ |     | <br> |     |

| Rev. | Date      | Page | Summary              |
|------|-----------|------|----------------------|
| 1.00 | Sep.16.04 | _    | First edition issued |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.