## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/36077 Group

## **External Clock Backup Function**

#### Introduction

This application note describes how to switch the clock source between the on-chip oscillator and the external clock. First, the on-chip oscillator, then the external clock is used as the clock source. Thereafter, when the LSI detects that the external oscillation is stopped, the external clock backup function switches the clock source back to the on-chip oscillator.

## **Target Device**

H8/36077 Group MCU

#### **Contents**

| 1. | Specifications                | 2  |
|----|-------------------------------|----|
| 2. | Description of Functions Used | 3  |
| 3. | Principles of Operation       | 4  |
| 4. | Description of Software       | 6  |
| 5. | Flowcharts                    | 9  |
| 6. | Program Listing               | 11 |



## 1. Specifications

- The state transition of the system clock is shown in figure 1.
- In the initial state, the LSI operates using the system clock whose clock source is the on-chip oscillator.
  - ① To confirm the operation, initially set the PCR20 bit of the PCR2 register to 1 to set the P20 pin as an output port.
  - ② Switch the clock source from the on-chip oscillator to the external clock.
  - 3 To confirm the operation, set the P20 bit of the PDR2 register to 0.
  - Stop external oscillation. Use the external clock backup function to switch the clock source to the on-chip oscillator.
  - © To confirm the operation, set the P20 bit of the PDR2 register to 1.



Figure 1 State Transition of the System Clock



#### 2. Description of Functions Used

### 2.1 Functions Used

This sample task switches the system clock source. Figure 2 shows a block diagram of the clock pulse generator. This section describes the components in the clock pulse generator and the functions used in the sample task.

- System clock (φ)
  - The basic clock used to operate the CPU and the peripheral modules.
- Prescaler S (PSS)
  - A 13-bit counter that uses the system clock (φ) as the source. Prescaler S is incremented for each cycle.
- Timer Control/Status Register WD (TCSRWD)
  - An 8-bit readable/writable register. This register controls watchdog timer operation.
- Clock Control Status Register (CKCSR)
  - CKCSR selects the port C function, controls switching of the system clock source, and indicates the state of the selected system clock source.
- Port Control Register 2 (PCR2)
  - PCR2 selects input or output bit by bit for the pins that will be used as the general I/O ports of port 2.
- Port Data Register 2 (PDR2)
  - PDR2 is a general I/O port data register for port 2.



Figure 2 Block Diagram of the Clock Pulse Generator

#### 2.2 Function Assignment

Assignment of functions used in this sample task is shown in table 1. As shown in table 1, functions are assigned to switch the clock source from the on-chip oscillator to the external clock. Thereafter, the external oscillation is stopped, and the external clock backup function switches the clock source to the on-chip oscillator.

Table 1 Assignment of Functions

| Element | Description                                                                                                                                                                          |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CKCSR   | Selects the function of port C, switches the system clock source between the on-chip oscillator and the external clock, and indicates the state of the selected system clock source. |
| PCR2    | Used to set the P20 pin as an output port. The P20 pin is used to check operation.                                                                                                   |
| PDR2    | Indicates the output value of the P20 pin. The P20 pin is used to check operation.                                                                                                   |



## 3. Principles of Operation

## 3.1 Timing for Switching from the On-chip Oscillator to the External Clock

Figure 3 illustrates the hardware and software processing for switching the clock source from the on-chip oscillator to the external clock. When the program is initiated, the LSI operates on a system clock using the on-chip oscillator as the clock source. To confirm the operation, the P20 bit of the PDR2 register is set to 1 by the program, and the P20 pin is set as an output port. When the clock source is switched to the external clock, the program clears the P20 bit of the PDR2 register to 0 to confirm the operation.



Figure 3 Timing for Switching from the On-Chip Oscillator to the External Clock



## 3.2 Timing for Using the External Clock Backup Function

Figure 4 illustrates the software and hardware processing for using the external clock backup function to switch the system clock source from the external clock to the on-chip oscillator. When the source clock is switched from the external clock to the on-chip oscillator, the P20 bit of the PDR2 register is set to 1 by the program to confirm the operation.



Figure 4 Timing for Using the External Clock Backup Function



## 4. Description of Software

## 4.1 Description of Modules

Table 2 is a list of modules used in this sample task.

### Table 2 Description of Modules

| <b>Function Name</b> | Description                                                                        |
|----------------------|------------------------------------------------------------------------------------|
| main                 | Sets CKCSR, switches system clock sources, and sets the P20 pin as an output port. |
| swckint              | Handles exceptions regarding the switching of clock sources.                       |

## 4.2 Description of Arguments

No arguments are used in this sample task.

Address: H'F734



## 4.3 Description of Internal Registers Used

The internal registers used in this sample task are described below.

• Clock Control Status Register (CKCSR)

| Bit | Bit Name | Setting<br>Value | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                              |
|-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 7   | PMRC1    | 1                | R/W | Port C Function Select Bits 1 and 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                              |
| 6   | PMRC0    | 1                | R/W | PMRC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PMRC0                                                        | PC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PC0                                                                                                          |
|     |          |                  |     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                            | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I/O                                                                                                          |
|     |          |                  |     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                            | CLKOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I/O                                                                                                          |
|     |          |                  |     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                            | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OSC1                                                                                                         |
|     |          |                  |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (external clock)                                                                                             |
|     |          |                  |     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                            | OSC2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OSC1                                                                                                         |
| 5   | OSCBAKE  | 1                | R/W | 0: External clo 1: External clo When this bit enabled. If th stopped while clock source i regardless of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | e CPU detects the LSI is driven automaticall the value of bi | disabled. enabled. external oscillates that the external oscillates that the external oscillates that the external oscillates to the extext of | ation detection circuit is<br>nal oscillation has<br>rnal clock, the system<br>ne on-chip oscillator<br>ter. |
| 4   | OSCSEL   | 0                | R/W | regardless of the value of bit 4 of this register.  LSI System Clock Select When OSCBAKE is set to 0: The OSCSEL bit is used to forcibly select the system clock source of the LSI.  0: Selects the on-chip oscillator as the system clock source.  1: Selects the external clock as the system clock source. When OSCBAKE is set to 1: The OSCSEL bit is used to switch the clock source from the on-chip oscillator to the external clock. When the OSCSEL bit is set to 1 while the LSI is using the on-chip oscillator as the system clock source, the system clock source is switched to the external clock. [Setting condition]  When 1 is written to the OSCSEL bit while the CKSWIF bit is set to 0 [Clearing conditions]  When 0 is written to the OSCSEL bit  When an external oscillation halt is detected while OSCBAKE = |                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                              |
| 3   | CKSWIE   | 0                | R/W | Clock Switch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | over Interrupt E<br>is set to 1, the                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rer interrupt request is                                                                                     |

Address: H'FFD5

Address: H'FFD5



| Bit | Bit Name | Setting<br>Value | R/W | Function                                                                                                           |
|-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------|
| 2   | CKSWIF   | 0                | R/W | Clock Switchover Interrupt Request Flag                                                                            |
|     |          |                  |     | [Setting condition]                                                                                                |
|     |          |                  |     | <ul> <li>When the system clock source is switched from the external<br/>clock to the on-chip oscillator</li> </ul> |
|     |          |                  |     | [Clearing condition]                                                                                               |
|     |          |                  |     | <ul> <li>When 1 is read from this bit and then 0 is written to it</li> </ul>                                       |
| 1   | OSCHLT   | 1                | R   | External Oscillation Halt Detection Flag                                                                           |
|     |          |                  |     | When OSCBAKE is set to 1:                                                                                          |
|     |          |                  |     | The OSCHLT bit indicates the result of external oscillation detection.                                             |
|     |          |                  |     | 0: The external oscillation is active.                                                                             |
|     |          |                  |     | 1: The external oscillation is inactive.                                                                           |
|     |          |                  |     | When OSCBAKE is set to 0:                                                                                          |
|     |          |                  |     | The OSCHLT bit is meaningless. The bit is always read as 1.                                                        |
| 0   | CKSTA    | 0                | R   | LSI System Clock Status                                                                                            |
|     |          |                  |     | 0: The LSI operates by the on-chip oscillator.                                                                     |
|     |          |                  |     | 1: The LSI operates by the external clock.                                                                         |

• Port Data Register 2 (PDR2)

| Bit | Bit Name | Setting<br>Value | R/W | Function                                                                                                                                                                                                                                                  |
|-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | P20      | 0                | R/W | Stores an output value for port 2.  If PDR2 is read while the PCR2 bits are set to 1, the value stored in PDR2 is read. If PDR2 is read while the PCR2 bits are cleared to 0, the corresponding pin state is read regardless of the value stored in PDR2. |

• Port Control Register 2 (PDR2)

| Bit | Bit Name | Setting<br>Value | R/W | Function                                                                                                                                                            |
|-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PCR20    | 1                | W   | When the P20 pin functions as a general I/O port, setting the PCR20 bit to 1 makes the pin an output port, while clearing the bit to 0 makes the pin an input port. |

## 4.4 RAM Usage

No RAM is used in this sample task.



#### 5. Flowcharts

### 5.1 Main Routine





## 5.2 Clock Switchover Interrupt Routine





#### 6. Program Listing

```
* /
                                                                           * /
/* H8/300H Series -H8/36077-
/* Application Note
                                                                           * /
/*
                                                                           * /
/* 'The External Clock Stop Detection'
                                                                           * /
/*
/* Function
/* : Internal Ring OSC
/*
                                                                           * /
/* <The external clock vessel>
                                                                           * /
/* External Clock : 10MHz
                                                                           * /
/* Internal Clock: 20MHz
                                                                           * /
                                                                           * /
/*
/* <The built-in ring>
/* External Clock : 10MHz
                                                                           * /
/* Internal Clock: 10MHz
                                                                           * /
/*
/* Sub Clock : 32.768kHz
                                                                           * /
                                                                           */
#include <machine.h>
/* Symbol Definition
struct BIT {
   unsigned char b7:1;
                           /* bit7
                                                                           * /
   unsigned char b6:1;
                           /* bit6
                                                                           * /
   unsigned char b5:1;
                           /* bit5
                                                                           * /
   unsigned char b4:1;
                           /* bit4
                                                                           * /
   unsigned char b3:1;
                           /* bit3
                                                                           * /
   unsigned char b2:1;
                           /* bit2
                                                                           * /
   unsigned char b1:1;
                           /* bit1
                                                                           * /
   unsigned char b0:1;
                           /* bit0
                                                                           * /
};
#define CKCSR *(volatile unsigned char *)0xF734 /* Clock Control Status Register*/
#define CKCSR_BIT (*(volatile struct BIT *)0xF734) /* Clock Control Status Register*/
#define PMRC1 CKCSR_BIT.b7
                                              /* Port C
                                                                          * /
#define PMRC0
              CKCSR_BIT.b6
                                              /* Function Choice
#define OSCBAKE CKCSR_BIT.b5
                                              /* External Clock Back Up Enable*/
#define OSCSEL CKCSR_BIT.b4
                                              /* LSI Move Clock Select */
                                            /* Clock Switching Interrupt Enable*/
#define CKSWIE CKCSR_BIT.b3
#define CKSWIF CKCSR_BIT.b2
                                      /* Clock Switching Interrupt Request Flag*/
#define OSCHLT CKCSR_BIT.b1
                                      /* The External Clock Stop Detection Flag*/
#define CKSTA
              CKCSR_BIT.b0
                                                  /* LSI Move Clock Status */
               *(volatile unsigned char *)0xFFE5
#define PCR2
                                                  /* Port Control Register 2*/
                                                /* Port Control Register 2*/
#define PCR2_BIT (*(volatile struct BIT *)0xFFE5)
#define PCR20
               PCR2_BIT.b0
                                              /* Port Control Register 2 bit 0*/
#define PDR2
               *(volatile unsigned char *)0xFFD5
                                                      /* Port Data Register 2*/
```

# H8/36077 Group External Clock Backup Function

```
/* Port Data Register 2*/
#define PDR2_BIT (*(volatile struct BIT *)0xFFD5)
#define P20 PDR2 BIT.b0
                                     /* Port Data Register 2 bit 0*/
/* Function Define
/* SP set
                                                         * /
extern void INIT (void);
void main ( void );
                                /* Main Function
                                                         * /
                                /* Switch Clock Interrupt
                                                         * /
void swckint (void);
/* Vector Address
V1
                               /* Vector Section Set
                                                         * /
#pragma section
                               /* 0x00 Reset
                                                         * /
void (*const VEC_TBL1[])(void) = {
  INIT
};
#pragma section V2
                               /* Vector Section Set
                                                         * /
void (*const VEC_TBL2[])(void) = {
                               /* 0x44 Clock Exchange Interrupt
  swckint
};
                                /* P
                                                         * /
#pragma section
/* Main Program
void main ( void )
  set_ccr(0x80);
                                                         * /
                                /* Interrupt Disable
  P20 = 1;
                                /* For The Movement Confirmation
                                                         * /
  PCR2 = 0x01;
                                /* P20 --> Output
                                                         * /
                                                         * /
  CKCSR = 0xC0;
                                /* Set Port C
  OSCBAKE = 1;
                                /* Set External Clock Back Up Enable */
                                                         * /
  CKSWIF = 0;
                                /* Clear CKSWIF Flag
                                                         * /
  CKSWIE = 1;
                                /* Switch Clock Interrupt Enable
                                                         * /
  OSCSEL = 1;
                                /* Change to External Clock
  while(CKSTA == 0);
                                /* Change to External Clock ?
  set_ccr(0x00);
                                /* Interrupt Enable
  P20 = \sim P20;
                                /* For The Movement Confirmation
  PMRC0 = 0;
                                /* Stop External Clock
                                                         * /
  while(1);
}
```



#### • Link Addressing

| <b>Section Name</b> | Address |
|---------------------|---------|
| CV1                 | H'0000  |
| CV2                 | H'0044  |
| Р                   | H'0100  |
| C\$BSEC             | _       |
| C\$DSEC             | _       |
| D                   | _       |
| R                   | H'FB80  |
| В                   | _       |



## **Revision Record**

|      |           | Descript | tion                 |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Sep.07.05 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.