# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7285 Group

# Example of Initialization

# **Summary**

This application note gives an example of configuration items to activate the SH7285 Microcomputers (MCUs).

## **Target Device**

SH7285 MCU

#### **Contents**

| 1. | Introduction           | 2    |
|----|------------------------|------|
| 2. | Applications           | 3    |
|    | Sample Program Listing |      |
| 4. | References             | . 19 |



#### 1. Introduction

#### 1.1 Specifications

Configure the clock pulse generator (CPG) after the reset is canceled.

#### 1.2 Modules Used

• Clock pulse generator (CPG)

### 1.3 Applicable Conditions

MCU SH7285

Operating Frequency Internal clock: 100 MHz

Bus clock: 50 MHz

Peripheral clock: 50 MHz

Integrated Development Renesas Technology Corp.

Environment High-performance Embedded Workshop Ver.4.04.01 C compiler Renesas Technology SuperH RISC engine Family

C/C++ compiler package Ver.9.01 Release 01

Compiler options Default setting in the High-performance Embedded Workshop

(-cpu=sh2 -debug -gbr=auto -global volatile=0 -opt range=all

-infinite\_loop=0 -del\_vacant\_loop=0 -struct\_alloc=1)



#### 2. Applications

Configuration program for the minimum hardware setup is required to execute the main function created in C code. This application note describes the configuration example for the configuration program.

All of the SH7285 application notes assume to use the sample program described in this application note as the configuration program.

## 2.1 Sample Program

The configuration program consists of several source files such as the resetprg.c, describing the PowerON\_Reset\_PC function, and the hwsetup.c, describing the hardware setup function. Main source files are as follows.

- resetprg.c
- hwsetup.c
- cpg.c

"resetprg.c" is a source file created on the file automatically generated by the High-performance Embedded Workshop, and describes the PowerON\_ResetPC function. The PowerON\_ResetPC function initially executed after the reset is canceled. Its beginning address is set in the reset vector defined by the vecttbl.c.

"hwsetup.c" describes the HardwareSetup function called by the PowerON\_Reset\_PC function. The HardwareSetup function calls the io\_set\_cpg function to set the CPG.

"cpg.c" describes the io\_set\_cpg function which is called from the HardwareSetup function. The io\_set\_cpg function sets the frequency control registers (FRQCR, MCLKCR, and ACLKCR) to clear the module standby function for internal peripheral modules.

Figure 1 shows flow charts of the PowerON Reset PC function, the HardwareSetup function, and the io set cpg function.





Figure 1 Flow Charts of Functions (PowerON\_Reset\_PC, HardwareSetup, io\_set\_cpg)



## 2.2 CPG Operation

CPG generates the internal clock  $(I\phi)$ , bus clock  $(B\phi)$ , peripheral clock  $(P\phi)$ , MTU2S clock  $(M\phi)$ , and AD clock  $(A\phi)$ . It also controls the clock in low power mode.

The following table gives an overview of the CPG. Figure 2 shows the CPG block diagram.

#### **Table 1 CPG Overview**

| Item                       | Description                                                                                                                                                                                                                                                                         |                                                                                           |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|
| Generate clock             | <ul> <li>Internal clock (Ιφ):</li> <li>Bus clock (Βφ):</li> <li>Peripheral clock (Ρφ):</li> </ul>                                                                                                                                                                                   | Used by the CPU Used by the external bus interface Used by the internal peripheral module |  |
|                            | <ul> <li>MTU2S clock (Μφ):</li> <li>AD clock (Αφ):</li> </ul>                                                                                                                                                                                                                       | Used by the MTU2S module Used by the AD module                                            |  |
| Change frequency           | <ul> <li>Sets frequencies for internal clock, bus clock, peripheral clock, MTU2 clock, and AD clock independently using the PLL (Phase Locked Loop) circuit and divider circuit in the CPG.</li> <li>Changes frequency by software using the Frequency control registers</li> </ul> |                                                                                           |  |
| Control the low power mode | (FRQCR, MCLKCR, and ACLKCR).  Stops clock in sleep mode or software standby mode. Stops the module specified by module standby function.                                                                                                                                            |                                                                                           |  |





Figure 2 CPG Block Diagram



#### 2.3 CPG Setting

The figure below shows the flow chart of setting CPG. Internal peripheral modules are in module standby mode after the reset is canceled. The sample program clears the module standby function for internal peripheral module after setting the Frequency control register (FRQCR), MTU2S clock frequency control register (MCLKCR), and AD clock frequency control register (ACLKCR). For details on these registers, refer to the SH7285 Group Hardware Manual.



Figure 3 Flow Chart of CPG Setting



## 2.4 Setting in the Sample Program

#### Table 2 lists the setting in the sample program. Table 3 and

Table 4 list register settings for each module.

#### **Table 2 Module Setting in the Sample Program**

| Module                      | Setting                                                                                                                                                                                                                                                                          |  |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Clock pulse generator (CPG) | Clock frequency (input clock is 12.5 MHz) Internal clock: 100 MHz Bus clock: 50 MHz Peripheral clock: 50 MHz MTU2S clock: 50 MHz AD clock: 50 MHz  Modules cleared the module standby function MTU2S, MTU2, POE2, IIC3, ADC0, ADC1, CMT, SCIF3, SCI0, SCI1, SCI2, SCI4, SSU, USB |  |

#### Table 3 CPG Register Settings (1/2)

| Register Name                                   | Address Setting |        | Description                                                                                                                                                                                                                   |  |
|-------------------------------------------------|-----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Frequency control register (FRQCR)              | H'FFFE 0010     | H'0101 | <ul> <li>STC[2:0] = "B'001":     Bus clock (Βφ) division ratio: 2</li> <li>IFC[2:0] = "B'000":     Internal clock (Ιφ) division ratio: 1</li> <li>PFC[2:0] = "B'001":     Peripheral clock (Ρφ) division ratio = 2</li> </ul> |  |
| MTU2S clock frequency control register (MCLKCR) | H'FFFE 0410     | H'41   | MSDIVS[1:0] = "B'01":     MTU2S clock (Μφ) division ratio =2                                                                                                                                                                  |  |
| AD clock frequency control register (ACLKCR)    | H'FFFE 0414     | H'41   | <ul> <li>ASDIVS[1:0] = "B'01":</li> <li>AD clock (Aφ) division ratio = 2</li> </ul>                                                                                                                                           |  |



## **Table 4 CPG Register Settings (2/2)**

| Register Name                       | Address     | Setting | Description                                                                                                                                                                                                                                                                                                         |
|-------------------------------------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standby control register 3 (STBCR3) | H'FFFE 0408 | H'02    | <ul> <li>HIZ = "0":     The pin state is held in software standby mode</li> <li>MSTP36 = "0":     MTU2S is operating</li> <li>MSTP35 = "0":     MTU2 is operating</li> <li>MSTP34 = "0":     POE2 is operating</li> <li>MSTP33 = "0":     IIC3 is operating</li> <li>MSTP32 = "0":     ADC0 is operating</li> </ul> |
| Standby control register 4 (STBCR4) | H'FFFE 040C | H'E2    | <ul> <li>MSTP44 = "0":<br/>SCIF3 is operating</li> <li>MSTP42 = "0":<br/>CMT is operating</li> </ul>                                                                                                                                                                                                                |
| Standby control register 5 (STBCR5) | H'FFFE 0418 | H'12    | <ul> <li>MSTP57 = "0":     SCI0 is operating</li> <li>MSTP56 = "0":     SCI1 is operating</li> <li>MSTP55 = "0":     SCI2 is operating</li> <li>MSTP53 = "0":     SCI4 is operating</li> <li>MSTP52 = "0":     ADC1 is operating</li> <li>MSTP50 = "0":     SSU is operating</li> </ul>                             |
| Standby control register 6 (STBCR6) | H'FFFE 041C | H'9F    | USBSEL = "1": Selects the USB oscillator as the USB clock source  MSTP66 = "0": USB is operating  USBCLK = "0": USB oscillator is operating                                                                                                                                                                         |

June 2009



#### 3. Sample Program Listing

## 3.1 Sample Program Listing "resetprg.c" (1/3)

```
/*************************************
2
           DISCLAIMER
3
4
          This software is supplied by Renesas Technology Corp. and is only
5
           intended for use with Renesas products. No other uses are authorized.
6
7
          This software is owned by Renesas Technology Corp. and is protected under
8
           all applicable laws, including copyright laws.
9
10
          THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
11
          REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
           INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
12
           PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
13
14
           DISCLAIMED.
15
16
           TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
17
          TECHNOLOGY CORP. NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
        * FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
18
19
           FOR ANY REASON RELATED TO THE THIS SOFTWARE, EVEN IF RENESAS OR ITS
           AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
2.0
2.2
        * Renesas reserves the right, without notice, to make changes to this
23
           software and to discontinue the availability of this software.
       ^{\star} \, By using this software, you agree to the additional terms and
24
25
       * conditions found by accessing the following link:
       * http://www.renesas.com/disclaimer
26
        *********************
27
28
          Copyright (C) 2009. Renesas Technology Corp., All Rights Reserved.
        *""FILE COMMENT""******* Technical reference data ******************************
29
30
          System Name : SH7285 Sample Program
31
          File Name : resetprg.c
        * Abstract : SH7285 Initial Setting
        * Version
                     : 1.00.00
33
34
           Device
                      : SH7285
35
          Tool-Chain : High-performance Embedded Workshop (Ver. 4.04.01).
36
                       : C/C++ compiler package for the SuperH RISC engine family
                                                       (Ver.9.01 Release01).
37
38
                       : None
          OS
39
       * H/W Platform: M3A-HS85 (CPU board)
40
          Description :
        *************************
41
42
                      : Jun.18,2009 Ver.1.00.00
          History
        43
        #include <machine.h>
44
45
        #include <_h_c_lib.h>
46
        #include "stacksct.h"
47
        #include "iodefine.h"
48
```



## 3.2 Sample Program Listing "resetprg.c" (2/3)

```
49
    /* ==== Macro definition ==== */
50
    #define SR_Init 0x000000F0
51
    #define INT_OFFSET 0x10
52
    /* ==== Prototype declaration ==== */
54
    void PowerON_Reset_PC(void);
55
    void Manual_Reset_PC(void);
56
57
    /* ==== External reference declaration ==== */
58
    /* ---- Function prototype ---- */
59
    extern void HardwareSetup(void);
60
   extern void main(void);
    /* ---- Global variable ---- */
61
62
    extern unsigned int INT_Vectors;
63
    /* ==== Section name changed to ResetPRG ==== */
65
    #pragma section ResetPRG
67
    /* ==== Entry function specified ==== */
68
    #pragma entry PowerON_Reset_PC
69
70
    71
    * ID
72
     * Outline : CPU initialization
73
     *_____
74
                : <machine.h>, <_h_c_lib.h>, and "iodefine.h"
75
     *-----
76
     * Declaration : void PowerON_Reset_PC(void);
77
78
     * Description : Executes the CPU initialization processing to register
79
                 : the power-on reset vector to the exception vector table.
80
     * Argument
                : void
     *_____
83
     * Return Value : void
84
     *_____
85
                : This function is executed first after power-on reset.
    87
    void PowerON_Reset_PC(void)
89
       /* ==== Hardware initialization ==== */
90
                             /* HardwareSetup function */
      HardwareSetup();
91
92
       /* ==== B and R sections initialization ==== */
93
       _INITSCT();
94
```



### 3.3 Sample Program Listing "resetprg.c" (3/3)

```
95
       /* ==== Vector Base Register setting ==== */
96
       set_vbr((void *)((char *)&INT_Vectors - INT_OFFSET));
97
       /* ==== Status Register initialization ==== */
98
99
      set_cr(SR_Init);
100
      nop();
101
102
      /* ==== Bank Number Register setting ==== */
103
      104
                               /* interrupts except NMI and user break */
105
106
      /* ==== Interrupt enabling ==== */
107
                            /* Interrupt mask bits clear */
      set_imask(0);
108
109
      /* ==== Main function call ==== */
110
      main();
111
       /* ==== Sleep instruction execution ==== */
113
       sleep();
114
   }
115
116
    //#pragma entry Manual_Reset_PC /* Remove the comment when you use Manual Reset */
    117
    * ID
118
119
             : Manual reset processing
     * Outline
120
121
     * Include
122
     *_____
     * Declaration : void Manual Reset PC(void);
124
     *_____
     * Description : Registers the manual reset vector to the exception vector table.
126
127
     * Argument
               : void
128
     *_____
129
     * Return Value : void
130
     *_____
131
               : This sample does not describe the processing content at all.
132
                : Add the program in this function as needed.
    133
134
    void Manual_Reset_PC(void)
135
136
      /* NOP */
137
138
139
    /* END of File */
```



### 3.4 Sample Program Listing "hwsetup.c" (1/2)

```
1
2
        DISCLAIMER
3
4
     * This software is supplied by Renesas Technology Corp. and is only
5
       intended for use with Renesas products. No other uses are authorized.
6
7
        This software is owned by Renesas Technology Corp. and is protected under
8
        all applicable laws, including copyright laws.
10
        THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
11
       REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
12
     * INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
13
     * PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
14
        DISCLAIMED.
15
     * TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
17
     * TECHNOLOGY CORP. NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
        FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
19
     * FOR ANY REASON RELATED TO THE THIS SOFTWARE, EVEN IF RENESAS OR ITS
2.0
     * AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
21
22
    * Renesas reserves the right, without notice, to make changes to this
23
     * software and to discontinue the availability of this software.
24
     ^{\star} By using this software, you agree to the additional terms and
25
        conditions found by accessing the following link:
26
    * http://www.renesas.com/disclaimer
27
    ********************
28
       Copyright (C) 2009. Renesas Technology Corp., All Rights Reserved.
29
     *""FILE COMMENT""******** Technical reference data *****************************
30
    * System Name : SH7285 Sample Program
31
     * File Name : hwsetup.c
32
                   : Hardware Function Initial Setting
33
       Version
                  : 1.00.00
34
                  : SH7285
     * Device
35
    * Tool-Chain : High-performance Embedded Workshop (Ver.4.04.01).
36
                    : C/C++ compiler package for the SuperH RISC engine family
37
                                                   (Ver.9.01 Release01).
                    : None
39
     * H/W Platform: M3A-HS85 (CPU board)
       Description :
    ************************
41
42
                   : Jun.18,2009 Ver.1.00.00
       History
    43
44
    #include "iodefine.h"
45
46
     /* ==== Prototype declaration ==== */
47
    void HardwareSetup(void);
48
```



## 3.5 Sample Program Listing "hwsetup.c" (2/2)

```
/* ==== External reference ==== */
49
   /* ---- Function prototype ---- */
   extern void io_set_cpg(void);
  54
   * ID
   * Outline : Hardware initialization
    *_____
56
57
58
    * Declaration : void HardwareSetup(void);
    *-----
61
    * Description : Initializes the hardware function.
62
63
    * Argument
            : void
    * Return Value : void
65
67
   68
69
   void HardwareSetup(void)
70
71
     /* ==== CPG setting ==== */
72
     io_set_cpg();
73
74
75
   /* End of File */
```



## 3.6 Sample Program Listing "cpg.c" (1/2)

```
1
2
         DISCLAIMER
3
4
        This software is supplied by Renesas Technology Corp. and is only
5
         intended for use with Renesas products. No other uses are authorized.
7
        This software is owned by Renesas Technology Corp. and is protected under
8
        all applicable laws, including copyright laws.
9
10
     * THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
     * REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
11
12
        INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
13
     * PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
14
        DISCLAIMED.
15
16
        TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
17
     * TECHNOLOGY CORP. NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
18
     * FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
        FOR ANY REASON RELATED TO THE THIS SOFTWARE, EVEN IF RENESAS OR ITS
2.0
        AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
2.2
       Renesas reserves the right, without notice, to make changes to this
23
        software and to discontinue the availability of this software.
24
     * By using this software, you agree to the additional terms and
25
        conditions found by accessing the following link:
26
        http://www.renesas.com/disclaimer
     *************************
2.7
        Copyright (C) 2009. Renesas Technology Corp., All Rights Reserved.
     *""FILE COMMENT""******* Technical reference data *******************
29
30
        System Name : SH7285 Sample Program
31
     * File Name : cpg.c
32
     * Abstract : CPG Setting Processing
     * Version
33
                   : 1.00.00
34
        Device
                   : SH7285
35
     * Tool-Chain : High-performance Embedded Workshop (Ver.4.04.01).
36
                    : C/C++ compiler package for the SuperH RISC engine family
37
                                                   (Ver.9.01 Release01).
38
        OS
                     : None
39
     * H/W Platform: M3A-HS85 (CPU board)
40
     * Description:
        *********************
42
     * History
                   : Jun.18,2009 Ver.1.00.00
     43
44
     #include <machine.h>
45
     #include "iodefine.h"
46
     /* ==== Prototype declaration ==== */
47
48
     void io_set_cpg(void);
49
```



## 3.7 Sample Program Listing "cpg.c" (2/2)

```
51
      * Outline
52
                  : CPG setting
      *-----
      * Include
54
                  : <machine.h> and "iodefine.h"
56
      * Declaration : void io_set_cpg(void);
57
      *-----
58
       * Description : Initializes the clock pulse generator (CPG) as follows:
59
                     : I-clock = 100MHz, B-clock = 50MHz, P-clock = 50MHz,
60
                    : M-clock = 50MHz, and A-clock = 50MHz.
61
                    : And then supplies clock to all peripheral modules.
62
63
      * Argument
                  : void
65
      * Return Value : void
67
                    : This function is an example of CPG setting at the input clock
68
                    : of 12.5MHz.
      69
70
     void io_set_cpg(void)
71
72
        /* ==== CPG setting ==== */
73
        CPG.FRQCR.WORD = 0 \times 0101; /* Clock-in = 12.5 \text{MHz} */
74
                                       /* I-clock = 100MHz */
75
                                       /* B-clock = 50MHz */
76
                                       /* P-clock = 50MHz */
77
78
         nop(); nop(); nop(); nop(); nop(); nop(); nop();
79
         nop(); nop(); nop(); nop(); nop(); nop(); nop();
80
         nop(); nop(); nop(); nop(); nop(); nop(); nop();
81
         nop(); nop(); nop(); nop(); nop(); nop(); nop();
82
83
         CPG.MCLKCR.BYTE = 0x41;
                                  /* M-clock = 50MHz */
         CPG.ACLKCR.BYTE = 0x41;
                                   /* A-clock = 50MHz */
85
87
         /* ==== Module Stanby Clear ==== */
88
         STB.CR3.BYTE = 0 \times 02;
                                  /* HIZ, MTU2S, MTU2, POE2, */
89
                                      /* IIC3, ADC0, Reserve(1), Reserve(0) */
90
91
         STB.CR4.BYTE = 0xe2;
                                   /* Reserve(1), Reserve(1), Reserve(1), SCIF3, */
92
                                      /* Reserve(0), CMT, Reserve(1), Reserve(0) */
93
94
         STB.CR5.BYTE = 0x12;
                                  /* SCI0, SCI1, SCI2, Reserve(1), */
95
                                      /* SCI4, ADC1, Reserve(1), SSU */
96
97
         STB.CR6.BYTE = 0x9f;
                                  /* USB: Using USBXTAL/USBEXTAL for USBCLK. */
98
99
100
      /* End of File */
```



### 3.8 Sample Program Listing "vecttbl.c" (1/2)

```
2
        DISCLAIMER
3
4
       This software is supplied by Renesas Technology Corp. and is only
5
       intended for use with Renesas products. No other uses are authorized.
7
       This software is owned by Renesas Technology Corp. and is protected under
8
        all applicable laws, including copyright laws.
9
10
     * THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
11
     * REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
12
       INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
13
    * PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
14

    DISCLAIMED.

15
16
    * TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
17
    * TECHNOLOGY CORP. NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
18
    * FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
       FOR ANY REASON RELATED TO THE THIS SOFTWARE, EVEN IF RENESAS OR ITS
2.0
    * AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
21
22
    * Renesas reserves the right, without notice, to make changes to this
23
       software and to discontinue the availability of this software.
24
   * By using this software, you agree to the additional terms and
25
     * conditions found by accessing the following link:
26
        http://www.renesas.com/disclaimer
    *******************
2.7
     * Copyright (C) 2009. Renesas Technology Corp., All Rights Reserved.
    *""FILE COMMENT""******* Technical reference data ******************************
29
30
       System Name : SH7285 Sample Program
31
    * File Name : vecttbl.c
32
     * Abstract : Initialization for Vector Table
                  : 1.00.00
33
     * Version
34
       Device
                   : SH7285
35
    * Tool-Chain : High-performance Embedded Workshop (Ver.4.04.01).
36
                   : C/C++ compiler package for the SuperH RISC engine family
37
                                                  (Ver.9.01 Release01).
38
    * OS
                   : None
39
    * H/W Platform: M3A-HS85 (CPU board)
40
    * Description:
     42
                  : Jun.18,2009 Ver.1.00.00
    43
44
    #include "vect.h"
45
46
    #pragma section VECTTBL
47
    void *RESET_Vectors[] = {
48
    // <<VECTOR DATA START (POWER ON RESET)>>
49
    // O Power On Reset PC
        (void *)PowerON_Reset_PC,
```



# 3.9 Sample Program Listing "vecttbl.c" (2/2)

```
51
     // <<VECTOR DATA END (POWER ON RESET)>>
    // 1 Power On Reset SP
          __secend("S"),
54
   // <<VECTOR DATA START (MANUAL RESET)>>
55 // 2 Manual Reset PC
56
         (void *)Manual_Reset_PC,
    // <<VECTOR DATA END (MANUAL RESET)>>
58
     // 3 Manual Reset SP
          __secend("S")
59
60
    };
61
62
    #pragma section INTTBL
63 void *INT_Vectors[] = {
    // 4 Illegal code
64
65
         (void *)INT_Illegal_code,
566 // 255 SCIF SCIF3 TXI3
         (void *)INT_SCIF_SCIF3_TXI3,
568
    // xx Reserved
         (void *)Dummy
569
570 };
571
572 /* End of File */
```



#### 4. References

- Software Manual SH-1/SH2/SH-DSP Software Manual Rev. 7.00 (Download the latest version from the Renesas website.)
- Hardware Manual SH7280 Group Hardware Manual Rev. 2.00 (Download the latest version from the Renesas website.)



# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision History**

| _   | -        |     |     |
|-----|----------|-----|-----|
| Des | cri      | nti | nn. |
|     | <b>.</b> | ~   |     |

| Rev. | Date         | Page | Summary              |
|------|--------------|------|----------------------|
| 1.00 | Jun 30, 2009 | _    | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.