# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7763 Group

# Example of DDR-SDRAM Interface Connection

## Introduction

This application note provides an application example of setting items necessary for the DDR-SDRAM interface (DDRIF) of the SH7763.

## **Target Device**

SH7763

## Contents

| 1. | Preface                           | 2  |
|----|-----------------------------------|----|
| 2. | Description of Sample Application | 3  |
| 3. | Listing of the Sample Program     | 9  |
| 4. | Documents for Reference           | 12 |



### 1. Preface

### 1.1 Specifications

Two 512-Mbit DDR-SDRAMs ( $32 \text{ M} \times 16 \text{ bits}$ ) are connected in parallel in area 2 and 3. The DDR-SDRAM interface's initial settings for 32-bit use are specified.

### 1.2 Modules Used

• DDR-SDRAM interface (DDRIF)

### 1.3 Applicable Conditions

| ٠ | Evaluation board:     |                               | pe no.: MS7763SE02) from Hitachi ULSI Systems Co., Ltd. |
|---|-----------------------|-------------------------------|---------------------------------------------------------|
|   |                       | (area 2, 3): 128-MB DDR-S     |                                                         |
|   |                       |                               | IG-6T from Micron                                       |
| ٠ | MCU:                  | SH7763 (R5S77631AY266E        | BGV)                                                    |
| ٠ | Operating frequency:  | CPU clock:                    | 266.66 MHz                                              |
|   |                       | SuperHyway bus clock:         | 133.33 MHz                                              |
|   |                       | Bus clock:                    | 66.66 MHz                                               |
|   |                       | DDR-SDRAM clock:              | 133.33 MHz                                              |
|   |                       | Peripheral bus clock 0:       | 66.66 MHz                                               |
|   |                       | Peripheral bus clock 1:       | 33.33 MHz                                               |
| ٠ | Clock operating mode: | Mode 0 (with the MD0 to M     | D2 pin at the low level)                                |
| ٠ | Endian:               | Big endian (with the MD5 p    | in at the low level)                                    |
| ٠ | Toolchain:            | SuperH RISC engine Standa     | rd Toolchain Ver.9.3.0.0 from Renesas Technology        |
| ٠ | Compiler options:     | Default settings of High-per- | formance Embedded Workshop                              |
|   |                       | (-cpu=sh4a -include="\$(PRO   | DJDIR)¥inc"                                             |
|   |                       | -object="\$(CONFIGDIR)¥\$     | (FILELEAF).obj" -debug -gbr=auto -chgincpath            |
|   |                       | -errorpath -global volatile=0 | ) -opt_range=all -infinite_loop=0                       |
|   |                       | -del_vacant_loop=0 -struct_   |                                                         |
|   |                       |                               |                                                         |

## 1.4 Related Application Note

The operation of the reference program for this document was confirmed with the setting conditions described in the *SH7763 Group Application Note: SH7763 Example of Initialization* (REJ06B0934). Please refer to that document in combination with this one.



### 2. Description of Sample Application

### 2.1 Operational Overview of Module Used

- The DDR-SDRAM interface can connect DDR-SDRAMs by arbitrating access from the CPU and modules and by outputting control signals to the DDR-SDRAMs.
- 32-bit data bus configuration, DDR266 (133 MHz) and DDR200 (100 MHz), and a burst length of 2 are supported. The DDRIF only supports a SHwy-to-external-memory clock ratio of 1:1. The maximum operating frequency of the SHwy clock is 133 MHz, but its minimum operating frequency depends on the clock frequency of the DDR-SDRAM to be used. Therefore, refer to the data sheet of the DDR-SDRAM.
- The available memory capacities and configurations are as follows. Addresses must be multiplexed according to the settings of the BW bit in the MIM register and the SPLIT bit in the SDRA register, so that DDR-SDRAMs can be connected without external address multiplexers. For details on the settings concerned, refer to *SH7763 Group Hardware Manual* (REJ09B0256).
  - Parallel connection of two 128-Mbit DDRs (8  $M \times 16$ )
  - Parallel connection of two 256-Mbit DDRs (16  $M \times 16$ )
  - Parallel connection of two 512-Mbit DDRs ( $32 \text{ M} \times 16$ )
  - Parallel connection of two 1-Gbit DDRs (64 M × 16)

### 2.2 Overview of Setting Example

Table 1 provides the specifications of DDR-SDRAM used in this sample application.

| Table 1 Specifications of DDR-SDRAM Used in this Sample Application | Table 1 | Specifications of DDR-SDR | AM Used in this Sample Application |
|---------------------------------------------------------------------|---------|---------------------------|------------------------------------|
|---------------------------------------------------------------------|---------|---------------------------|------------------------------------|

| Item                     | Description                                                 |
|--------------------------|-------------------------------------------------------------|
| Type number              | MT46V32M16TG-6T from Micron                                 |
| Capacity (configuration) | 512 Mbits (32 M × 16 bits)                                  |
| Number of units used     | 2                                                           |
| CAS latency              | 2.5                                                         |
| Refresh cycles           | Refresh cycles: 64 ms, average refresh time: 7.8125 $\mu$ s |
| Burst length             | 2, 4, or 8 (programmable)                                   |
| Row address              | A0 to A12                                                   |
| Column address           | A0 to A9                                                    |
| Precharge                | Auto precharge/all bank precharge controlled via A10        |



Figure 1 shows a memory map in this sample setting.



Figure 1 Memory Map

# RENESAS

Figure 2 shows a conceptual diagram of connection between the SH7763 and the two parallel-connected 512-Mbit DDR-SDRAMs ( $32 \text{ M} \times 16 \text{ bits}$ ) to be used in this setting example. This diagram does not provide details on how to actually implement DDR-SDRAMs in pattern design. All such details must be fully worked out in design process.



Figure 2 Conceptual Diagram of Connecting Two 512-Mbit DDR-SDRAMs in Parallel (32 M × 16 bits)



Figure 3 shows the sample program sequence.



Figure 3 DDR-SDRAM Initialization Sequence

# RENESAS

Table 2 shows examples of settings for the DDR-SDRAM interface registers in this setting example. For details on individual registers, please refer to the section on the DDR-SDRAM interface (DDRIF) in the *SH7763 Group hardware manual* (REJ09B0256).

| Name of Register            | Address     | Setting Value | Description                                                                          |
|-----------------------------|-------------|---------------|--------------------------------------------------------------------------------------|
| Memory interface            | H'FE80 0008 | H'0000 0000   | [63-32bit]                                                                           |
| mode register               |             |               | Retains the initial value                                                            |
| (MIM)                       | H'FE80 000C | H'02EE 0309   | [31-0bit]                                                                            |
|                             |             |               | Maximum refresh intervals                                                            |
|                             |             |               | DRI[12:0] = "H'2EE": 7.5 ns × 750 = 5.6 μs < 7.8 μs                                  |
|                             |             |               | <ul> <li>Refresh</li> <li>DRE = "B'1": Valid</li> </ul>                              |
|                             |             |               | <ul> <li>DRE = BT: Valid</li> <li>DLL enable</li> </ul>                              |
|                             |             |               | DLLEN = "B'1": Enable                                                                |
|                             |             |               | DDR controller enable                                                                |
|                             |             |               | DCE = "B'1": Enable                                                                  |
| DDR-SDRAM                   | H'FE80 0014 | H'0000 0001   | [31-0bit]                                                                            |
| control register            |             | H'0000 0002   | DDR-SDRAM mode select                                                                |
| (SCR)                       |             | H'0000 0003   | SMS[2:0] = "B'001": NOP command                                                      |
|                             |             | H'0000 0004   | SMS[2:0] = "B'010": PREALL command                                                   |
|                             |             |               | SMS[2:0] = "B'011": M_CKE enable                                                     |
|                             |             |               | SMS[2:0] = "B'100": REFA command                                                     |
| DDR-SDRAM                   | H'FE80 001C | H'0005 0040   | [31-0bit]                                                                            |
| timing register<br>(STR)    |             |               | <ul> <li>Minimum number of cycles from write command to<br/>read commands</li> </ul> |
| (011()                      |             |               | WR[1:0] = "B'01": 4 cycles                                                           |
|                             |             |               | <ul> <li>Minimum number of cycles from read command to</li> </ul>                    |
|                             |             |               | write commands                                                                       |
|                             |             |               | RW[1:0] = "B'01": 4 cycles                                                           |
|                             |             |               | Number of cycles in same bank                                                        |
|                             |             |               | SRFC[2:0] = "B'000": 11 cycles                                                       |
|                             |             |               | <ul> <li>PRE/PREALL command issuance cycle</li> </ul>                                |
|                             |             |               | SWR = "B'0": 2 cycles                                                                |
|                             |             |               | ACT command issuance cycle between banks                                             |
|                             |             |               | SRRD = "B'0": 2 cycles                                                               |
|                             |             |               | <ul> <li>Minimum number of cycles between ACT and PRE<br/>commands</li> </ul>        |
|                             |             |               | SRAS[2:0] = "B'000": 6 cycles                                                        |
|                             |             |               | <ul> <li>Auto-refresh/ACT command issuance cycle</li> </ul>                          |
|                             |             |               | SRC[2:0] = "B'010": 8 cycles                                                         |
|                             |             |               | CAS latency (CL)                                                                     |
|                             |             |               | SCL[2:0] = "B'000": 2.5 cycles                                                       |
|                             |             |               | <ul> <li>Number of cycles between RAS and CAS</li> </ul>                             |
|                             |             |               | commands                                                                             |
|                             |             |               | SRCD = "B'0": 3 cycles                                                               |
|                             |             |               | <ul> <li>Number of cycles between PRE and ACT</li> </ul>                             |
|                             |             |               | commands                                                                             |
|                             |             |               | SRP = "B'0": 3 cycles                                                                |
| DDR-SDRAM row               | H'FE80 0034 | H'0000 0400   | [31-0bit]                                                                            |
| attribute register<br>(SDR) |             |               | DDR-SDRAM memory configuration     SPLIT(2:0) = "P0100": 22 M × 16 bits product      |
| · · ·                       |             |               | SPLIT[3:0] = "B0100": $32 \text{ M} \times 16 \text{ bits product}$                  |

### Table 2 Example of Settings for the DDR-SDRAM Interface Registers

Note: \* The initial settings of registers other than those listed above are retained in this setting example.



### 2.3 Notes on Powering On

It is recommended that when the VCCQ\_DDR (the DDR-SDRAM interface power supply) is powered on, the M\_CKE output be fixed to the low level by inputting a low level to the M\_BKPRST of the SH7763, in the same way as the DDR-SDRAM power supply backup sequence described in section *18.7 DDR-SDRAM Power Supply Backup* of *SH7763 Group Hardware Manual* (REJ09B0256).

This is because it is necessary to prevent contention on the data buses of both the SH7763 and the DDR-SDRAMs. (Refer to RENESAS TECHNICAL UPDATE TN-SH7-A618A/J.)

### 2.4 Notes on Capacity of DDR-SDRAM to be Connected to SH7763 and Memory Area Setting

The location of the DDR-SDRAMs in memory area is determined by setting the AREASEL bits in the memory address map select register (MMSELR) of the Local Bus State Controller (LBSC).

Also, the configuration of the DDR-SDRAMs to be connected is determined by setting the SPLIT bits in the DDR-SDRAM low attribute register (SDR) of the DDRIF.

Note that when the SPLIT bits are set, the capacity of the DDR-SDRAMs must not exceed the size of the memory area specified by the AREASEL bits.



### 3. Listing of the Sample Program

## 3.1 Sample Program Listing: "vhandler.src"(1)

```
1
    ;* DISCLAIMER
2
3
    ;
    ;* This software is supplied by Renesas Technology Corp. and is only
4
5
    ;* intended for use with Renesas products. No other uses are authorized.
6
    ;* This software is owned by Renesas Technology Corp. and is protected under
7
    ;* all applicable laws, including copyright laws.
8
9
    ;
   ;* THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
10
11
    ;* REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
12
   ;* INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
    ;* PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
13
14
    ;* DISCLAIMED.
15
    ;* TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
16
    ;* TECHNOLOGY CORP. NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
17
   ;* FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
18
19
   ;* FOR ANY REASON RELATED TO THE THIS SOFTWARE, EVEN IF RENESAS OR ITS
    ;* AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
20
21
    ;
    ;* Renesas reserves the right, without notice, to make changes to this
22
    ;* software and to discontinue the availability of this software.
23
24
    ;* By using this software, you agree to the additional terms and
25
    ;* conditions found by accessing the following link:
26
    ;* http://www.renesas.com/disclaimer
    27
    ;/* Copyright (C) 2009. Renesas Technology Corp., All Rights Reserved.
28
                                                                      * /
29
    30
    ;* System Name : SH7763 Sample Program
31
    ;* File Name : vhandler.src
32
    ;* Abstract : Sample Program for the SH7763 Initial Setting
                 : Ver 1.00
33
    ;* Version
34
    ;* Device
                : SH7763
    ;* Tool-Chain : High-performance Embedded Workshop (Version 4.05.01.001)
35
36
    ;*
                  : C/C++ Compiler Package for SuperH Family (V.9.03 release00)
37
    ;* OS
                 : None
38
    ;* H/W Platform : MS7763SE02
39
    ;* Description : Sample Program for Setting the SH7763 Initialization
40
   ;*
41
    ;* Operation :
    ;* Limitation :
42
43
    ;*
    44
45
    ;* History : 28.July.2009 Ver. 1.00 First Release
    46
47
    ...Omitted
```



# 3.2 Sample Program Listing: "vhandler.src"(2)

| 48       |                  |                |                                         |                                               |  |  |
|----------|------------------|----------------|-----------------------------------------|-----------------------------------------------|--|--|
| 48<br>49 | ; DDRIF INIT ;   |                |                                         |                                               |  |  |
|          | ; DDRIF_INIT ; ; |                |                                         |                                               |  |  |
| 50       |                  |                | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,       |  |  |
| 51       | DDRIF_INIT:      |                |                                         |                                               |  |  |
| 52       | 10001.           | mov.1          | #H'00007000,r0                          |                                               |  |  |
| 53       | LOOP1:           | 3.             | 0                                       |                                               |  |  |
| 54       |                  | dt             | r0                                      | - 000                                         |  |  |
| 55       |                  | bf             | LOOP1                                   | ;200µs wait                                   |  |  |
| 56       |                  | nop            |                                         |                                               |  |  |
| 57       |                  | nop            |                                         |                                               |  |  |
| 58       | ;                | -              |                                         |                                               |  |  |
| 59       |                  |                |                                         | ;set dummy read access                        |  |  |
| 60       |                  | mov.l          | @r0,r1                                  |                                               |  |  |
| 61       | ;                | -              |                                         |                                               |  |  |
| 62       |                  |                | #H'FE80000C,r0                          | ;set MIM(31-0bit) address                     |  |  |
| 63       |                  |                | #H'02EE0109,r1                          | ;DRAM refresh disable,DLL enable,DDRIF enable |  |  |
| 64       |                  | mov.⊥          | r1,@r0                                  |                                               |  |  |
| 65       | ;                | -              |                                         |                                               |  |  |
| 66       |                  |                | #H'02EE0309,r1                          | ;Retresh enable                               |  |  |
| 67       |                  | mov.⊥          | r1,@r0                                  |                                               |  |  |
| 68       | ;                | _              |                                         |                                               |  |  |
| 69       |                  |                | #H'FE80001C,r0                          | ;set STR(31-0bit) address                     |  |  |
| 70       |                  |                | #H'00050040,rl                          |                                               |  |  |
| 71       |                  | mov.1          | r1,@r0                                  |                                               |  |  |
| 72       | ;                | -              |                                         |                                               |  |  |
| 73       |                  |                | #H'FE800034,r2                          | ;set SDR(31-Obit) address                     |  |  |
| 74       |                  |                | #H'00000400,r1                          | ;32Mx16bit                                    |  |  |
| 75       |                  | mov.l          | r1,@r2                                  |                                               |  |  |
| 76       | ;                | -              |                                         |                                               |  |  |
| 77       |                  |                | #H'FE800014,r2                          | ;set SCR(31-Obit) address                     |  |  |
| 78       |                  | mov.l          | #H'0000003,r1                           | ;SCR M_CKE enable                             |  |  |
| 79       |                  |                | r1,@r2                                  |                                               |  |  |
| 80       |                  |                | #H'00000001,r1                          | ;SCR NOP                                      |  |  |
| 81       |                  |                | r1,@r2                                  |                                               |  |  |
| 82       |                  |                | #H'00000002,r1                          | ;SCR PREALL                                   |  |  |
| 83       |                  | mov.1          | r1,@r2                                  |                                               |  |  |
| 84<br>85 | i                | morr 1         | #UIFE0000000                            | EMPS DIL onable                               |  |  |
| 85       |                  | mov.l          | #H'FE902000,r3<br>#H'00000000,r4        | ;EMRS DLL enable                              |  |  |
| 86<br>07 |                  | mov.l          |                                         |                                               |  |  |
| 87<br>88 |                  | mov.l          | r4,@r3                                  |                                               |  |  |
| 88<br>89 | i                | motr 1         | ##!00000011                             | SOF NOD                                       |  |  |
| 89<br>90 |                  | mov.l<br>mov.l | #H'00000001,r1                          | ; SCR NOP                                     |  |  |
| 90<br>91 | ;                |                | r1,@r2                                  |                                               |  |  |
| 91<br>92 | ,                | mov.l          | #H'FE900B08,r3                          | ;MRS DLL reset,CAS Latency=2.5,burstlength=2  |  |  |
| 92       |                  | mov.1          | #H'FE900B08,F3<br>r4,@r3                | THE DID TESEL, CAD DALENCY=2.5, DUISTIBUUEZ   |  |  |
| 93<br>94 | ;                | v.1            | ττ, wit J                               |                                               |  |  |
| 94<br>95 | ,                | mov.l          | #H'00000001,r1                          | ; SCR NOP                                     |  |  |
| 95<br>96 |                  | mov.1          | r1,@r2                                  | , DER INDE                                    |  |  |
| 97       |                  | mov.1          | #H'00000002,r1                          | ;SCR PREALL                                   |  |  |
|          |                  |                | 0000002,11                              | . Son Indiad                                  |  |  |



# 3.3 Sample Program Listing: "vhandler.src"(3)

| 98  |         | mov.l | r1,@r2                        |                          |
|-----|---------|-------|-------------------------------|--------------------------|
| 99  |         | mov.l | #H'0000001,rl                 | ;SCR NOP                 |
| 100 |         | mov.l | r1,@r2                        |                          |
| 101 |         | mov.l | #H'00000004,r1                | ;SCR REFA                |
| 102 |         | mov.l | r1,@r2                        |                          |
| 103 |         | mov.l | #H'00000001,r1                | ;SCR NOP                 |
| 104 |         | mov.l | r1,@r2                        |                          |
| 105 |         | mov.l | #H'00000004,r1                | ;SCR REFA                |
| 106 |         | mov.l | r1,@r2                        |                          |
| 107 | ;       |       |                               |                          |
| 108 |         | mov.l | #H'FE900308,r3                | ;MRS Reset Cancel        |
| 109 |         | mov.l | r4,@r3                        |                          |
| 110 | ;       |       |                               |                          |
| 111 |         | mov.l | #H'00001000,r0                |                          |
| 112 | LOOP2:  |       |                               |                          |
| 113 |         | dt    | rO                            |                          |
| 114 |         | bf    | LOOP2                         | ;more then 200 MCLK wait |
| 115 |         | nop   |                               |                          |
| 116 |         | nop   |                               |                          |
| 117 | ;       |       |                               |                          |
| 118 |         | mov.l | <pre>#DDRIF_INIT_END,r0</pre> |                          |
| 119 |         | jmp   | @r0                           |                          |
| 120 |         | nop   |                               |                          |
| 121 | ;       |       |                               |                          |
| 122 |         | .pool |                               |                          |
| 123 | ;       |       |                               |                          |
|     | Omitted |       |                               |                          |



### 4. Documents for Reference

- Software Manual SH-4A Software Manual (REJ09B0003) (The most up-to-date versions of the documents are available on the Renesas Technology Website.)
- Hardware Manual

SH7763 Group Hardware Manual (REJ09B0256)

(The most up-to-date versions of the documents are available on the Renesas Technology Website.)



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Descript |                      |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Dec.03.09 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations

**(ENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

#### © 2009. Renesas Technology Corp., All rights reserved.