# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7263/SH7203 Group

Example of Cache Memory Setting

## Introduction

This application note describes an example of cache-function settings for the SH7263/SH7203.

## **Target Device**

SH7263/SH7203

#### Contents

| 1. | Preface                               | . 2 |
|----|---------------------------------------|-----|
|    |                                       |     |
| 2. | Description of the Sample Application | . 3 |
| 3. | Documents for Reference               | 12  |



#### 1. Preface

#### 1.1 Specifications

The instruction cache and the operand cache are enabled and placed in the write-back mode.

#### 1.2 Modules Used

• Instruction cache and operand cache

#### **1.3** Applicable Conditions

| ٠ | MCU                 | SH7263/SH7203                                                                    |
|---|---------------------|----------------------------------------------------------------------------------|
| ٠ | Operating frequency | Internal clock: 200 MHz                                                          |
|   |                     | Bus clock: 66.67 MHz                                                             |
|   |                     | Peripheral clock: 33.33 MHz                                                      |
| ٠ | Compiler            | SuperH RISC Engine Family C/C++ Compiler Package Ver.9.01 Release01              |
|   |                     | (from Renesas Technology Corp.)                                                  |
| ٠ | Compiler options    | -cpu=sh2afpu -fpu=single -include="\$(WORKSPDIR)\inc"                            |
|   |                     | -object="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gbr=auto -chgincpath            |
|   |                     | -errorpath -global_volatile=0 -opt_range=all -infinite_loop=0 -del_vacant_loop=0 |
|   |                     | -struct_alloc=1 -nologo                                                          |

#### 1.4 Related Application Note

The operation of the sample program in this application note was confirmed with the configuration specified in the application note "Example of SH7263/SH7203 *Initial Configuration*". Please refer to that note in combination with this one.



#### 2. Description of the Sample Application

This sample application employs the instruction cache and operand cache.

#### 2.1 Summary of MCU Functions Used

If the instruction cache and operand cache are enabled (respectively, when the ICE and the OCE bits in the register CCR1 are set to 1), whenever an instruction or data in a cacheable area is accessed, the cache is searched to see if it contains the desired instruction or data. The cache is searched according to the following procedure.

- 1. A single entry is selected by using bits 10 to 4 of the address used to access memory from CPU and the tag addresses at the corresponding entry number in all four ways are read out. At this time, the highest-order three bits of the tag addresses are always cleared to 0.
- 2. Bits 31 to 11 of the address used to access memory are compared with the tag addresses that have been read out. Address comparison is with the tag addresses read out from the entries in all four ways.
- 3. When the result of comparison is a match with a tag address and the selected entry is valid (V=1), a cache hit is said to have occurred. When the comparison does not show a match or the selected entry is not valid (V=0), a cache miss is said to have occurred.
- 4. In the case of a cache hit, the long-word (LW) of data at the position in the data array defined by bits 3 and 2 of the accessed address is read or written.

| Item                   | Description                                                              |  |  |
|------------------------|--------------------------------------------------------------------------|--|--|
| Capacity               | Instruction cache: 8 KB                                                  |  |  |
|                        | Operand cache: 8 KB                                                      |  |  |
| Structure              | Instructions and data are separated; each cache is 4-way set associative |  |  |
| Cache lock function    | Ways 2 and 3 can be locked (only in the operand cache)                   |  |  |
| Line size              | 16 bytes                                                                 |  |  |
| Number of entries/ways | 128                                                                      |  |  |
| Write system           | Write-back and write-through methods are selectable                      |  |  |
| Replacement method     | Least-recently-used (LRU) algorithm                                      |  |  |

#### Table 1Overview of Caches

Note: For details on the caches, refer to the section on *Cache* in the SH7263/SH7203 Group Hardware Manual.



# SH7263/SH7203 Group Example of Cache Memory Setting



Figure 1 Overview of the Cache-Search Scheme

#### 2.2 Procedure for Setting the Module Used

The procedure for setting up the caches is described below.

Cache control register 1 (CCR1) is used to select the cache mode. Once CCR1 has been set, access to areas for which caching has been enabled must only proceed after the CCR1 register has been read (this prevents access to such areas while the cache mode is being updated). Also, program code that manipulates the cache control registers must be executed from an area for which caching is disabled.

This sample application also changes the interrupt mask to prevent the acceptance of interrupt processing that might include access to the cache-enabled spaces while the cache mode is being updated.

Figure 2 is a flow chart showing an example of the procedure used to enable both the instruction cache and operand cache.



Figure 2 Example Flow for Settings Up the Cache



#### 2.3 Description of the Sample Program

The sample program enables the instruction cache and the operand cache, and then writes data equivalent to a single cache entry (line) to external memory (SDRAM). Since the operand cache is enabled (in write-back mode) for the target region of memory, the data are actually written to the cache. That is, the data are not reflected in the external memory (SDRAM).

The section name for the cache manipulation function is adjusted so that the function is placed in a cache-disabled space.

#### 2.4 **Procedure for Processing by the Sample Program**

Table 2 describes how the cache is set up by the sample program. Table 3 describes the macro definitions used in the sample program. Figure 3 shows a flow chart of processing by the sample program.

#### Table 2 Cache Settings

| Address     | Setting     | Description                                                       |
|-------------|-------------|-------------------------------------------------------------------|
| H'FFFC 1000 | H'0000 0909 | ICF = 1; Flushes the instruction cache                            |
|             |             | ICE = 1; Enables the instruction cache                            |
|             |             | OCF = 1; Flushes the operand cache                                |
|             |             | OCE = 1; Enables the operand cache                                |
|             |             | Note: ICF and OCF are always read as 0.                           |
|             |             | Address         Setting           H'FFFC 1000         H'0000 0909 |

#### Table 3 Cache-Related Macro Definitions in the Sample Program

| Macro Definition | Setting | Function                                       |
|------------------|---------|------------------------------------------------|
| CACHE_OFF        | H'0000  | Turns the cache off                            |
| CACHE_I_FLUSH    | H'0080  | Flushes the instruction cache                  |
| CACHE_I_ON       | H'0100  | Enables the instruction cache                  |
| CACHE_O_FLUSH    | H'0001  | Flushes the operand cache                      |
| CACHE_O_ON       | H'0008  | Enables the operand cache                      |
| CACHE_O_WT       | H'0002  | Places the operand cache in write-through mode |



# SH7263/SH7203 Group Example of Cache Memory Setting



Figure 3 Flow of Processing by the Sample Program

#### 2.5 Allocation of Sections in the Sample Program

The #pragma section directive is used with the corresponding extended compiler function to set a section name for the function that actually manipulates the cache control registers.

In the sample program, the area for program code of the io\_set\_cache function is set to the PCACHE section. Only this part of the program is allocated to a cache-disabled space of the SH7263/SH7203. That is, the rest of the program is allocated to a space where caching is performed if it is enabled (the P section).

Section allocation (address specification) is specified by linkage editor options.

Figure 4 shows a memory map for the sample program.



Figure 4 Memory Map of the Sample Program



#### 2.6 Listing of the Sample Program

```
1. Sample Program Listing: main.c (1)
 2. *
 3 *
       System Name: SH7203 Sample Program
 4 *
      File Name : main.c
 5 *
      Contents : sample of cache register
 6 *
     Version : 1.00.00
 7 *
      Model
                : M3A-HS30
      CPU
 8 *
                : SH7203
 9 *
      Compiler : SHC9.1.1.0
 10 *
       Note
                : Sample program to confirm the cache operation.
 11 *
                  <Caution>
 12 *
                  This sample program is for reference
 13 *
                  and its operation is not guaranteed.
 14 *
                  Customers should use this sample program for technical reference
 15 *
                  in software development.
16 *
 17 *
       The information described here may contain technical inaccuracies or
       typographical errors. Renesas Technology Corporation and Renesas Solutions
 18 *
 19 *
       assume no responsibility for any damage, liability, or other loss rising
 20 *
       from these inaccuracies or errors.
 21 *
 2.2 *
       Copyright (C) 2008 Renesas Technology Corp. All Rights Reserved
 23 *
       And Renesas Solutions Corp. All Rights Reserved
 24 *
 25 * history
                 :2008.01.10 ver.1.00.00
 27 #include <machine.h>
 28 #include "iodefine.h"
                           / *iodefine.h is a file automatically generated by the
                               High-performance Embedded Workshop. */
 29
 30
 31 /* ==== Macro definition ==== */
 32 /* ----Cache settings ---- */
 33 #define CACHE_OFF
                        0x0000u
 34 #define CACHE_I_FLUSH 0x0800u
 35 #define CACHE_I_ON
                       0x0100u
 36 #define CACHE_O_FLUSH 0x0008u
                       0x0001u
 37 #define CACHE_O_ON
 38 #define CACHE_IO_ON
                        (CACHE_I_ON | CACHE_O_ON)
 39 #define CACHE_O_WT
                         0x0002u
 40
 41 /* ----SDRAM area address ---- */
 42 #define SDRAM_ADDR1 (unsigned char *)(0x0c00000)
                                                   /*Cache-enabled area */
 43 #define SDRAM_ADDR2 (unsigned char *)(0x2c000000)
                                                   /*Cache-disabled area */
 44
 45 /* ==== Prototype declaration ==== */
 46 void main(void);
 47 int io_set_cache(unsigned int mode);
 48
```

# RENESAS

2. Sample Program Listing: main.c (2) 50 \* Outline : Sample Program main (example of using cache memory) 51 \*-----52 \* Include : 53 \*-----54 \* Declaration : void main(void); 55 \*-----56 \* Function : Example of enabling / disabling cache memory. 57 : After the SDRAM area has been initialized with the operand cache OFF, 58 : a fill operation is performed with the operand cache ON, : and the cached area is compared with its shadow in the cache-disabled space. 59 60 \*-----61 \* Argument : void 62 \*-----63 \* Return Value : void 64 \*-----65 \* Notice : In this sample program, the cache is flushed. Therefore, 66 : a program for initialization that enables the cache will invalidate 67 : the contents of the cache. 69 void main(void) 70 { 71 int i; 72 unsigned char \*ptr1, \*ptr2; 73 74 /\*==== Disabling instruction and operand caches ==== \*/ io\_set\_cache(CACHE\_OFF | CACHE\_I\_FLUSH | CACHE\_O\_FLUSH); 75 76 77 /\*=== Filling SDRAM area with 0 ==== \*/ 78 ptr1 = SDRAM\_ADDR1; 79 for(i=0; i < 16; i++){</pre> 80 \*ptr1++ =0; 81 } 82 83 /\*==== Enabling instruction and operand caches ==== \*/ io\_set\_cache(CACHE\_I\_ON | CACHE\_O\_ON | CACHE\_I\_FLUSH | CACHE\_O\_FLUSH); 84 85 86 /\*==== Filling SDRAM area with 0x55 ==== \*/ 87 ptr1 = SDRAM\_ADDR1; 88 for(i=0; i < 16; i++){</pre> \*ptr1++ = 0x55; 89 90 } 91 92 /\*==== Comparing cache-enabled and cache-disabled spaces ==== \*/ ptr1 = SDRAM\_ADDR1; /\* cache-enabled space \*/ 93 94 ptr2 = SDRAM\_ADDR2; /\* cache-disabled space \*/ 95 96 for(i=0; i < 16; i++){</pre> 97 if(\*ptr1++ == \*ptr2++){ 98 while(1){ 99 /\* Error in operand-cache setting \*/ 100 }



3. Sample Program Listing: main.c (3) 101 } 102 } 103 104 while(1){ 105 /\* Program end \*/ 106 } 107 108 } 109 110 #pragma section CACHE /\* Allocated in the CSO cache-disabled space\*/ 111 112 \* Outline : Cache setting \*\_\_\_\_\_ 113 \_\_\_\_\_ 114 \* Include : #Include "iodefine.h" 115 \*------116 \* Declaration : int io\_set\_cache(unsigned int mode); 117 \*-----118 \* Function : Cache is placed in the mode specified by the argument "mode". 119 \*-----120 \* Argument : unsigned int mode : Combos of the following modes are obtained by logical OR : CACHE\_I\_FLUSH : Instruction cache flush 121 : : CACHE\_I\_ON : Instruction cache enable 122 \* : 123 \* : : CACHE\_O\_FLUSH : Operand cache flush : : CACHE\_O\_ON : Operand cache enable 124 \* 125 : : CACHE\_IO\_ON : Instruction/operand cache ON : CACHE\_O\_WT : Write-through mode 126 : : CACHE\_OFF 127 \* : : Instruction/operand cache disable 128 \*-----129 \* Return Value : 0 : Normally finished 130 \*-----131 \* Notice :non 133 int io\_set\_cache(unsigned int mode) 134 { 135 volatile unsigned long reg; int mask; 136 137 138 /\*==== Setting interrupt mask ==== \*/ mask = get\_imask(); 139 /\* Set to level 15\*/ set\_imask(15); 140 141 /\*=== Setting cache register ==== \*/ 142 143 CCNT.CCR1.LONG = mode; 144 /\*==== Reading cache register ==== \*/ 145 reg = CCNT.CCR1.LONG; 146 147 148 /\*=== Canceling interrupt mask ==== \*/ 149 set\_imask(mask); /\* Set to the original level\*/ 150 151 return 0; 152 } 153 154 /\* End of File \*/



#### 3. Documents for Reference

- Software Manual SH-2A/SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Hardware Manual SH7203 Group Hardware Manual SH7263 Group Hardware Manual The most up-to-date versions of the documents are available on the Renesas Technology Website.



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u> Inquiries <u>http://www.renesas.com/inquiry</u> <u>csc@renesas.com</u>

### **Revision Record**

| Rev.   Date   Page   Summary            |  |
|-----------------------------------------|--|
|                                         |  |
| 1.00 Jun.18.08 — First edition issued   |  |
| 1.01 Dec.17.08 — Source file is updated |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., all rights reserved.