# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7280 Group

## DMAC Dual Address Mode

## Introduction

This application note provides an example of DMA transfer by means of the dual address mode of the direct memory access controller (DMAC) of the SH7285.

## **Target Device**

SH7285

## Contents

| 1. | Preface                               | . 2 |
|----|---------------------------------------|-----|
| 2. | Description of the Sample Application | . 3 |
| 3. | Listing of the Sample Program         | . 9 |
| 4. | Documents for Reference               | 13  |



## 1. Preface

## 1.1 Specifications

- DMA transfer from the on-chip RAM to external SDRAM is performed on DMAC channel 0 in dual address mode.
- Auto-request mode is used to request the DMAC to transfer five sets of 32-bit data (total 20 bytes).

## 1.2 Module Used

• Direct memory access controller (DMAC channel 0)

## 1.3 Applicable Conditions

| ٠ | MCU:                 | SH7285/SH7286/     | SH7243                                               |
|---|----------------------|--------------------|------------------------------------------------------|
| ٠ | Operating frequency: | Internal clock     | 100 MHz                                              |
|   |                      | Bus clock          | 50 MHz                                               |
|   |                      | Peripheral clock   | 50 MHz                                               |
| ٠ | C compiler:          | SuperH RISC eng    | ine family C/C++ compiler package Ver.9.01 Release01 |
|   |                      | from Renesas Tec   | hnology Corp.                                        |
| ٠ | Compiler options:    | -cpu=sh2a -includ  | e="\$(WORKSPDIR)\inc"                                |
|   |                      | -object="\$(CONF   | IGDIR)\\$(FILELEAF).obj" -debug -gbr=auto            |
|   |                      | -chgincpath-error  | path -global_volatile=0 -opt_range=all               |
|   |                      | -infinite_loop=0-c | lel_vacant_loop=0 -struct_alloc=1 -nologo            |



## 2. Description of the Sample Application

This sample program employs the direct memory access controller (DMAC) to perform DMA transfer from the on-chip RAM to external SDRAM in dual address mode.

## 2.1 Summary of MCU Module Used

In dual address mode, both the transfer source and destination are accessed (selected) by an address. The transfer source and destination can be located externally or internally. DMA transfer requires two bus cycles because data are read from the transfer source in a data read cycle and written to the transfer destination in a data write cycle. After the read cycle, the data for transfer are temporarily stored in the DMAC. For example in transfer between external memories, data are read to the DMAC from one region of external memory in a data read cycle, after which data are written to the other region of external memory in a data write cycle.

The flow of data in dual address mode is illustrated in figure 1. A block diagram of the DMAC is shown in figure 2. The settings of the DMAC are listed in table 1.



Figure 1 Flow of Data in Dual Address Mode

## Table 1 Settings of DMAC

| Item                                                                                                     | Setting                                                                                                        |  |
|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| Address mode                                                                                             | Dual address                                                                                                   |  |
| Transfer request                                                                                         | Auto request (transfer requests are made by software)                                                          |  |
| Transfer count                                                                                           | 5 transfers (20 bytes of data in total are transferred)                                                        |  |
| Bus mode                                                                                                 | Burst mode                                                                                                     |  |
| Transfer source address                                                                                  | On-chip RAM (automatic incrementation according to the data size after each transfer)                          |  |
| Transfer destination address                                                                             | SDRAM (H'0C00 0000) in the CS3 space (automatic incrementation according to the data size after each transfer) |  |
| Transfer data size                                                                                       | Longword (32 bits)                                                                                             |  |
| Interrupt                                                                                                | Transfer end interrupt enabled                                                                                 |  |
| Note: For details on the DMAC, refer to the section on the direct memory access controller (DMAC) in the |                                                                                                                |  |

Note: For details on the DMAC, refer to the section on the direct memory access controller (DMAC) in the SH7280 Group Hardware Manual.

# RENESAS



Figure 2 Block Diagram of the DMAC



## 2.2 Procedure for Setting the Module Used

This section describes the procedure for specifying initial settings for operating the DMAC in dual address mode. Autorequest mode is used for requesting transfer. A flowchart of the DMAC initialization is shown in figure 3. For details on registers, refer to the *SH7280 Group Hardware Manual*.



Figure 3 Flowchart of DMAC Initialization



## 2.3 Description of the Sample Program

The operation of the sample program is described in figure 4 and table 2.



Figure 4 Operation in Dual Address Mode

|     | Software Processing                                                                                         | Hardware Processing                                                  |
|-----|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| (1) | Setting the DE bit in CHCR0 to 1 after all the other settings have been specified. (DMAC0 starts operation) | Output of the transfer source address to the internal address bus    |
| (2) | _                                                                                                           | Output of data from the on-chip RAM to the internal data bus         |
| (3) | _                                                                                                           | Output of CSn and WEn signals, address, and data to the external bus |
| (4) |                                                                                                             | Incrementing of SAR0 and DAR0                                        |
| (5) |                                                                                                             | Repeating until DMATCR0 becomes 0                                    |



### 2.4 Usage Notes on Sample Program

In this sample program, addresses where the source and destination areas for transfer start are specified as absolute addresses for clarity. Ensure that sections used by the user program do not overlap with the source and destination regions that start from the absolute addresses.

### 2.5 Procedure for Processing by the Sample Program

In the sample program, DMA transfer of 20-byte data from the on-chip RAM to external SDRAM is performed, after which transfer end interrupt processing is performed to disable DMA transfer.

The register settings for the sample program are listed in table 3. Also, a flowchart of the sample program is shown in figure 5.

| (SAR0)dataDMA destination addressH'FFFE 1004H'0C00 0000Start address of the transfer destination:<br>set to an address in the external memory<br>area*(DAR0)BMA transfer countH'FFFE 1008H'05Transfer count: 5 transfersDMA transfer countH'FFFE 1008H'05Transfer count: 5 transfers(DMATCR0)DMA operation registerH'FFFE 1200H'0001DME = "1":<br>Enable DMA transfer on all channelsDMA extension resourceH'FFFE 1300H'0000Not used for auto request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Register Name          | Address          | Setting         | Description                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| register_0<br>(CHCR0)<br>RLD = "0": Disable reload function<br>DM = "B'01": Increment the destination<br>address<br>SM = "B'0100": Auto request<br>TB = "1": Burst mode<br>TS = "B'0100": Auto request<br>TB = "1": Burst mode<br>TS = "B'10": Longword transfer<br>IE = "1": Enable interrupt requests<br>TE = "1": Enable interrupt requests<br>TE = "0": Disable interrupt requests<br>TE = "0": Disable interrupt requests<br>TE = "0": Disable DMA transfer<br>H'0000 5475 DE = "1": Enable DMA transfer<br>H'0000 54770 IE = "0": Disable interrupt requests<br>TE = "0": Disable DMA transfer<br>DMA source address<br>register_0<br>(SAR0)<br>DMA destination address<br>H'FFFE 1004<br>DMA transfer count<br>register_0<br>(DMATCR0)<br>DMA operation register<br>DMA extension resource<br>H'FFFE 1200 H'0001 DME = "1":<br>Enable DMA transfer on all channels<br>DMA extension resource<br>H'FFFE 1300 H'0000 Not used for auto request | , .                    | H'FFFE 0018      | H'00            | MSTP8 = "0": DMAC operates                                                                                                                                                                                                                                                         |
| H'0000 5470       IE = "0": Disable interrupt requests<br>TE = "0": Clear the transfer end flag<br>DE = "0": Disable DMA transfer         DMA source address<br>register_0<br>(SAR0)       H'FFFE 1000       Address of<br>transfer source<br>data       Start address of the transfer source:<br>set to an address in the on-chip RAM are<br>data         DMA destination address<br>register_0<br>(DAR0)       H'FFFE 1004       H'0C00 0000       Start address of the transfer destination:<br>set to an address in the external memory<br>area*         DMA transfer count<br>register_0<br>(DMATCR0)       H'FFFE 1008       H'05       Transfer count: 5 transfers         DMA operation register<br>(DMAOR)       H'FFFE 1200       H'0001       DME = "1":<br>Enable DMA transfer on all channels         DMA extension resource       H'FFFE 1300       H'0000       Not used for auto request                                            | register_0             | ister_0<br>HCR0) |                 | request<br>RLD = "0": Disable reload function<br>DM = "B'01": Increment the destination<br>address<br>SM = "B'01": Increment the source<br>address<br>RS = "B'0100": Auto request<br>TB = "1": Burst mode<br>TS = "B'10": Longword transfer<br>IE = "1": Enable interrupt requests |
| TE = "0": Clear the transfer end flag<br>DE = "0": Disable DMA transferDMA source address<br>register_0<br>(SAR0)H'FFFE 1000<br>transfer source<br>dataAddress of<br>transfer source<br>dataStart address of the transfer source:<br>set to an address in the on-chip RAM are<br>deten address of the transfer destination:<br>set to an address of the transfer destination:<br>set to an address in the external memory<br>area*DMA destination address<br>(DAR0)H'FFFE 1004<br>H'OC00 0000H'0C00 0000<br>Start address of the transfer destination:<br>set to an address in the external memory<br>area*DMA transfer count<br>register_0<br>(DMATCR0)H'FFFE 1008<br>H'FFFE 1200<br>H'0001H'05<br>DME = "1":<br>Enable DMA transfer on all channelsDMA extension resourceH'FFFE 1300<br>H'0000H'0000Not used for auto request                                                                                                                     |                        |                  | H'0000 5475     | DE = "1": Enable DMA transfer                                                                                                                                                                                                                                                      |
| register_0<br>(SAR0)transfer source<br>dataset to an address in the on-chip RAM are<br>dataDMA destination addressH'FFFE 1004H'0C00 0000Start address of the transfer destination:<br>set to an address in the external memory<br>area*DMA transfer countH'FFFE 1008H'05Transfer count: 5 transfersDMA transfer countH'FFFE 1008H'05Transfer count: 5 transfers(DMATCR0)DMA operation registerH'FFFE 1200H'0001DME = "1":<br>Enable DMA transfer on all channelsDMA extension resourceH'FFFE 1300H'0000Not used for auto request                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                  | H'0000 5470     | TE = "0": Clear the transfer end flag                                                                                                                                                                                                                                              |
| register_0<br>(DAR0)       set to an address in the external memory<br>area*         DMA transfer count       H'FFFE 1008       H'05         register_0<br>(DMATCR0)       Transfer count: 5 transfers         DMA operation register<br>(DMAOR)       H'FFFE 1200       H'0001         DMA extension resource       H'FFFE 1300       H'0000         Not used for auto request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | register_0             | H'FFFE 1000      | transfer source | Start address of the transfer source: set to an address in the on-chip RAM area                                                                                                                                                                                                    |
| register_0<br>(DMATCR0)       H'FFFE 1200       H'0001       DME = "1":<br>Enable DMA transfer on all channels         DMA extension resource       H'FFFE 1300       H'0000       Not used for auto request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | register_0             | H'FFFE 1004      | H'0C00 0000     | set to an address in the external memory                                                                                                                                                                                                                                           |
| (DMAOR)     Enable DMA transfer on all channels       DMA extension resource     H'FFFE 1300     H'0000     Not used for auto request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | register_0             | H'FFFE 1008      | H'05            | Transfer count: 5 transfers                                                                                                                                                                                                                                                        |
| DMA extension resource H'FFFE 1300 H'0000 Not used for auto request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DMA operation register | H'FFFE 1200      | H'0001          | DME = "1":                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                        |                  |                 | Enable DMA transfer on all channels                                                                                                                                                                                                                                                |
| (DMARS0)<br>Note: * Addresses in external memory areas vary with the target board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | selector_0<br>(DMARS0) | H'FFFE 1300      | H'0000          | Not used for auto request                                                                                                                                                                                                                                                          |

#### Table 3 **Register Settings for Sample Program**

Note: Addresses in external memory areas vary with the target board.





Figure 5 Flowchart of Processing by the Sample Program





## 3. Listing of the Sample Program

### 1. Sample Program Listing: main.c (1)

```
1
2
3
         System Name : SH7285 Sample Program
    *
         File Name : main.c
4
         Contents : DMA dual address mode sample program
Version : 1.00.00
5
    *
         Version : 1.000
M3A-HS85
б
    *
         Model
    *
7
    *
                 : SH7285
8
         CPU
    *
9
         Compiler : SHC9.1.1.0
   *
                 : DMA transfer from the on-chip RAM to externally connected
10
         note
    *
11
                  SDRAM is performed using the DMAC in dual address mode.
    *
12
                   Auto request mode is used for requesting the DMAC
    *
13
                   to transfer 5 sets of 32-bit data (total 20 bytes).
    *
14
    *
15
         The information described here may contain technical inaccuracies or
    *
16
         typographical errors. Renesas Technology Corporation and Renesas Solutions
   *
17
         assume no responsibility for any damage, liability, or other loss rising
   *
18
         from these inaccuracies or errors.
    *
19
    *
         Copyright (C) 2008 Renesas Technology Corp. All Rights Reserved
20
   *
21
         AND Renesas Solutions Corp. All Rights Reserved
   *
22
         history : 2008.02.26 ver.1.00.00
23
    *
   24
25
   #include <machine.h>
   #include "iodefine.h"
                      /* SH7285 iodefine */
26
27
28
29
  /* ==== prototype declaration ==== */
30
  void main(void);
31
  void io_init_stbcr(void);
32
   void io_init_dma(unsigned long sar, unsigned long dar, unsigned long num);
33
    /* ==== symbol definition ==== */
34
35
   #define NUM 5
36
   #define SDRAM_ADDR 0x0c00000ul
                            /* DMA source address(SDRAM) */
37
38
  /* ==== RAM allocation variable declaration ==== */
39
   unsigned long Data[NUM];
40
    41
42
    * Outline : Sample program main
    *_____
                             _____
43
    * Include : #include "iodefine.h"
* : #include <machine.h>
44
45
     *_____
46
     * Declaration : void main(void);
47
48
     *_____
49
    * Function : Sample program main
50
    *_____
51
     * Argument
              : void
52
     *_____
                      _____
53
     * Return Value: void
54
    *_____
     * Notice
55
             :
     56
57
```



2. Sample Program Listing: main.c (2)

```
58
    void main(void)
59
    {
       /* ==== Transfer data set ==== */
60
61
       Data[0] = 0x1111111111;
       Data[1] = 0x22222222ul;
62
       Data[2] = 0x33333333331;
63
64
       Data[3] = 0x44444444ul;
       Data[4] = 0x555555551;
65
66
67
       /* ==== Setting of power down mode ==== */
68
       io_init_stbcr();
69
70
       /* ==== Setting of DMAC ==== */
71
       io_init_dma((unsigned long)&Data[0], SDRAM_ADDR, NUM);
72
73
       /* ==== interrupt priority register ==== */
74
       INTC.IPR06.BIT._DMAC0 = 10u;
75
76
       /* ==== clear the interrupt mask ==== */
77
       set_imask(0);
78
79
       /* ==== DMA transfer start ==== */
       DMACO.CHCR.BIT.DE = 1ul;
80
81
82
       while(1){
83
         /* loop */
84
     }
85
    }
86
    87
     * Outline : Exiting module standby mode
88
     *_____
89
     * Include
              : #include "iodefine.h"
90
91
     *_____
92
     * Declaration : void io_init_stbcr(void);
93
     *_____
94
     * Function : Exiting module standby mode
95
     *_____
     * Argument : void
96
97
     *_____
                          _____
     * Return Value: void
98
     *_____
99
100
     * Notice
              :
101
     102
    void io_init_stbcr(void)
103
   {
       /* ==== Setting of power down mode ==== */
104
105
       STB.CR2.BIT._DMAC = 0u; /* Clear the DMAC module standby mode */
106
    }
```



3. Sample Program Listing: main.c (3)

```
107
     * Outline : DMAC setting
108
109
     *_____
     * Include : #include "iodefine.h"
110
     *_____
111
112
     * Declaration : void io_init_dma(unsigned long sar, unsigned long dar,
113
                            unsigned long num);
               :
     *_____
114
     * Function : Setting the DMAC
115
     *_____
116
117
     * Argument : unsigned long sar : transfer source address
             : unsigned long dar : transfer destination address
: unsigned long num : transfer count
118
     *
119
     *_____
120
121
     * Return Value: void
122
     *_____
                   -----
123
     * Notice :
     124
    void io_init_dma(unsigned long sar, unsigned long dar, unsigned long num)
125
126
    {
127
       /* ==== Setting of DMAC ==== */
128
129
       /* ---- DMA operation register(DMAOR) ---- */
130
       DMAC.DMAOR.BIT.DME = 1u; /* DMA master enable */
131
132
       /* ---- DMA source address registers(SAR) ---- */
      DMAC0.SAR = (void *)sar; /* DMA source address */
133
       /* ---- DMA Destination Address Registers(DAR) ---- */
134
      DMAC0.DAR = (void *)dar; /* DMA destination address */
135
136
       /* ---- DMA transfer count registers(DMATCR) ---- */
137
       DMAC0.DMATCR = num;
                                 /* DMA transfer count */
138
        /* ---- DMA channel control registers(CHCR) ---- */
139
140
       DMAC0.CHCR.LONG = 0x00005474ul;
141
             /* 15-14 = b'01 - Destination address is incremented
                                                         */
             /* 13-12 = b'01 - Source address is incremented
                                                         */
142
             /* 11-8 = b'0100- Auto request
                                                         */
143
             /* 7-6 = b'01 - DREQ detected at falling edge
                                                         */
144
145
             /* 5 = b'1 - Burst mode
                                                         */
                                                         */
146
             /* 4-3 = b'10 - Longword unit(four bytes)
             /* 2 = b'1 - Enables an interrupt request
                                                         */
147
             /* 1 = b'0 - Transfer End Flag
                                                         */
148
             /* 0 = b'0 - DMA transfer disabled
149
150
     }
```



4. Sample Program Listing: main.c (4)

| 151 | /*""FUNC COMMENT""*****************   | * * * * * * * * * * * * * * * * * * * * |
|-----|---------------------------------------|-----------------------------------------|
| 152 | * Outline : DMA transfer end in       | terrupt                                 |
| 153 | *                                     |                                         |
| 154 | * Include : #include "iodefine.       | h"                                      |
| 155 | *                                     |                                         |
| 156 | * Declaration : void io_int_dma(voi   |                                         |
| 157 | *                                     |                                         |
| 158 | * Function : 1. Disabling DMA tr      |                                         |
| 159 | * : 2. Clearing the tra               | nsfer end flag                          |
| 160 | * : 3. Disabling interr               | upt requests                            |
| 161 | * : 4. Disabling DMA tr               | ansfer on all the channels              |
| 162 | * : 5. Dummy read                     |                                         |
| 163 | *                                     |                                         |
| 164 | * Argument : void                     |                                         |
| 165 |                                       |                                         |
| 166 | * Return Value: void                  |                                         |
| 167 | *                                     |                                         |
| 168 | * Notice :                            |                                         |
| 169 |                                       | * * * * * * * * * * * * * * * * * * * * |
| 170 | <pre>void io_int_dma(void)</pre>      |                                         |
| 171 | {                                     |                                         |
| 172 | volatile unsigned long dummy;         |                                         |
| 173 |                                       |                                         |
| 174 | DMAC0.CHCR.BIT.DE = 0x00ul;           | /* Clear the DE bit */                  |
| 175 |                                       |                                         |
| 176 | DMAC0.CHCR.BIT.TE = 0x00ul;           | /* Clear the TE bit */                  |
| 177 |                                       |                                         |
| 178 | DMAC0.CHCR.BIT.IE = 0x00ul;           | /* Clear the IE bit */                  |
| 179 |                                       |                                         |
| 180 | DMAC.DMAOR.BIT.DME = 0x00u;           | /* DMA master disable */                |
| 181 |                                       |                                         |
| 182 | <pre>dummy = DMAC0.CHCR.BIT.TE;</pre> |                                         |
| 183 | }                                     |                                         |
| 184 | /* End of File */                     |                                         |
|     |                                       |                                         |



## 4. Documents for Reference

- Software Manual SH-2A, SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Hardware Manual SH7280 Group Hardware Manual The most up-to-date version of this document is available on the Renesas Technology Website.



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Sep.19.08 |             | First edition issued |  |
|      | -         |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**KENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.