

# RX72T Group, RX62T/RX62G Group

# Differences Between the RX72T Group and the RX62T Group

# Summary

This application note is a reference document that lists differences in peripheral modules, I/O registers, and pin functions between the RX72T Group and the RX62T Group. This document also provides important information that needs to be taken into account when replacing the MCU. Unless otherwise indicated the maximum MCU specifications of RX72T Group products with 144 pins (with programmable gain amplifier (PGA) pseudo-differential input and USB pins) and RX62T Group products with 112 pins are described. Refer to the User's Manual: Hardware of each MCU for details of differences in electrical characteristics, usage notes, and setting procedures.

**Target Devices** 

RX72T Group RX62T Group



# Contents

| 1.    | Comparison of Built-In Functions of RX72T Group and RX62T Group                  | 5   |
|-------|----------------------------------------------------------------------------------|-----|
| 2.    | Comparative Overview of Specifications                                           | 7   |
| 2.1   | CPU                                                                              | 7   |
| 2.2   | Operating Modes                                                                  | 9   |
| 2.3   | Address space                                                                    | 10  |
| 2.4   | Resets                                                                           | 13  |
| 2.5   | Voltage Detection Circuit                                                        | 14  |
| 2.6   | Clock Generation Circuit                                                         | 16  |
| 2.7   | Low Power Consumption                                                            | 21  |
| 2.8   | Exception Handling                                                               | 27  |
| 2.9   | Interrupt controller                                                             | 28  |
| 2.10  | Buses                                                                            |     |
| 2.11  | Memory-Protection Unit                                                           | 34  |
| 2.12  | Data Transfer Controller                                                         | 35  |
| 2.13  | I/O Ports                                                                        |     |
| 2.14  | Multi-Function Timer Pulse Unit 3                                                | 40  |
| 2.15  | Port Output Enable 3                                                             | 47  |
| 2.16  | General PWM Timer                                                                | 63  |
| 2.17  | Compare Match Timer                                                              | 73  |
| 2.18  | Watchdog Timer                                                                   | 74  |
| 2.19  | Independent Watchdog Timer                                                       | 76  |
| 2.20  | Serial Communications Interface                                                  | 79  |
| 2.21  | I <sup>2</sup> C Bus Interface                                                   |     |
| 2.22  | CAN Module                                                                       |     |
| 2.23  | Serial Peripheral Interface                                                      | 92  |
| 2.24  | CRC Calculator                                                                   | 96  |
| 2.25  | 12-Bit A/D Converter                                                             |     |
| 2.26  | RAM                                                                              |     |
| 2.27  | Flash Memory                                                                     | 110 |
| 2.28  | Packages                                                                         | 115 |
| 3.    | Comparison of Pin Functions                                                      | 116 |
| 3.1   | 100-Pin Package (RX72T: With PGA Pseudo-Differential Input and USB Pins)         | 116 |
| 3.2   | 100-Pin Package (RX72T: With PGA Pseudo-Differential Input and Without USB Pins) | 121 |
| 3.3   | 100-Pin Package (RX72T: Without PGA Pseudo-Differential Input and USB Pins)      | 126 |
| 4.    | Important Information when Migrating Between MCUs                                | 131 |
| 4.1   | Notes on Pin Design                                                              | 131 |
| 4.1.1 | VCL Pin (External Capacitor)                                                     | 131 |
| 4.1.2 | 2 PLLVCC Pin                                                                     | 131 |



| 4.1.3  | Mode Setting Pins                                                                 | 131 |
|--------|-----------------------------------------------------------------------------------|-----|
| 4.1.4  | Inputting an External Clock                                                       | 131 |
| 4.1.5  | PGA Pseudo-Differential Input–Related Pins (P40 to P42, P44 to P46, PH0, and PH4) | 131 |
| 4.1.6  | Inserting Decoupling Capacitors between AVCC and AVSS Pins                        | 131 |
| 4.2    | Notes on Functional Design                                                        | 132 |
| 4.2.1  | Running RAM Self-Diagnostics on Save Register Banks                               | 132 |
| 4.2.2  | RIIC Operating Voltage Setting                                                    | 132 |
| 4.2.3  | USB Operating Voltage Setting                                                     | 132 |
| 4.2.4  | Exception Vector Table                                                            | 132 |
| 4.2.5  | Voltage Level Setting                                                             | 132 |
| 4.2.6  | Endian Setting                                                                    | 132 |
| 4.2.7  | Option-Setting Memory                                                             | 133 |
| 4.2.8  | Clock Frequency Settings                                                          | 133 |
| 4.2.9  | Main Clock Oscillator                                                             | 133 |
| 4.2.10 | PLL Circuit                                                                       | 133 |
| 4.2.11 | Operation of Main Clock Oscillation Stop Detection Function                       | 133 |
| 4.2.12 | All-Module Clock Stop Mode                                                        | 133 |
| 4.2.13 | Input Buffer Control by DIRQnE Bits (n = 0 to 15)                                 | 134 |
| 4.2.14 | Register Write Protection Function                                                | 134 |
| 4.2.15 | Software Configurable Interrupts                                                  | 134 |
| 4.2.16 | Initialization of Port Direction Register (PDR)                                   | 134 |
| 4.2.17 | Note on Controlling Switching to General I/O Port Pin Operation by POE3           | 134 |
| 4.2.18 | Bus Priority                                                                      | 134 |
| 4.2.19 | Pin Assignments                                                                   | 134 |
| 4.2.20 | Operating Frequencies of the GPTW and MTU3d                                       | 134 |
| 4.2.21 | DMAC Activation by the MTU                                                        | 134 |
| 4.2.22 | MTIOC Pin Output Level when Counter Stopped                                       | 135 |
| 4.2.23 | Note on Timer Mode Register Setting for ELC Event Input                           | 135 |
| 4.2.24 | Port Output Enable                                                                | 135 |
| 4.2.25 | Control in Response to Output Disabling Request on Port Output Enable 3           | 135 |
| 4.2.26 | Setting the Active Level with MTU or GPTW Set to Inverted Output                  | 135 |
| 4.2.27 | Reading Pins in High-Impedance State                                              | 135 |
| 4.2.28 | Note on Using POE and POEG Together                                               | 135 |
| 4.2.29 | General PWM Timer                                                                 | 136 |
| 4.2.30 | Watchdog Timer and Independent Watchdog Timer                                     | 136 |
| 4.2.31 | Eliminating I <sup>2</sup> C Bus Interface Noise                                  | 136 |
| 4.2.32 | 12-Bit A/D Converter                                                              | 136 |
| 4.2.33 | A/D Conversion Start Bit                                                          | 136 |
| 4.2.34 | Restrictions on Comparison Function                                               | 136 |
| 4.2.35 | Generation of A/D Scan Conversion End Interrupt                                   | 136 |
| 4.2.36 | D/A Converter Settings                                                            | 136 |



| 4.2.37 Transferring Firmware to FCU RAM        |     |
|------------------------------------------------|-----|
| 4.2.38 ROM Cache                               |     |
| 4.2.39 Using Flash Memory Programming Commands |     |
| 5. Reference Documents                         | 138 |
| Revision History                               | 140 |



# 1. Comparison of Built-In Functions of RX72T Group and RX62T Group

Table 1.1 is a comparative listing of the built-in functions of RX72T Group and RX62T Group. For details of each function, refer to section 2, Comparative Overview of Specifications, as well as the documents listed in section 5, Reference Documents.

| Function                                                                 | RX62T | RX72T |
|--------------------------------------------------------------------------|-------|-------|
| CPU                                                                      |       | •     |
| Operating modes                                                          |       | •     |
| Address space                                                            |       |       |
| Resets                                                                   |       |       |
| Option-setting memory (OFSM)                                             | *1    | 0     |
| Voltage detection circuit (LVD): RX62T, (LVDA): RX72T                    |       |       |
| Clock generation circuit                                                 |       | •     |
| Clock frequency accuracy measurement circuit (CAC)                       | ×     | 0     |
| Low power consumption                                                    |       | •     |
| Register write protection function                                       | ×     | 0     |
| Exception handling                                                       |       |       |
| Interrupt controller (ICU): RX62T, (ICUC): RX72T                         |       | •     |
| Buses                                                                    |       |       |
| Memory-protection unit (MPU)                                             |       |       |
| DMA controller (DMACAa)                                                  | ×     |       |
| Data transfer controller (DTC): RX62T, (DTCa): RX72T                     |       |       |
| Event link controller (ELC)                                              | ×     | 0     |
| I/O ports                                                                |       |       |
| Multi-function pin controller (MPC)                                      | *2    |       |
| Multi-function timer pulse unit 3 (MTU3): RX62T, (MTU3d): RX72T          |       |       |
| Port output enable 3 (POE3): RX62T, (POE3B): RX72T                       |       |       |
| General PWM timer (GPT/GPTa): RX62T, (GPTW): RX72T                       |       | *3    |
| High resolution PWM waveform generation circuit (HRPWM)                  | *4    | 0     |
| GPT port output enable (POEG)                                            | ×     | 0     |
| 8-bit timer (TMR)                                                        | ×     | 0     |
| Compare match timer (CMT)                                                |       | •     |
| Watchdog timer (WDT): RX62T, (WDTA): RX72T                               |       |       |
| Independent watchdog timer (IWDT): RX62T, (IWDTa): RX72T                 |       |       |
| USB 2.0 FS Host/Function module (USBb)                                   | ×     | 0     |
| Serial communications interface (SCIb): RX62T, (SCIj, SCIi, SCIh): RX72T |       |       |
| I <sup>2</sup> C bus interface (RIIC): RX62T, (RIICa): RX72T             |       |       |
| CAN module (CAN)                                                         |       |       |
| Serial peripheral interface (RSPI): RX62T, (RSPIc): RX72T                |       |       |
| CRC calculator (CRC): RX62T, (CRCA): RX72T                               |       | •     |
| Arithmetic unit for trigonometric functions (TFU)                        | X     | 0     |
| Trusted secure IP (TSIP-Lite)                                            |       | Ō     |
| LIN module (LIN)                                                         | ×     | *5    |
| 12-bit A/D converter (S12ADA): RX62T, (S12ADH): RX72T                    |       |       |
| 10-bit A/D converter (ADA)                                               | 0     | X     |
| 12-bit D/A converter (R12DAb)                                            | X     | 0     |
| Temperature sensor (TEMPS)                                               | X     | 0     |
| Comparator C (CMPC)                                                      | *6    | 0     |
| Data operation circuit (DOC)                                             | ×     | 0     |

#### Table 1.1 Comparison of Built-In Functions of RX72T Group and RX62T Group



| Function     | R | X62T | RX72T               |
|--------------|---|------|---------------------|
| RAM          |   |      | /                   |
| Flash memory |   |      | / 🔺                 |
| Packages     |   |      | <b>\</b> / <b>_</b> |

 $\bigcirc$ : Available,  $\times$ : Unavailable,  $\bigcirc$ : Differs due to added functionality,

▲: Differs due to change in functionality, ■: Differs due to removed functionality.

Notes: 1. Section 31, ROM (Flash Memory for Code Storage), in RX62T Group, RX62G Group User's Manual: Hardware contains a description of functions corresponding to the description of the option setting memory in the documentation of the RX72T Group. For details, refer to 4, Important Information when Migrating Between MCUs.

- 2. Section 15, I/O Ports, in RX62T Group, RX62G Group User's Manual: Hardware contains a description of functions corresponding to the description of the multi-function pin controller in the documentation of the RX72T Group. For details, refer to 4, Important Information when Migrating Between MCUs.
- 3. The GPTa is implemented on the RX62G Group only.
- 4. A description of the HRPWM function appears in the General PWM Timer (GPT) section of RX62T Group, RX62G Group User's Manual: Hardware.
- The description of the SCIh in the documentation of the RX72T Group describes functions corresponding to those described in section 27, LIN Module (LIN), in RX62T Group, RX62G Group User's Manual: Hardware.
- 6. A description of the comparator function appears in the 12-Bit A/D Converter (S12ADB) section of RX62T Group, RX62G Group User's Manual: Hardware.



# 2. Comparative Overview of Specifications

This section presents a comparative overview of specifications, including registers.

In the comparative overview, red text indicates functions which are included only in one of the MCU groups and also functions for which the specifications differ between the two groups.

In the register comparison, red text indicates differences in specifications for registers that are included in both groups and **black text** indicates registers which are included only in one of the MCU groups. Differences in register specifications are not listed.

# 2.1 CPU

Table 2.1 is a comparative overview of CPU, and Table 2.2 is a comparison of CPU registers.

| Item                                  | RX62T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RX72T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item<br>CPU                           | <ul> <li>RX62T</li> <li>Maximum operating frequency:<br/>100 MHz</li> <li>32-bit RX CPU</li> <li>Minimum instruction execution time:<br/>One instruction per state (system<br/>clock cycle)</li> <li>Address space: 4 GB, linear</li> <li>Register set of the CPU <ul> <li>General purpose: Sixteen 32-bit<br/>registers</li> <li>Control: Nine 32-bit registers</li> <li>Accumulator: One 64-bit register</li> </ul> </li> <li>Basic instructions: 73</li> <li>Floating-point instructions: 8</li> <li>DSP instructions: 9</li> </ul> | <ul> <li>RX72T</li> <li>Maximum operating frequency:<br/>200 MHz</li> <li>32-bit RX CPU (RXv3)</li> <li>Minimum instruction execution time:<br/>One instruction per state (system<br/>clock cycle)</li> <li>Address space: 4 GB, linear</li> <li>Register set of the CPU <ul> <li>General purpose: Sixteen 32-bit<br/>registers</li> <li>Control: Ten 32-bit registers</li> <li>Accumulator: Two 72-bit registers</li> </ul> </li> <li>Basic instructions: 77</li> <li>Single-precision floating point<br/>instructions: 11</li> <li>DSP instructions: 23</li> <li>Instructions for register bank save</li> </ul> |
|                                       | <ul> <li>Addressing modes: 10</li> <li>Data arrangement <ul> <li>Instructions: Little endian</li> <li>Data: Selectable between little endian or big endian</li> </ul> </li> <li>On-chip 32-bit multiplier: 32 × 32 → 64 bits</li> <li>On-chip divider: 32 / 32 → 32 bits</li> <li>Barrel shifter: 32 bits</li> <li>Memory-protection unit (MPU)</li> </ul>                                                                                                                                                                             | <ul> <li>Instructions for register bank save function: 2</li> <li>Addressing modes: 11</li> <li>Data arrangement <ul> <li>Instructions: Little endian</li> <li>Data: Selectable between little endian or big endian</li> </ul> </li> <li>On-chip 32-bit multiplier: 32 × 32 → 64 bits</li> <li>On-chip divider: 32 / 32 → 32 bits</li> <li>Barrel shifter: 32 bits</li> <li>Memory-protection unit (MPU)</li> </ul>                                                                                                                                                                                               |
| FPU<br>Register bank<br>save function | <ul> <li>Single-precision floating point (32 bits)</li> <li>Data types and floating-point<br/>exceptions conform to IEEE 754<br/>standard</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>Single-precision floating-point (32 bits)</li> <li>Data types and floating-point<br/>exceptions conform to IEEE 754<br/>standard</li> <li>Fast collective saving and restoration<br/>of the values of CPU registers</li> </ul>                                                                                                                                                                                                                                                                                                                                                                           |
|                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 16 save register banks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Table 2.1 Comparative Overview of CPU



#### Table 2.2 Comparison of CPU Registers

| Register           | Bit | RX62T       | RX72T                        |
|--------------------|-----|-------------|------------------------------|
| EXTB               | —   | —           | Exception table register     |
| ACC (RX62T)        | —   | Accumulator | Accumulator 0, accumulator 1 |
| ACC0, ACC1 (RX72T) |     |             |                              |



# 2.2 Operating Modes

Table 2.3 is a comparative overview of operating modes, and Table 2.4 is a comparison of operating mode–related registers.

| Table 2.3 | <b>Comparative Overview of Operating Modes</b> |
|-----------|------------------------------------------------|
|-----------|------------------------------------------------|

| Item                                          | RX62T            | RX72T                              |
|-----------------------------------------------|------------------|------------------------------------|
| Selection of operating modes by               | Single-chip mode | Single-chip mode                   |
| mode-setting pins on release from reset state | Boot mode        | Boot mode<br>(SCI interface)       |
|                                               |                  | Boot mode (USB interface)          |
|                                               |                  | Boot mode (FINE interface)         |
|                                               | —                | User boot mode                     |
| Selection of operating modes by               | Single-chip mode | Single-chip mode                   |
| register settings                             | —                | User boot mode                     |
|                                               |                  | On-chip ROM disabled extended mode |
|                                               |                  | On-chip ROM enabled extended mode  |
| Selection of endian order                     | MDE pin          | MDE register                       |

#### Table 2.4 Comparison of Operating Mode–Related Registers

| Register | Bit     | RX62T                                  | RX72T                          |
|----------|---------|----------------------------------------|--------------------------------|
| MDMONR   | MD      | —                                      | MD pin status flag             |
|          | MD0     | MD0 pin status flag                    | —                              |
|          | MD1     | MD1 pin status flag                    | —                              |
|          | MDE     | MDE pin status flag                    | —                              |
| MDSR     | IROM    | On-chip ROM startup status flag        | —                              |
|          | BOTS    | Boot mode startup flag                 | —                              |
|          | UBTS    | —                                      | User boot mode startup flag    |
| SYSCR0   | EXBE    | —                                      | External bus enable bit        |
| SYSCR1   | —       | System control register 1              | System control register 1      |
|          |         | Initial values after a reset are diffe | rent.                          |
|          | ECCRAME | —                                      | ECCRAM enable bit              |
| VOLSR    | —       | —                                      | Voltage level setting register |



#### 2.3 Address space

Figure 2.1 is a comparative memory map of single-chip mode on the RX62T: R5F562TAxxxx, Figure 2.2 is a comparative memory map of single-chip mode on the RX62T: R5F562T7xxxx, and Figure 2.3 is a comparative memory map of single-chip mode on the RX62T: R5F562T6xxxx.



Figure 2.1 Comparative Memory Map of Single-Chip Mode (RX62T: R5F562TAxxxx)





Figure 2.2 Comparative Memory Map of Single-Chip Mode (RX62T: R5F562T7xxxx)





Figure 2.3 Comparative Memory Map of Single-Chip Mode (RX62T: R5F562T6xxxx)



# 2.4 Resets

Table 2.5 is a comparative overview of resets, and Table 2.6 is a comparison of reset-related registers.

| Item                             | RX62T                                                   | RX72T                                                                      |
|----------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------|
| RES# pin reset                   | Voltage input to the RES# pin is driven low.            | Voltage input to the RES# pin is driven low.                               |
| Power-on reset                   | VCC rises or falls (voltage detection: VPOR)            | VCC rises (voltage detection:<br>VPOR)                                     |
| Voltage-monitoring reset 0       | —                                                       | VCC falls (voltage detection: Vdet0)                                       |
| Voltage-monitoring reset 1       | VCC falls (voltage detection: Vdet1)                    | VCC falls (voltage detection: Vdet1)                                       |
| Voltage-monitoring reset 2       | VCC falls (voltage detection: Vdet2)                    | VCC falls (voltage detection: Vdet2)                                       |
| Deep software standby reset      | Deep software standby mode is canceled by an interrupt. | Deep software standby mode is canceled by an interrupt.                    |
| Independent watchdog timer reset | The independent watchdog timer underflows.              | The independent watchdog timer<br>underflows or a refresh error<br>occurs. |
| Watchdog timer reset             | The watchdog timer overflows.                           | The watchdog timer underflows or a refresh error occurs.                   |
| Software reset                   |                                                         | Register setting                                                           |

#### Table 2.5 Comparative Overview of Resets

# Table 2.6 Comparison of Resets Registers

| Register | Bit | RX62T                         | RX72T                   |
|----------|-----|-------------------------------|-------------------------|
| RSTSR    | _   | Reset status register         | _                       |
| RSTSR0   | _   | —                             | Reset status register 0 |
| RSTSR1   | _   | —                             | Reset status register 1 |
| RSTSR2   | _   | —                             | Reset status register 2 |
| RSTCSR   | _   | Reset control/status register | —                       |
| IWDTSR   | _   | IWDT status register          | —                       |
| SWRR     | _   | —                             | Software reset register |



# 2.5 Voltage Detection Circuit

Table 2.7 is a comparative overview of voltage detection circuit, and Table 2.8 is a comparison of voltage detection circuit registers.

|                               |                      | RX62T (LVD)                                                                                |                                                                                            | RX72T (LVDA)                                                                               |                                                                                                                                                                         |                                                                                                                                                                         |
|-------------------------------|----------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                          |                      | Voltage<br>Monitoring 1                                                                    | Voltage<br>Monitoring 2                                                                    | Voltage<br>Monitoring 0                                                                    | Voltage<br>Monitoring 1                                                                                                                                                 | Voltage<br>Monitoring 2                                                                                                                                                 |
| VCC<br>monitoring             | Monitored voltage    | Vdet1                                                                                      | Vdet2                                                                                      | Vdet0                                                                                      | Vdet1                                                                                                                                                                   | Vdet2                                                                                                                                                                   |
|                               | Detected<br>event    | Voltage drops<br>past Vdet1.                                                               | Voltage drops<br>past Vdet2.                                                               | Voltage drops<br>past Vdet0.                                                               | Voltage rises or<br>drops past<br>Vdet1.                                                                                                                                | Voltage rises or<br>drops past<br>Vdet2.                                                                                                                                |
|                               | Detection<br>voltage | One level only                                                                             | One level only                                                                             | Selectable<br>between two<br>different levels<br>using<br>OFS1.VDSEL<br>[1:0] bits         | Selectable<br>between five<br>different levels<br>using<br>LVDLVLR.<br>LVD1LVL[3:0]<br>bits                                                                             | Selectable<br>between five<br>different levels<br>using<br>LVDLVLR.<br>LVD2LVL[3:0]<br>bits                                                                             |
|                               | Monitoring<br>flag   | No                                                                                         | No                                                                                         | No                                                                                         | LVD1SR.LVD1<br>MON flag:<br>Monitors<br>whether voltage<br>is higher or<br>lower than<br>Vdet1.                                                                         | LVD2SR.LVD2<br>MON flag:<br>Monitors<br>whether voltage<br>is higher or<br>lower than<br>Vdet2.                                                                         |
|                               |                      | RSTSR.LVD1F<br>flag: Vdet1<br>passage<br>detection                                         | RSTSR.LVD2F<br>flag: Vdet2<br>passage<br>detection                                         | No                                                                                         | LVD1SR.LVD1<br>DET flag: Vdet1<br>passage<br>detection                                                                                                                  | LVD2SR.LVD2<br>DET flag: Vdet2<br>passage<br>detection                                                                                                                  |
| Processing<br>upon<br>voltage | Reset                | Voltage<br>monitoring 1<br>reset                                                           | Voltage<br>monitoring 2<br>reset                                                           | Voltage<br>monitoring 0<br>reset                                                           | Voltage<br>monitoring 1<br>reset                                                                                                                                        | Voltage<br>monitoring 2<br>reset                                                                                                                                        |
| detection                     |                      | Reset when<br>Vdet1 > VCC;<br>CPU restart<br>after specified<br>duration of<br>VCC > Vdet1 | Reset when<br>Vdet2 > VCC;<br>CPU restart<br>after specified<br>duration of<br>Vdet2 > VCC | Reset when<br>Vdet0 > VCC;<br>CPU restart<br>after specified<br>duration of<br>VCC > Vdet0 | Reset when<br>Vdet1 > VCC;<br>CPU restart<br>timing<br>selectable: after<br>specified<br>duration of<br>VCC > Vdet1 or<br>after specified<br>duration of<br>Vdet1 > VCC | Reset when<br>Vdet2 > VCC;<br>CPU restart<br>timing<br>selectable: after<br>specified<br>duration of<br>VCC > Vdet2 or<br>after specified<br>duration of<br>Vdet2 > VCC |

| Table 2.7 | Comparative Overview of Voltage Detection Circuit |
|-----------|---------------------------------------------------|
|-----------|---------------------------------------------------|



RX72T Group, RX62T/RX62G Group

Differences Between the RX72T Group and the RX62T/RX62G Group

|                               |                                   | RX62T (LVD)                              |                                          | RX72T (LVDA)               |                                                                                                                    |                                                                                                                    |
|-------------------------------|-----------------------------------|------------------------------------------|------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Item                          | Item                              |                                          | Voltage<br>Monitoring 2                  | Voltage<br>Monitoring 0    | Voltage<br>Monitoring 1                                                                                            | Voltage<br>Monitoring 2                                                                                            |
| Processing<br>upon<br>voltage | Interrupt                         | Voltage<br>monitoring 1<br>interrupt     | Voltage<br>monitoring 2<br>interrupt     | No                         | Voltage<br>monitoring 1<br>interrupt                                                                               | Voltage<br>monitoring 2<br>interrupt                                                                               |
| detection                     |                                   | Non-maskable<br>interrupt                | Non-maskable<br>interrupt                |                            | Non-maskable<br>interrupt or<br>maskable<br>interrupt,<br>selectable                                               | Non-maskable<br>interrupt or<br>maskable<br>interrupt,<br>selectable                                               |
|                               |                                   | Interrupt<br>request when<br>Vdet1 > VCC | Interrupt<br>request when<br>Vdet2 > VCC |                            | Interrupt<br>request both<br>when Vdet1 ><br>VCC and when<br>VCC > Vdet1,<br>or when one or<br>the other<br>occurs | Interrupt<br>request both<br>when Vdet2 ><br>VCC and when<br>VCC > Vdet2,<br>or when one or<br>the other<br>occurs |
| Digital filter                | Enabled/<br>disabled<br>switching | No digital filter function               | No digital filter function               | No digital filter function | Yes                                                                                                                | Yes                                                                                                                |
|                               | Sampling<br>time                  |                                          |                                          |                            | 1/n LOCO<br>frequency × 2<br>(n: 2, 4, 8, 16)                                                                      | 1/n LOCO<br>frequency × 2<br>(n: 2, 4, 8, 16)                                                                      |
| Event link function           |                                   | No                                       | No                                       | No                         | Yes<br>Output of event<br>signal at<br>detection of<br>Vdet passage                                                | Yes<br>Output of event<br>signal at<br>detection of<br>Vdet passage                                                |

#### Table 2.8 Comparison of Voltage Detection Circuit Registers

| Register | Bit | RX62T (LVD)                                                  | RX72T (LVDA)                                       |
|----------|-----|--------------------------------------------------------------|----------------------------------------------------|
| RSTSR    |     | Reset status register                                        | —                                                  |
| LVDKEYR  | —   | Key code register for low-voltage detection control register | _                                                  |
| LVDCR    | —   | Low-voltage detection control register                       | _                                                  |
| LVD1CR1  | —   | —                                                            | Voltage monitoring 1 circuit<br>control register 1 |
| LVD1SR   | —   | —                                                            | Voltage monitoring 1 circuit status register       |
| LVD2CR1  | —   | —                                                            | Voltage monitoring 2 circuit<br>control register 1 |
| LVD2SR   | —   | —                                                            | Voltage monitoring 2 circuit status register       |
| LVCMPCR  | —   | —                                                            | Voltage monitoring circuit control register        |
| LVDLVLR  | —   | —                                                            | Voltage detection level select register            |
| LVD1CR0  |     | —                                                            | Voltage monitoring 1 circuit<br>control register 0 |
| LVD2CR0  |     | —                                                            | Voltage monitoring 2 circuit<br>control register 0 |



# 2.6 Clock Generation Circuit

Table 2.9 is a comparative overview of clock generation circuit, and Table 2.10 is a comparison of clock generation circuit registers.

| Item | RX62T                                                                                                           | RX72T                                                                                                                                                                                                                                                                                                                                   |
|------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use  | <ul> <li>Generates the system clock (ICLK)<br/>supplied to the CPU, DTC, MTU3, GPT<br/>ROM, and RAM.</li> </ul> | <ul> <li>Generates the system clock (ICLK)<br/>supplied to the CPU, DMAC, DTC,<br/>code flash memory, and RAM.</li> <li>Generates the peripheral module clock<br/>(PCLKA) supplied to the RSPI, SCIi,<br/>MTU3 (internal peripheral buses),<br/>GPTW (internal peripheral buses), and<br/>HRPWM (internal peripheral buses).</li> </ul> |
|      | <ul> <li>Generates the peripheral module clock<br/>(PCLK) supplied to the peripheral<br/>modules.</li> </ul>    | Generates the peripheral module clock<br>(PCLKB) supplied to peripheral<br>modules.                                                                                                                                                                                                                                                     |
|      |                                                                                                                 | <ul> <li>Generates the counter reference clock<br/>for the peripheral module supplied to<br/>the MTU3 and GPTW and the<br/>reference clock (PCLKC) for the<br/>HRPWM.</li> </ul>                                                                                                                                                        |
|      |                                                                                                                 | <ul> <li>Generates the peripheral module<br/>clocks (for analog conversion)<br/>(PCLKD) supplied to S12AD.</li> </ul>                                                                                                                                                                                                                   |
|      |                                                                                                                 | • Generates the flash-IF clock (FCLK) supplied to the flash interface.                                                                                                                                                                                                                                                                  |
|      |                                                                                                                 | Generates the external bus clock     (BCLK) supplied to the external bus.                                                                                                                                                                                                                                                               |
|      |                                                                                                                 | • Generates the USB clock (UCLK) supplied to the USBb.                                                                                                                                                                                                                                                                                  |
|      |                                                                                                                 | • Generates the CAC clock (CACCLK) supplied to the CAC.                                                                                                                                                                                                                                                                                 |
|      |                                                                                                                 | • Generates the CAN clock (CANMCLK) supplied to the CAN.                                                                                                                                                                                                                                                                                |
|      | <ul> <li>Generates the on-chip oscillator clock<br/>(IWDTCLK) supplied to the IWDT.</li> </ul>                  | <ul> <li>Generates the IWDT-dedicated clock<br/>(IWDTCLK) supplied to the IWDT.</li> </ul>                                                                                                                                                                                                                                              |

 Table 2.9
 Comparative Overview of Clock Generation Circuit



| Item                      | RX62T                                                                          | RX72T                                                                             |
|---------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Operating                 | ICLK: 8 to 100 MHz                                                             | • ICLK: 200 MHz (max.)                                                            |
| frequency                 | • PCLK: 8 to 50 MHz                                                            | • PCLKA: 120 MHz (max.)                                                           |
|                           |                                                                                | • PCLKB: 60 MHz (max.)                                                            |
|                           |                                                                                | • PCLKC: 200 MHz (max.)                                                           |
|                           |                                                                                | PCLKD: 8 MHz to 60 MHz (for                                                       |
|                           |                                                                                | conversion with 12-bit A/D converter)                                             |
|                           |                                                                                | • FCLK:                                                                           |
|                           |                                                                                | — 4 MHz to 60 MHz                                                                 |
|                           |                                                                                | (for programming and erasing the code flash memory and data flash memory)         |
|                           |                                                                                | — 60 MHz (max.)                                                                   |
|                           |                                                                                | (for reading from the data flash memory)                                          |
|                           |                                                                                | • BCLK: 60 MHz (max.)                                                             |
|                           |                                                                                | BCLK pin output: 40 MHz (max.)                                                    |
|                           |                                                                                | • UCLK: 48 MHz (max.)                                                             |
|                           |                                                                                | CACCLK: Same as clocks from                                                       |
|                           |                                                                                | respective oscillators.                                                           |
|                           |                                                                                | CANMCLK: 24 MHz (max.)                                                            |
|                           | IWDTCLK: 125 kHz (typ.)                                                        | IWDTCLK: 120 kHz                                                                  |
|                           | <ul> <li>Clock frequency setting limit:<br/>ICLK ≥ PCLK recommended</li> </ul> | <ul> <li>Clock frequency setting limit:<br/>ICLK ≥ BCLK, PCLKC ≥ PCLKA</li> </ul> |
|                           |                                                                                | ≥ PCLKB                                                                           |
| Main clock                | Resonator frequency:                                                           | Resonator frequency:                                                              |
| oscillator                | 8 MHz to 12.5 MHz                                                              | 8 MHz to 24 MHz                                                                   |
|                           |                                                                                | External clock input frequency:<br>24 MHz (max.)                                  |
|                           | Connectable resonator or additional<br>circuit:                                | Connectable resonator or additional<br>circuit:                                   |
|                           | ceramic resonator, crystal resonator                                           | ceramic resonator, crystal resonator                                              |
|                           | Connection pins: EXTAL, XTAL                                                   | Connection pins: EXTAL, XTAL                                                      |
|                           | Oscillation stop detection function:                                           | Oscillation stop detection function:                                              |
|                           | When oscillation stop is detected on                                           | When oscillation stop is detected on                                              |
|                           | the main clock oscillator, the clock source is switched to the internal        | the main clock, the system clock<br>source is switched to LOCO, and               |
|                           | oscillator, and the MTU3 and GPT pins                                          | MTU3 and GPTW output can be                                                       |
|                           | are driven high-impedance.                                                     | forcedly driven high-impedance.                                                   |
| PLL frequency             | Input clock source: Main clock                                                 | Input clock source: Main clock, HOCO                                              |
| synthesizer               | Input pulse frequency division ratio: 1                                        | Input pulse frequency division ratio:<br>Selectable among 1, 2, and 3             |
|                           | Input frequency: 8 MHz to 12.5 MHz                                             | <ul> <li>Input frequency: 8 MHz to 24 MHz</li> </ul>                              |
|                           | <ul> <li>Frequency multiplication ratio: 8</li> </ul>                          | <ul> <li>Frequency multiplication ratio:<br/>Selectable from 10 to 30</li> </ul>  |
|                           | Output clock frequency:                                                        | <ul> <li>Output clock frequency of the PLL</li> </ul>                             |
|                           | 64 MHz to 100 MHz                                                              | frequency synthesizer:<br>120 MHz to 240 MHz                                      |
| High-speed on-            |                                                                                | Selectable among 16 MHz, 18 MHz,                                                  |
| chip oscillator           |                                                                                | and 20 MHz                                                                        |
| (HOCO)                    |                                                                                | HOCO power supply control                                                         |
| Low-speed on-             | I                                                                              | Oscillation frequency: 240 kHz                                                    |
| chip oscillator<br>(LOCO) |                                                                                |                                                                                   |



| Item                              | RX62T                          | RX72T                                                                                                                  |
|-----------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| IWDT-dedicated on-chip oscillator | Oscillation frequency: 125 kHz | Oscillation frequency: 120 kHz                                                                                         |
| Control of output<br>on BCLK pin  |                                | <ul> <li>Selectable between BCLK clock output<br/>or high output</li> <li>Selectable between BCLK or BCLK/2</li> </ul> |
| Event link<br>function (output)   | _                              | Detection of stopping of the main clock oscillator                                                                     |
| Event link<br>function (input)    | —                              | Switching of the clock source to the low-<br>speed on-chip oscillator                                                  |



| Register | Bit       | RX62T                                     | RX72T                                               |
|----------|-----------|-------------------------------------------|-----------------------------------------------------|
| SCKCR    |           | System clock control register             | System clock control register                       |
|          |           | Initial values after a reset are differen | nt.                                                 |
|          | PCKD[3:0] | —                                         | Peripheral module clock D (PCLKD) select bits       |
|          | PCKC[3:0] | —                                         | Peripheral module clock C (PCLKC) select bits       |
|          | PCK[3:0]  | Peripheral module clock select bits       |                                                     |
|          | PCKB[3:0] |                                           | Peripheral module clock B (PCLKB) select bits       |
|          | PCKA[3:0] | —                                         | Peripheral module clock A (PCLKA) select bits       |
|          | BCK[3:0]  | _                                         | External bus clock (BCLK) select bits               |
|          | PSTOP1    | —                                         | BCLK pin output control bit                         |
|          | ICK[3:0]  | System clock select bits                  | System clock (ICLK) select bits                     |
|          |           | b27 b24<br>0 0 0 0: ×8                    | b27 b24<br>0 0 0 0: 1/1                             |
|          |           | 0 0 0 1: ×4                               | 0 0 0 1: 1/2                                        |
|          |           | 0 0 1 0: ×2                               | 0 0 1 0: 1/4                                        |
|          |           | 0 0 1 1: ×1                               | 0 0 1 1: <mark>1/8</mark>                           |
|          |           |                                           | 0 1 0 0: 1/16                                       |
|          |           |                                           | 0 1 0 1: 1/32                                       |
|          |           |                                           | 0 1 1 0: 1/64                                       |
|          |           | Settings other than the above are         | Settings other than the above are                   |
|          |           | prohibited.                               | prohibited.                                         |
|          | FCK[3:0]  |                                           | FlashIF clock (FCLK) select bits                    |
| MEMWAIT  |           |                                           | Memory wait cycle setting register                  |
| SCKCR2   | _         |                                           | System clock control register 2                     |
| SCKCR3   |           |                                           | System clock control register 3                     |
| PLLCR    |           |                                           | PLL control register                                |
| PLLCR2   |           |                                           | PLL control register 2                              |
| BCKCR    |           |                                           | External bus clock control register                 |
| MOSCCR   |           |                                           | Main clock oscillator control register              |
| LOCOCR   |           | —                                         | Low-speed on-chip oscillator control<br>register    |
| ILOCOCR  | —         | —                                         | IWDT-dedicated on-chip oscillator control register  |
| HOCOCR   |           | _                                         | High-speed on-chip oscillator<br>control register   |
| HOCOCR2  | —         | —                                         | High-speed on-chip oscillator<br>control register 2 |
| OSCOVFSR |           |                                           | Oscillation stabilization flag register             |
| OSTDCR   | OSTDIE    | —                                         | Oscillation stop detection interrupt enable bit     |
|          | OSTDF     | Oscillation stop detection flag           |                                                     |
|          | KEY[7:0]  | OSTDCR key code                           | —                                                   |
| OSTDSR   | _         | —                                         | Oscillation stop detection status register          |
| MOSCWTCR | —         | —                                         | Main clock oscillator wait control register         |



# Differences Between the RX72T Group and the RX62T/RX62G Group

| Register | Bit | RX62T | RX72T                                                          |
|----------|-----|-------|----------------------------------------------------------------|
| MOFCR    |     |       | Main clock oscillator function control<br>register             |
| HOCOPCR  |     |       | High-speed on-chip oscillator power<br>supply control register |



#### 2.7 Low Power Consumption

Table 2.11 is a comparative overview of low power consumption, Table 2.12 is a comparison of procedures for entering and exiting low power consumption modes and operating states in each mode, and Table 2.13 is a comparison of low power consumption registers.

| Item                                                  | RX62T                                                                                                                                 | RX72T                                                                                                                                                                                                                      |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reduced power<br>consumption by<br>switching clocks   | The frequency division ratio is settable<br>independently for the system clock<br>(ICLK) and peripheral module clocks<br>(PCLK).      | The frequency division ratio is settable<br>independently for the system clock<br>(ICLK), peripheral module clocks<br>(PCLKA, PCLKB, PCLKC, and<br>PCLKD), external bus clock (BCLK),<br>and flash interface clock (FCLK). |
| BCLK output control<br>function                       | —                                                                                                                                     | It is possible to select between BCLK output and high output.                                                                                                                                                              |
| Module stop function                                  | Functions can be stopped<br>independently for each peripheral<br>module.                                                              | Functions can be stopped<br>independently for each peripheral<br>module.                                                                                                                                                   |
| Function for transition to low power consumption mode | It is possible to transition to low power<br>consumption modes that stop the<br>CPU, peripheral modules, and<br>oscillator.           | It is possible to transition to low power<br>consumption modes that stop the<br>CPU, peripheral modules, and<br>oscillator.                                                                                                |
| Low power consumption function                        | <ul> <li>Sleep mode</li> <li>All-module clock stop mode</li> <li>Software standby mode</li> <li>Deep software standby mode</li> </ul> | <ul> <li>Sleep mode</li> <li>All-module clock stop mode</li> <li>Software standby mode</li> <li>Deep software standby mode</li> </ul>                                                                                      |

Table 2.11 Comparative Overview of Low Power Consumption



| Table 2.12 | Comparison of Procedures for Entering and Exiting Low Power Consumption Modes and |
|------------|-----------------------------------------------------------------------------------|
|            | Operating States in Each Mode                                                     |

| Mode                     | Entering and Exiting Low Power<br>Consumption Modes and                | DVCOT                                                | DV70T                                                |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
|                          | Operating States                                                       | RX62T                                                | RX72T                                                |
| Sleep mode               | Transition method                                                      | Control register<br>+ instruction                    | Control register<br>+ instruction                    |
|                          | Method of cancellation other than reset                                | Interrupt                                            | Interrupt                                            |
|                          | State after cancellation                                               | Program execution<br>state (interrupt<br>processing) | Program execution<br>state (interrupt<br>processing) |
|                          | Main clock oscillator                                                  | Operation                                            | Operation possible                                   |
|                          | High-speed on-chip oscillator                                          | _                                                    | Operation possible                                   |
|                          | Low-speed on-chip oscillator                                           |                                                      | Operation possible                                   |
|                          | IWDT-dedicated on-chip oscillator                                      | Operation                                            | Operation possible                                   |
|                          | PLL                                                                    | Operation                                            | Operation possible                                   |
|                          | CPU                                                                    | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | On-chip RAM<br>(0000 0000h to 0000 3FFFh): RX62T<br>RAM, ECCRAM: RX72T | Operation (retained)                                 | Operation possible<br>(retained)                     |
|                          | Flash memory                                                           | Operation                                            | Operation                                            |
|                          | USB 2.0 Host/Function module (USBb)                                    |                                                      | Operation possible                                   |
|                          | Watchdog timer<br>(WDT: RX62T, WDTA: RX72T)                            | Operation                                            | Stopped (retained)                                   |
|                          | Independent watchdog timer<br>(IWDT: RX62T, IWDTa: RX72T)              | Operation                                            | Operation possible                                   |
|                          | Port output enable<br>(POE3: RX62T, POE3B: RX72T)                      | Operation possible                                   | Operation possible                                   |
|                          | 8-bit timer (unit 0, unit 1) (TMR)                                     | _                                                    | Operation possible                                   |
|                          | Voltage detection circuit                                              | Operation                                            | Operation possible                                   |
|                          | Power-on reset circuit                                                 | Operation                                            | Operation                                            |
|                          | Peripheral modules                                                     | Operation                                            | Operation possible                                   |
|                          | I/O ports                                                              | Operation                                            | Operation                                            |
| All-module<br>clock stop | Transition method                                                      | Control register<br>+ instruction                    | Control register<br>+ instruction                    |
| node                     | Method of cancellation other than reset                                | Interrupt                                            | Interrupt                                            |
|                          | State after cancellation                                               | Program execution<br>state (interrupt<br>processing) | Program execution<br>state (interrupt<br>processing) |
|                          | Main clock oscillator                                                  | Operation                                            | Operation possible                                   |
|                          | High-speed on-chip oscillator                                          |                                                      | Operation possible                                   |
|                          | Low-speed on-chip oscillator                                           | <u> _</u>                                            | Operation possible                                   |
|                          | IWDT-dedicated on-chip oscillator                                      | Operation                                            | Operation possible                                   |
|                          | PLL                                                                    | Operation                                            | Operation possible                                   |
|                          | CPU                                                                    | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | On-chip RAM<br>(0000 0000h to 0000 3FFFh): RX62T<br>RAM, ECCRAM: RX72T | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | Flash memory                                                           | Stopped (retained)                                   | Stopped (retained)                                   |



|                          | Entering and Exiting Low Power                                         |                                                      |                                                      |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| Mada                     | Consumption Modes and                                                  | DYCOT                                                | DYZOT                                                |
| Mode                     | Operating States                                                       | RX62T                                                | RX72T                                                |
| All-module               | USB 2.0 Host/Function module (USBb)                                    |                                                      | Stopped                                              |
| clock stop<br>mode       | Watchdog timer<br>(WDT: RX62T, WDTA: RX72T)                            | Operation                                            | Stopped (retained)                                   |
|                          | Independent watchdog timer<br>(IWDT: RX62T, IWDTa: RX72T)              | Operation                                            | Operation possible                                   |
|                          | Port output enable<br>(POE3: RX62T, POE3B: RX72T)                      | Operation possible*1                                 | Operation possible*1                                 |
|                          | 8-bit timer (unit 0, unit 1) (TMR)                                     | —                                                    | Operation possible                                   |
|                          | Voltage detection circuit                                              | Operation                                            | Operation possible                                   |
|                          | Power-on reset circuit                                                 | Operation                                            | Operation                                            |
|                          | Peripheral modules                                                     | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | I/O ports                                                              | Retained                                             | Retained                                             |
| Software<br>standby mode | Transition method                                                      | Control register<br>+ instruction                    | Control register<br>+ instruction                    |
| -                        | Method of cancellation other than reset                                | Interrupt                                            | Interrupt                                            |
|                          | State after cancellation                                               | Program execution<br>state (interrupt<br>processing) | Program execution<br>state (interrupt<br>processing) |
|                          | Main clock oscillator                                                  | Stopped                                              | Stopped                                              |
|                          | High-speed on-chip oscillator                                          |                                                      | Stopped                                              |
|                          | Low-speed on-chip oscillator                                           |                                                      | Stopped                                              |
|                          | IWDT-dedicated on-chip oscillator                                      | Stopped                                              | Operation possible                                   |
|                          | PLL                                                                    | Stopped                                              | Stopped                                              |
|                          | CPU                                                                    | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | On-chip RAM<br>(0000 0000h to 0000 3FFFh): RX62T<br>RAM, ECCRAM: RX72T | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | Flash memory                                                           | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | USB 2.0 Host/Function module (USBb)                                    | _                                                    | Stopped                                              |
|                          | Watchdog timer<br>(WDT: RX62T, WDTA: RX72T)                            | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | Independent watchdog timer<br>(IWDT: RX62T, IWDTa: RX72T)              | Stopped (retained)                                   | Operation possible                                   |
|                          | Port output enable<br>(POE3: RX62T, POE3B: RX72T)                      | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | 8-bit timer (unit 0, unit 1) (TMR)                                     | _                                                    | Stopped (retained)                                   |
|                          | Voltage detection circuit                                              | Operation                                            | Operation possible                                   |
|                          | Power-on reset circuit                                                 | Operation                                            | Operation                                            |
|                          | Peripheral modules                                                     | Stopped (retained)                                   | Stopped (retained)                                   |
|                          | I/O ports                                                              | Retained                                             | Retained                                             |



| Mode                          | Entering and Exiting Low Power<br>Consumption Modes and<br>Operating States | RX62T                                            | RX72T                                            |
|-------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| Deep software<br>standby mode | Transition method                                                           | Control register<br>+ instruction                | Control register<br>+ instruction                |
|                               | Method of cancellation other than reset                                     | Interrupt                                        | Interrupt                                        |
|                               | State after cancellation                                                    | Program execution<br>state (reset<br>processing) | Program execution<br>state (reset<br>processing) |
|                               | Main clock oscillator                                                       | Stopped                                          | Stopped                                          |
|                               | High-speed on-chip oscillator                                               |                                                  | Stopped                                          |
|                               | Low-speed on-chip oscillator                                                |                                                  | Stopped                                          |
|                               | IWDT-dedicated on-chip oscillator                                           | Stopped                                          | Stopped (undefined)                              |
|                               | PLL                                                                         | Stopped                                          | Stopped                                          |
|                               | CPU                                                                         | Stopped (undefined)                              | Stopped (undefined)                              |
|                               | On-chip RAM<br>(0000 0000h to 0000 3FFFh): RX62T<br>RAM, ECCRAM: RX72T      | Stopped (undefined)                              | Stopped (undefined)                              |
|                               | Flash memory                                                                | Stopped (retained)                               | Stopped (retained)                               |
|                               | USB 2.0 Host/Function module (USBb)                                         | —                                                | Stopped (undefined)                              |
|                               | Watchdog timer<br>(WDT: RX62T, WDTA: RX72T)                                 | Stopped (undefined)                              | Stopped (undefined)                              |
|                               | Independent watchdog timer<br>(IWDT: RX62T, IWDTa: RX72T)                   | Stopped (undefined)                              | Stopped (undefined)                              |
|                               | Port output enable<br>(POE3: RX62T, POE3B: RX72T)                           | Stopped (undefined)                              | Stopped (undefined)                              |
|                               | 8-bit timer (unit 0, unit 1) (TMR)                                          | <u> </u>                                         | Stopped (undefined)                              |
|                               | Voltage detection circuit                                                   | Operation                                        | Operation possible                               |
|                               | Power-on reset circuit                                                      | Operation                                        | Operation                                        |
|                               | Peripheral modules                                                          | Stopped (undefined)                              | Stopped (undefined)                              |
| Notoo: "Operation             | I/O ports                                                                   | Retained                                         | Retained                                         |

Notes: "Operation possible" means that whether the state is operating or stopped is controlled by the control register setting.

"Stopped (retained)" means that internal register values are retained and internal operations are suspended.

"Stopped (undefined)" means that internal register values are undefined and power is not supplied to the internal circuit.

1. If POE interrupts are enabled and a POE interrupt source occurs while the chip is in all-module clock stop mode, return from all-module clock stop mode does not occur but the state of the interrupt source flag is retained. If a different source initiates return from all-module clock stop mode in this state, the POE interrupt is generated after the return.



#### Table 2.13 Comparison of Low Power Consumption Registers

| Register | Bit      | RX62T                                                | RX72T                                                                                         |
|----------|----------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| SBYCR    | STS[4:0] | Standby timer select bits                            | —                                                                                             |
|          | OPE      |                                                      | Output port enable bit                                                                        |
| MSTPCRA  | MSTPA2   |                                                      | 8-bit timer 7/6 (unit 3) module stop                                                          |
|          |          |                                                      | bit                                                                                           |
|          | MSTPA3   | —                                                    | 8-bit timer 5/4 (unit 2) module stop                                                          |
|          |          |                                                      | bit                                                                                           |
|          | MSTPA4   | —                                                    | 8-bit timer 3/2 (unit 1) module stop bit                                                      |
|          | MSTPA5   | —                                                    | 8-bit timer 1/0 (unit 0) module stop bit                                                      |
|          | MSTPA7   | General PWM timer module stop bit                    | General PWM timer/high<br>resolution PWM/GPTW-dedicated<br>port output enable module stop bit |
|          | MSTPA19  | —                                                    | 12-bit D/A converter module stop<br>bit                                                       |
|          | MSTPA23  | 10-bit A/D converter module stop                     | 12-bit A/D converter (unit 2) module stop bit                                                 |
|          | MSTPA24  | 12-bit A/D converter control section module stop bit | Module stop A24 bit                                                                           |
|          | MSTPA27  | · ·                                                  | Module stop A27 bit                                                                           |
|          | MSTPA28  | Data transfer controller module                      | DMA controller/data transfer                                                                  |
|          |          | stop bit                                             | controller module stop bit                                                                    |
|          | MSTPA29  | —                                                    | Module stop A29 bit                                                                           |
| MSTPCRB  | MSTPB4   | _                                                    | Serial communication interface 12 module stop bit                                             |
|          | MSTPB6   |                                                      | Data operation circuit module stop bit                                                        |
|          | MSTPB7   | LIN module stop bit                                  | —                                                                                             |
|          | MSTPB9   |                                                      | Event link controller module stop<br>bit                                                      |
|          | MSTPB10  | —                                                    | Comparator C module stop bit                                                                  |
|          | MSTPB19  |                                                      | Universal serial bus 2.0 FS interface module stop bit                                         |
|          | MSTPB25  |                                                      | Serial communication interface 6<br>module stop bit                                           |
|          | MSTPB26  | _                                                    | Serial communication interface 5 module stop bit                                              |
|          | MSTPB29  | Serial communication interface 2 module stop bit     |                                                                                               |
|          | MSTPB31  | Serial communication interface 0 module stop bit     | _                                                                                             |
| MSTPCRC  | MSTPC6   |                                                      | ECCRAM module stop bit                                                                        |
|          | MSTPC19  | —                                                    | CAC module stop bit                                                                           |
|          | MSTPC24  |                                                      | Serial communication interface 11 module stop bit                                             |
|          | MSTPC26  | —                                                    | Serial communication interface 9<br>module stop bit                                           |
|          | MSTPC27  | —                                                    | Serial communication interface 8                                                              |
| MSTPCRD  |          |                                                      | module stop bit<br>Module stop control register D                                             |
| RSTCKCR  |          |                                                      | Sleep mode return clock source                                                                |
| NOTOROR  |          |                                                      | switching register                                                                            |



| Register | Bit | RX62T                                  | RX72T                                    |
|----------|-----|----------------------------------------|------------------------------------------|
| DPSBYCR  |     | Deep standby control register          | Deep standby control register            |
|          |     | Initial values after a reset are diffe | erent.                                   |
| DPSWCR   |     | Deep standby wait control registe      | r —                                      |
| DPSIER   |     | Deep standby interrupt enable register | _                                        |
| DPSIER0  |     | —                                      | Deep standby interrupt enable register 0 |
| DPSIER1  | —   | _                                      | Deep standby interrupt enable register 1 |
| DPSIER2  | —   | _                                      | Deep standby interrupt enable register 2 |
| DPSIFR   | —   | Deep standby interrupt flag register   | _                                        |
| DPSIFR0  |     | —                                      | Deep standby interrupt flag register 0   |
| DPSIFR1  |     | —                                      | Deep standby interrupt flag register 1   |
| DPSIFR2  |     | —                                      | Deep standby interrupt flag register 2   |
| DPSIEGR  |     | Deep standby interrupt edge register   | _                                        |
| DPSIEGR0 | —   | —                                      | Deep standby interrupt edge register 0   |
| DPSIEGR1 | —   | _                                      | Deep standby interrupt edge register 1   |
| DPSIEGR2 | —   | —                                      | Deep standby interrupt edge register 2   |
| RSTSR    |     | Reset status register                  | —                                        |



# 2.8 Exception Handling

Table 2.14 is a comparative listing of vectors, and Table 2.15 is a comparative listing of instructions for returning from exception handling routines.

| Item                                                                                      |                           | RX62T                           | RX72T                         |
|-------------------------------------------------------------------------------------------|---------------------------|---------------------------------|-------------------------------|
| Undefined instruction exception                                                           |                           | Fixed vector table              | Exception vector table (EXTB) |
| Privileged instruction exception                                                          |                           | Fixed vector table              | Exception vector table (EXTB) |
| Access ex                                                                                 | ception                   | Fixed vector table              | Exception vector table (EXTB) |
| Floating-point exception (RX62T)/<br>single-precision floating-point<br>exception (RX72T) |                           | Fixed vector table              | Exception vector table (EXTB) |
| Reset                                                                                     |                           | Fixed vector table              | Exception vector table (EXTB) |
| Non-maska                                                                                 | able interrupt            | Fixed vector table              | Exception vector table (EXTB) |
| Interrupt                                                                                 | Fast interrupt            | FINTV                           | FINTV                         |
|                                                                                           | Other than fast interrupt | Relocatable vector table (INTB) | Interrupt vector table (INTB) |
| Unconditio                                                                                | nal trap                  | Relocatable vector table (INTB) | Interrupt vector table (INTB) |

#### Table 2.14 Comparison of Vectors

|  | Table 2.15 | Comparison of Instructions for Re | eturning from Exce | ption Handling Routines |
|--|------------|-----------------------------------|--------------------|-------------------------|
|--|------------|-----------------------------------|--------------------|-------------------------|

| Item                                                                                      |                           | RX62T               | RX72T               |
|-------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------|
| Undefined instruction exception                                                           |                           | RTE                 | RTE                 |
| Privileged instruction exception                                                          |                           | RTE                 | RTE                 |
| Access exception                                                                          |                           | RTE                 | RTE                 |
| Floating-point exception (RX62T)/<br>single-precision floating-point<br>exception (RX72T) |                           | RTE                 | RTE                 |
| Reset                                                                                     |                           | Return not possible | Return not possible |
| Non-maskable interrupt                                                                    |                           | Return not possible | Prohibited          |
| Interrupt                                                                                 | Fast interrupt            | RTFI                | RTFI                |
|                                                                                           | Other than fast interrupt | RTE                 | RTE                 |
| Uncondition                                                                               | nal trap                  | RTE                 | RTE                 |



# 2.9 Interrupt controller

Table 2.16 is a comparative overview of interrupt controller, and Table 2.17 is a comparison of interrupt controller registers.

| ltem       |                                      | RX62T (ICU)                                                                                                                                                                                                                                                    | RX72T (ICUC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupts | Peripheral<br>function<br>interrupts | <ul> <li>Interrupts from peripheral<br/>modules</li> <li>Number of sources: 101</li> <li>Interrupt detection: Edge<br/>detection/level detection<br/>The detection method is<br/>predetermined for each<br/>connected peripheral module<br/>source.</li> </ul> | <ul> <li>Interrupts from peripheral modules</li> <li>Number of sources: 256</li> <li>Interrupt detection method:<br/>Edge detection/level detection (fixed for each interrupt source)</li> <li>Group interrupts: Multiple interrupt sources are grouped together and treated as a single interrupt source.</li> <li>Group BE0 interrupt:<br/>Interrupt sources of peripheral modules that use PCLKB as the operating clock (edge detection)</li> <li>Group BL0/BL1 interrupts:<br/>Interrupt sources of peripheral modules that use PCLKB as the operating clock (edge detection)</li> <li>Group BL0/BL1 interrupts:<br/>Interrupt sources of peripheral modules that use PCLKB as the operating clock (level detection)</li> <li>Group AL0 interrupt:<br/>Interrupt sources of peripheral modules that use PCLKB as the operating clock (level detection)</li> <li>Group AL0 interrupt:<br/>Interrupt sources of peripheral modules that use PCLKA as the operating clock (level detection)</li> <li>Software configurable interrupt A: Any of the interrupt sources for peripheral modules that use PCLKA as the operating clock can be assigned to interrupt vector numbers 208 to 255.</li> </ul> |
|            | External pin<br>interrupts           | <ul> <li>Interrupts from pins IRQ7 to IRQ0</li> <li>Number of sources: 8</li> <li>Interrupt detection: Low level, falling edge, rising edge, or rising and falling edges</li> </ul>                                                                            | <ul> <li>Interrupts by input signals on IRQi pins (i = 0 to 15)</li> <li>Number of sources: 16</li> <li>Interrupt detection: Ability to set as source detection of low level, falling edge, rising edge or rising and falling edges</li> <li>A digital filter can be used to remove noise.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            | Software<br>interrupts               | <ul> <li>Interrupt generation by writing<br/>to a register</li> <li>Number of sources: 1</li> </ul>                                                                                                                                                            | <ul> <li>An interrupt request can be<br/>generated by writing to a<br/>register.</li> <li>Number of sources: 2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | Interrupt<br>priority                | Specification of priority by means<br>of register setting                                                                                                                                                                                                      | The priority level is set by writing to interrupt source priority register r (IPRr) ( $r = 000$ to 255).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

|  | Table 2.16 | Comparative Overview of Interrupt Controller |
|--|------------|----------------------------------------------|
|--|------------|----------------------------------------------|



| Item                       |                             | RX62T (ICU)                                                               | RX72T (ICUC)                                                              |
|----------------------------|-----------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Interrupts                 | Fast interrupt              | Faster CPU interrupt processing                                           | The CPU's interrupt response time                                         |
|                            | function                    | can be specified for a single                                             | can be reduced. This setting can                                          |
|                            |                             | interrupt source only.                                                    | be used for one interrupt source                                          |
|                            | DTC control                 |                                                                           | only.                                                                     |
|                            |                             | <ul> <li>An interrupt source can be<br/>used to start the DTC.</li> </ul> | <ul> <li>An interrupt source can be<br/>used to start the DTC.</li> </ul> |
|                            |                             | <ul> <li>Number of DTC activating</li> </ul>                              | <ul> <li>Number of DTC activating</li> </ul>                              |
|                            |                             | sources: 87 (78 peripheral                                                | sources: 129 (111 peripheral                                              |
|                            |                             | function interrupts + 8 external                                          | function interrupts + 16                                                  |
|                            |                             | pin interrupts + 1 software                                               | external pin interrupts + 2                                               |
|                            |                             | interrupt)                                                                | software interrupts)                                                      |
|                            | DMAC control                | _                                                                         | An interrupt source can be used to start the DMAC.                        |
| Non-maskable<br>interrupts | NMI pin<br>interrupt        | Interrupt from the NMI pin                                                | Interrupt by the input signal on the NMI pin                              |
|                            |                             | <ul> <li>Interrupt detection: Falling</li> </ul>                          | <ul> <li>Interrupt detection: Falling</li> </ul>                          |
|                            |                             | edge/rising edge                                                          | edge or rising edge                                                       |
|                            |                             |                                                                           | Digital filter can be used to remove noise.                               |
|                            | Voltage                     | Interrupt at detection of drop in                                         | Interrupt from voltage detection                                          |
|                            | monitoring<br>interrupt     | power supply voltage                                                      | circuit 1 (LVD1) or voltage<br>detection circuit 2 (LVD2) at              |
|                            | menupt                      |                                                                           | detection of power supply voltage                                         |
|                            |                             |                                                                           | rise or drop                                                              |
|                            | Oscillation stop            | Interrupt on detection of oscillation                                     | Interrupt occurs at detection of                                          |
|                            | detection                   | having stopped                                                            | main clock oscillation having                                             |
|                            | interrupt<br>WDT            |                                                                           | stopped.<br>Interrupt occurs when the                                     |
|                            | underflow/                  |                                                                           | watchdog timer underflows or a                                            |
|                            | refresh error               |                                                                           | refresh error occurs.                                                     |
|                            | interrupt                   |                                                                           |                                                                           |
|                            | IWDT                        |                                                                           | Interrupt occurs when the                                                 |
|                            | underflow/<br>refresh error |                                                                           | independent watchdog timer<br>underflows or a refresh error               |
|                            | interrupt                   |                                                                           | occurs.                                                                   |
|                            | RAM error                   |                                                                           | Interrupt occurs when a parity                                            |
|                            | interrupt                   |                                                                           | check error is detected in the RAM                                        |
|                            |                             |                                                                           | or an ECC error is detected in the ECCRAM.                                |
| Return from                | Sleep mode                  | Exit sleep mode by non-maskable                                           | Exit sleep mode by any interrupt                                          |
| low power                  |                             | interrupt, any interrupt source.                                          | source.                                                                   |
| consumption                | All-module                  | Exit all-module clock stop mode                                           | Exit all-module clock stop mode                                           |
| state                      | clock stop<br>mode          | by non-maskable interrupt,<br>interrupt IRQ7 to IRQ0, or WDT              | by NMI pin interrupt, external pin<br>interrupt, or peripheral function   |
|                            | moue                        | interrupt.                                                                | interrupt, or peripheral function interrupt (voltage monitoring 1,        |
|                            |                             | ·····                                                                     | voltage monitoring 2, oscillation                                         |
|                            |                             |                                                                           | stop detection, USB resume,                                               |
|                            |                             |                                                                           | IWDT, or TMR0 to TMR3).                                                   |
|                            | Software                    | Exit software standby mode by<br>non-maskable interrupt or interrupt      | Exit software standby mode by<br>NMI pin interrupt, external pin          |
|                            | standby mode                | IRQ7 to IRQ0.                                                             | interrupt, or peripheral function                                         |
|                            |                             |                                                                           | interrupt (voltage monitoring 1,                                          |
|                            |                             |                                                                           | voltage monitoring 2, USB                                                 |
|                            |                             |                                                                           | resume, or IWDT).                                                         |



| Item                                             |                               | RX62T (ICU)                                                                                                                                            | RX72T (ICUC)                                                                                                                                                                                  |
|--------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Return from<br>low power<br>consumption<br>state | Deep software<br>standby mode | Exit deep software standby mode<br>by NMI pin interrupt, external<br>interrupt, and any of certain<br>external pin interrupts (voltage<br>monitoring). | Exit deep software standby mode<br>by NMI pin interrupt, any of certain<br>external pin interrupts, or<br>peripheral function interrupt<br>(voltage monitoring 1 or voltage<br>monitoring 2). |

| Table 2.17 | Comparison | of Interrupt | Controller Registers |
|------------|------------|--------------|----------------------|
|------------|------------|--------------|----------------------|

| Register           | Bit    | RX62T (ICU)                                                  | RX72T (ICUC)                                                 |
|--------------------|--------|--------------------------------------------------------------|--------------------------------------------------------------|
| IRn*1              |        | Interrupt request register n<br>(n = 016 to 254)             | Interrupt request register n<br>(n = 016 to 255)             |
| IPRm <sup>*1</sup> | —      | Interrupt source priority register m<br>(m = 00h to 90h)     | Interrupt source priority register m<br>(m = 000 to 255)     |
| SWINT2R            | —      | —                                                            | Software interrupt 2 generation register                     |
| DTCERn*1           |        | DTC activation enable register n $(n = 027 \text{ to } 254)$ | DTC transfer request enable register n (n = $026$ to $255$ ) |
| DMRSRm             | _      | —                                                            | DMAC trigger select register m<br>(m = 0 to 7)               |
| IRQCRn             |        | IRQ control register n<br>(n = 0 to 7)                       | IRQ control register n<br>(n = 0 to 15)                      |
| IRQFLTE0           |        | —                                                            | IRQ pin digital filter enable register<br>0                  |
| IRQFLTE1           |        | —                                                            | IRQ pin digital filter enable register 1                     |
| IRQFLTC0           | _      | —                                                            | IRQ pin digital filter setting register 0                    |
| IRQFLTC1           | —      | —                                                            | IRQ pin digital filter setting register 1                    |
| NMISR              | LVDST  | Voltage-monitoring interrupt detection status flag           |                                                              |
|                    | OSTST  | Oscillation stop detection interrupt status flag (b2)        | Oscillation stop detection interrupt status flag (b1)        |
|                    | WDTST  | —                                                            | WDT underflow/refresh error status flag                      |
|                    | IWDTST | _                                                            | IWDT underflow/refresh error status flag                     |
|                    | LVD1ST |                                                              | Voltage monitoring 1 interrupt status flag                   |
|                    | LVD2ST |                                                              | Voltage monitoring 2 interrupt status flag                   |
|                    | RAMST  |                                                              | RAM error interrupt status flag                              |



| Register                                | Bit     | RX62T (ICU)                                          | RX72T (ICUC)                                                                        |
|-----------------------------------------|---------|------------------------------------------------------|-------------------------------------------------------------------------------------|
| NMIER                                   | LVDEN   | Voltage-monitoring interrupt<br>enable bit           | —                                                                                   |
|                                         | OSTEN   | Oscillation stop detection interrupt enable bit (b2) | Oscillation stop detection interrupt enable bit (b1)                                |
|                                         | WDTEN   | —                                                    | WDT underflow/refresh error<br>enable bit                                           |
|                                         | IWDTEN  | —                                                    | IWDT underflow/refresh error<br>enable bit                                          |
|                                         | LVD1EN  | _                                                    | Voltage monitoring 1 interrupt<br>enable bit                                        |
|                                         | LVD2EN  | —                                                    | Voltage monitoring 2 interrupt<br>enable bit                                        |
|                                         | RAMEN   |                                                      | RAM error interrupt enable bit                                                      |
| NMICLR                                  | OSTCLR  | OST clear bit (b2)                                   | OST clear bit (b1)                                                                  |
|                                         | WDTCLR  |                                                      | WDT clear bit                                                                       |
|                                         | IWDTCLR |                                                      | IWDT clear bit                                                                      |
|                                         | LVD1CLR | _                                                    | LVD1 clear bit                                                                      |
|                                         | LVD2CLR |                                                      | LVD2 clear bit                                                                      |
| NMIFLTE                                 |         | _                                                    | NMI pin digital filter enable register                                              |
| NMIFLTC                                 |         | _                                                    | NMI pin digital filter setting register                                             |
| GRPBE0,<br>GRPBL0/<br>GRPBL1,<br>GRPAL0 |         |                                                      | Group BE0, BL0/BL1, and AL0<br>interrupt request registers                          |
| GENBE0,<br>GENBL0/<br>GENBL1,<br>GENAL0 | _       | _                                                    | Group BE0, BL0/BL1, and AL0 interrupt request enable registers                      |
| GCRBE0                                  |         | _                                                    | Group BE0 interrupt clear register                                                  |
| PIARk                                   | _       |                                                      | Software configurable interrupt A request register k $(k = 0h \text{ to } 12h)$     |
| SLIARn                                  |         | _                                                    | Software configurable interrupt A<br>source select register n<br>(n = 208 to 255)   |
| SLIPRCR                                 |         |                                                      | Software configurable interrupt<br>source select register write protect<br>register |

Note: 1. On the RX62T Group N = 255 correspond to a reserved area.



# 2.10 Buses

Table 2.18 is a comparative overview of bus, and Table 2.19 is a comparison of bus registers.

| Item                            |                                 | RX62T                                                                                                                                                                                         | RX72T                                                                                                                                                                                                                                  |
|---------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU buses                       | Instruction<br>bus              | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (on-chip RAM, on-chip ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                                            |
|                                 | Operand bus                     | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (on-chip RAM, on-chip ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>     | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                                                |
| Memory                          | Memory bus 1                    | Connected to on-chip RAM                                                                                                                                                                      | Connected to RAM                                                                                                                                                                                                                       |
| buses                           | Memory bus 2                    | Connected to on-chip ROM                                                                                                                                                                      | Connected to code flash memory                                                                                                                                                                                                         |
|                                 | Memory bus 3                    |                                                                                                                                                                                               | Connected to ECCRAM                                                                                                                                                                                                                    |
| Internal main<br>buses          | Internal main<br>bus 1          | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                                                                | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                                                                                                         |
|                                 | Internal main<br>bus 2          | <ul> <li>Connected to the DTC</li> <li>Connected to on-chip memory<br/>(on-chip RAM, on-chip ROM)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>            | <ul> <li>Connected to the DTC and<br/>DMAC</li> <li>Connected to on-chip memory<br/>(RAM, code flash memory)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                          |
| Internal<br>peripheral<br>buses | Internal<br>peripheral bus<br>1 | <ul> <li>Connected to peripheral<br/>modules (bus error monitoring<br/>section, interrupts, etc.)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>            | <ul> <li>Connected to peripheral<br/>modules (TFU, DTC, DMAC,<br/>interrupt controller, and bus<br/>error monitoring section)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                         |
|                                 | Internal<br>peripheral bus<br>2 | <ul> <li>Connected to peripheral<br/>modules (WDT, CMT, CRC,<br/>SCI, etc.)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLK)</li> </ul>                   | <ul> <li>Connected to peripheral<br/>modules (modules other than<br/>those connected to internal<br/>peripheral buses 1, 3, 4, and 5)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul> |
|                                 | Internal<br>peripheral bus<br>3 |                                                                                                                                                                                               | <ul> <li>Connected to peripheral<br/>modules (USBb and CMPC)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul>                                                                          |
|                                 | Internal<br>peripheral bus<br>4 | <ul> <li>Connected to peripheral<br/>modules (MTU3 and GPT)</li> </ul>                                                                                                                        | Connected to peripheral<br>modules (MTU3, GPTW,<br>HRPWM, RSPI, and SCIi)                                                                                                                                                              |
|                                 |                                 | <ul> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                                                                                              | Operates in synchronization<br>with the peripheral-module<br>clock (PCLKA)                                                                                                                                                             |

| Table 2.18 | <b>Comparative Overview of Bus</b> |
|------------|------------------------------------|
|------------|------------------------------------|



| ltem                            |                                 | RX62T                                                                                                                                                             | RX72T                                                                                                                                         |
|---------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Internal<br>peripheral<br>buses | Internal<br>peripheral bus<br>5 |                                                                                                                                                                   | Reserved area                                                                                                                                 |
|                                 | Internal<br>peripheral bus<br>6 | <ul> <li>Connected to on-chip ROM<br/>(P/E) and data flash memory</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLK)</li> </ul> | <ul> <li>Connected to code flash (in P/E) and data flash memory</li> <li>Operates in synchronization with the FlashIF clock (FCLK)</li> </ul> |
| External bus                    | CS area                         |                                                                                                                                                                   | <ul> <li>Connected to external devices</li> <li>Operates in synchronization<br/>with the external-bus clock<br/>(BCLK)</li> </ul>             |

#### Table 2.19 Comparison of Bus Registers

| Register | Bit  | RX62T | RX72T                                               |
|----------|------|-------|-----------------------------------------------------|
| CSnCR    |      | —     | CSn control register (n = 0 to 3)                   |
| CSnREC   | —    | _     | CSn recovery cycle setting register<br>(n = 0 to 3) |
| CSRECEN  | —    | —     | CS recovery cycle insertion enable<br>register      |
| CSnMOD   |      | —     | CSn mode register (n = 0 to 3)                      |
| CSnWCR1  |      | —     | CSn wait control register 1<br>(n = 0 to 3)         |
| CSnWCR2  | —    | _     | CSn wait control register 2<br>(n = 0 to 3)         |
| BEREN    | TOEN |       | Timeout detection enable bit                        |
| BERSR1   | ТО   | —     | Timeout bit                                         |
| BUSPRI   |      | —     | Bus priority control register                       |



# 2.11 Memory-Protection Unit

Table 2.20 is a comparison of memory-protection unit registers.

| Table 2.20 | Comparison of Memory-Protection Unit Registers |
|------------|------------------------------------------------|
|------------|------------------------------------------------|

| Register | Bit                         | RX62T (MPU)                                          | RX72T (MPU)                                          |
|----------|-----------------------------|------------------------------------------------------|------------------------------------------------------|
| MPESTS   | IA (RX62T)<br>IMPER (RX72T) | Instruction memory-protection<br>error generated bit | Instruction memory-protection<br>error generated bit |
|          | DA (RX62T)<br>DMPER (RX72T) | Data memory-protection error generation bit          | Data memory-protection error generation bit          |



# 2.12 Data Transfer Controller

Table 2.21 is a comparative overview of data transfer controller.

| Item                       | RX62T (DTC)                                                                                                                                                                                                                                                                                                                                                                                                                                         | RX72T (DTCa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item<br>Transfer modes     | <ul> <li>RX62T (DTC)</li> <li>Normal transfer mode <ul> <li>A single activation leads to a single data transfer.</li> </ul> </li> <li>Repeat transfer mode <ul> <li>A single activation leads to a single data transfer.</li> <li>The transfer address returns to the transfer address returns to the number of data transfers equals the repeat size.</li> <li>The maximum repeat size is 256.</li> </ul> </li> <li>Block transfer mode</li> </ul> | <ul> <li>RX72T (DTCa)</li> <li>Normal transfer mode <ul> <li>A single activation leads to a single data transfer.</li> </ul> </li> <li>Repeat transfer mode <ul> <li>A single activation leads to a single data transfer.</li> <li>The transfer address returns to the transfer start address when the number of data transfers equals the repeat size.</li> <li>The maximum number of repeat transfers is 256, and the maximum data transfer size is 256 × 32 bits, or 1,024 bytes.</li> </ul> </li> <li>Block transfer mode</li> </ul> |
| Number of transfer         | <ul> <li>A single activation leads to the transfer of a single block of data.</li> <li>The maximum block size is 255 data units.</li> <li>Ability to transfer data on number of</li> </ul>                                                                                                                                                                                                                                                          | <ul> <li>A single activation leads to the transfer of a single block of data.</li> <li>The maximum block size is 256 × 32 bits = 1,024 bytes.</li> <li>Equal to number of all interrupt sources</li> </ul>                                                                                                                                                                                                                                                                                                                               |
| channels                   | channels corresponding to number of<br>interrupt sources (transfer from the ICU<br>by DTC activation request)                                                                                                                                                                                                                                                                                                                                       | that can start a DTC transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Chain transfer<br>function | <ul> <li>Data can be transferred on multiple channels by a single activation source (chain transfer).</li> <li>Either executed when counter = 0 or always executed can be selected for chain transfer.</li> </ul>                                                                                                                                                                                                                                   | <ul> <li>Multiple data transfer types can be executed sequentially in response to a single transfer request.</li> <li>Either "performed only when the transfer counter reaches 0" or "every time" can be selected.</li> </ul>                                                                                                                                                                                                                                                                                                            |
| Transfer space             | <ul> <li>16 MB in short-address mode (within 00000000h to 007FFFFFh or FF800000h to FFFFFFFh, excluding reserved areas)</li> <li>4 GB in full-address mode (within 0000 0000h to FFFF FFFFh, excluding reserved areas)</li> </ul>                                                                                                                                                                                                                   | <ul> <li>16 MB in short-address mode (within 00000000h to 007FFFFFh or FF800000h to FFFFFFFFh, excluding reserved areas)</li> <li>4 GB in full-address mode (within 0000 0000h to FFFF FFFFh, excluding reserved areas)</li> </ul>                                                                                                                                                                                                                                                                                                       |
| Data transfer units        | <ul> <li>Bit length of single data unit:<br/>8, 16, or 32 bits</li> <li>Number of data units in a single<br/>block: 1 to 255 data units</li> </ul>                                                                                                                                                                                                                                                                                                  | <ul> <li>Single data unit: 1 byte (8 bits),<br/>1 word (16 bits), or 1 longword<br/>(32 bits)</li> <li>Single block size: 1 to 256 data units</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                 |
| CPU interrupt<br>sources   | <ul> <li>An interrupt request to the CPU can<br/>be generated by a DTC activation<br/>interrupt.</li> <li>An interrupt request to the CPU can<br/>be generated after a single data<br/>transfer.</li> <li>An interrupt request to the CPU can<br/>be generated after transfer of the<br/>specified number of data units.</li> </ul>                                                                                                                 | <ul> <li>An interrupt request to the CPU can<br/>be generated by a DTC activation<br/>interrupt.</li> <li>An interrupt request to the CPU can<br/>be generated after a single data<br/>transfer.</li> <li>An interrupt request to the CPU can<br/>be generated after transfer of the<br/>specified number of data units.</li> </ul>                                                                                                                                                                                                      |

 Table 2.21
 Comparative Overview of Data Transfer Controller



| Item                                 | RX62T (DTC)                                                                                                       | RX72T (DTCa)                                                                                                                                |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Event link function                  |                                                                                                                   | An event link request is generated after<br>each data transfer (for block transfer,<br>after each block is transferred).                    |
| Read skip                            | Transfer information read skipping can be specified.                                                              | Reading of the transfer information can be skipped when the same transfer is repeated.                                                      |
| Write-back skip                      | Write-back skipping is supported when<br>the transfer source address or transfer<br>destination address is fixed. | Write-back of transferred data that is not<br>updated can be skipped when the<br>address of the transfer source or<br>destination is fixed. |
| Low power<br>consumption<br>function | Ability to transition to module stop state                                                                        | Ability to transition to module stop state                                                                                                  |


## 2.13 I/O Ports

Table 2.22 and Table 2.23 are comparative overviews of I/O ports specifications for each package, Table 2.24 is a comparison of I/O port functions, and Table 2.25 is a comparison of I/O port registers.

#### Table 2.22 Comparative Overview of I/O Ports on 100-Pin Packages (RX72T: With PGA Pseudo-Differential Input)

|       |                 | RX72T (100-Pin)              |                              |  |
|-------|-----------------|------------------------------|------------------------------|--|
|       |                 | With PGA Pseudo-Differential | With PGA Pseudo-Differential |  |
| Item  | RX62T (100-Pin) | Input and USB Pin            | Input and Without USB Pin    |  |
| PORT0 | —               | P00, P01                     | P00, P01                     |  |
| PORT1 | P10, P11        | P10, P11                     | P10, P11                     |  |
| PORT2 | P20 to P24      | P20 to P24, P27              | P20 to P24, P27              |  |
| PORT3 | P30 to P33      | P30 to P33, P36, P37         | P30 to P33, P36, P37         |  |
| PORT4 | P40 to P47      | P40 to P47                   | P40 to P47                   |  |
| PORT5 | P50 to P55      | P52 to P55                   | P52 to P55                   |  |
| PORT6 | P60 to P65      | P60 to P65                   | P60 to P65                   |  |
| PORT7 | P70 to P76      | P70 to P76                   | P70 to P76                   |  |
| PORT8 | P80 to P82      | P80 to P82                   | P80 to P82                   |  |
| PORT9 | P90 to P96      | P90 to P96                   | P90 to P96                   |  |
| PORTA | PA0 to PA5      | PA0 to PA5                   | PA0 to PA5                   |  |
| PORTB | PB0 to PB7      | PB0 to PB6                   | PB0 to PB7                   |  |
| PORTD | PD0 to PD7      | PD2 to PD7                   | PD0 to PD7                   |  |
| PORTE | PE0 to PE5      | PE0 to PE5                   | PE0 to PE5                   |  |
| PORTH |                 | PH0, PH4                     | PH0, PH4                     |  |

### Table 2.23 Comparative Overview of I/O Ports on 100-Pin Packages (RX72T: Without PGA Pseudo-Differential Input)

|       |                 | RX72T (100-Pin)<br>(Without PGA Pseudo-Differential Input |
|-------|-----------------|-----------------------------------------------------------|
| Item  | RX62T (100-Pin) | and USB Pin)                                              |
| PORT0 | —               | P00, P01                                                  |
| PORT1 | P10, P11        | P10, P11                                                  |
| PORT2 | P20 to P24      | P20 to P24                                                |
| PORT3 | P30 to P33      | P30 to P33, P36, P37                                      |
| PORT4 | P40 to P47      | P40 to P47                                                |
| PORT5 | P50 to P55      | P50 to P55                                                |
| PORT6 | P60 to P65      | P60 to P65                                                |
| PORT7 | P70 to P76      | P70 to P76                                                |
| PORT8 | P80 to P82      | P80 to P82                                                |
| PORT9 | P90 to P96      | P90 to P96                                                |
| PORTA | PA0 to PA5      | PA0 to PA5                                                |
| PORTB | PB0 to PB7      | PB0 to PB7                                                |
| PORTD | PD0 to PD7      | PD0 to PD7                                                |
| PORTE | PE0 to PE5      | PE0 to PE5                                                |



| Item                      | Port Symbol    | RX62T        | RX72T                              |
|---------------------------|----------------|--------------|------------------------------------|
| Input pull-up             | PORT0          |              | P00, P01                           |
|                           | PORT1          |              | P10 to P17                         |
|                           | PORT2          |              | P20 to P27                         |
|                           | PORT3          |              | P30 to P37                         |
|                           | PORT4          |              | P43, P47                           |
|                           | PORT5          | _            | P50 to P55                         |
|                           | PORT6          | _            | P60 to P65                         |
|                           | PORT7          | _            | P70 to P76                         |
|                           | PORT8          |              | P80 to P82                         |
|                           | PORT9          | _            | P90 to P96                         |
|                           | PORTA          | _            | PA0 to PA7                         |
|                           | PORTB          |              | PB0 to PB7                         |
|                           | PORTC          |              | PC0 to PC6                         |
|                           | PORTD          |              | PD0 to PD7                         |
|                           | PORTE          |              | PE0, PE1, PE3 to PE6               |
|                           | PORTF          |              | PF0 to PF3                         |
|                           | PORTG          |              | PG0 to PG2                         |
|                           | PORTH          |              | PH1 to PH3, PH5 to PH7             |
|                           | PORTK          |              | PK0 to PK2                         |
| Open-drain output         | PORT0          |              | P00, P01                           |
| opon diam output          | PORT1          | _            | P10 to P17                         |
|                           | PORT2          |              | P20 to P27                         |
|                           | PORT3          |              | P30 to P37                         |
|                           | PORT4          |              | P43, P47                           |
|                           | PORT5          |              | P50 to P55                         |
|                           | PORT6          |              | P60 to P65                         |
|                           | PORT7          |              | P70 to P76                         |
|                           | PORT8          |              | P80 to P82                         |
|                           | PORT9          |              | P90 to P96                         |
|                           | PORTA          |              | PA0 to PA7                         |
|                           | PORTB          | <br>PB1, PB2 | PB0 to PB7                         |
|                           | PORTC          | FDI, FDZ     | PC0 to PC6                         |
|                           |                |              |                                    |
|                           | PORTD<br>PORTE |              | PD0 to PD7                         |
|                           | PORTE          |              | PE0, PE1, PE3 to PE6<br>PF0 to PF3 |
|                           |                |              |                                    |
|                           | PORTG          |              | PG0 to PG2                         |
|                           | PORTH          |              | PH1 to PH3, PH5 to PH7             |
|                           | PORTK          |              | PK0 to PK2                         |
| Driving ability switching | PORT0          | —            | P00, P01                           |
|                           | PORT1          |              | P10 to P17                         |
|                           | PORT2          |              | P20 to P27                         |
|                           | PORT3          | —            | P30 to P37                         |
|                           | PORT4          |              | P43, P47                           |
|                           | PORT5          |              | P50 to P55                         |
|                           | PORT6          |              | P60 to P65                         |
|                           | PORT7          |              | P70 to P76                         |
|                           | PORT8          |              | P80 to P82                         |
|                           | PORT9          | —            | P90 to P96                         |
|                           | PORTA          | —            | PA0 to PA7                         |

#### Table 2.24 Comparison of I/O Port Functions



| Item                      | Port Symbol | RX62T | RX72T                  |
|---------------------------|-------------|-------|------------------------|
| Driving ability switching | PORTB       |       | PB0 to PB7             |
|                           | PORTC       |       | PC0 to PC6             |
|                           | PORTD       | —     | PD0 to PD7             |
|                           | PORTE       | —     | PE0, PE1, PE3 to PE6   |
|                           | PORTF       | —     | PF0 to PF3             |
|                           | PORTG       | —     | PG0 to PG2             |
|                           | PORTH       |       | PH1 to PH3, PH5 to PH7 |
|                           | PORTK       |       | PK0 to PK2             |
| 5 V tolerant              | PORTB       | —     | PB1, PB2               |
|                           | PORTC       | —     | PC0                    |
|                           | PORTD       |       | PD2                    |

### Table 2.25 Comparison of I/O Ports Registers

| Register     | Bit      | RX62T                                   | RX72T                              |
|--------------|----------|-----------------------------------------|------------------------------------|
| DDR (RX62T)  | B0 to B7 | Pn0 to Pn7 I/O select bits              | Pm0 to Pm7 I/O select bits         |
| PDR (RX72T)  |          | (n = 1 to 3, 7 to 9, A, B, D, E, and G) | (m = 0  to  9, A  to  H, and K)    |
| DR (RX62T)   | B0 to B7 | Pn0 to Pn7 output data store bits       | Pm0 to 7 output data store bits    |
| PODR (RX72T) |          | (n = 1 to 3, 7 to 9, A, B, D, E, and G) | (m = 0  to  9, A  to  H, and K)    |
| PORT (RX62T) | B0 to B7 | Pn0 to Pn7 bits                         | Pm0 to 7 bits                      |
| PIDR (RX72T) |          | (n = 1 to 9, A, B, D, E, and G)         | (m = 0  to  9, A  to  H, and K)    |
| PMR          |          | —                                       | Port mode register                 |
| ICR          | —        | Input buffer control register           |                                    |
| PF8IRQ       | —        | Port function register 8                | —                                  |
| PF9IRQ       | —        | Port function register 9                | —                                  |
| PFAADC       | —        | Port function register A                | —                                  |
| PFCMTU       | —        | Port function register C                | —                                  |
| PFDGPT       | —        | Port function register D                | —                                  |
| PFFSCI       | —        | Port function register F                | —                                  |
| PFGSPI       | —        | Port function register G                | —                                  |
| PFHSPI       | —        | Port function register H                | —                                  |
| PFJCAN       | —        | Port function register J                | —                                  |
| PFKLIN       |          | Port function register K                | —                                  |
| PFMPOE       |          | Port function register M                | —                                  |
| PFNPOE       |          | Port function register N                | —                                  |
| ODR0         | 1        | —                                       | Open drain control register 0      |
| ODR1         |          |                                         | Open drain control register 1      |
| PCR          | 1        | —                                       | Pull-up resistor control register  |
| DSCR         | 1        | —                                       | Driving ability control register   |
| DSCR2        | 1        | —                                       | Driving ability control register 2 |



## 2.14 Multi-Function Timer Pulse Unit 3

Table 2.26 is a comparative overview of multi-function timer pulse unit 3, and Table 2.27 is a comparison of multi-function timer pulse unit 3 registers, and Table 2.28 and Table 2.29 are comparative listings of TPSC bit settings.

| Item                    | RX62T (MTU3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RX72T (MTU3d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pulse input/output      | Max. 24 lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Max. 28 lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Pulse input             | 3 lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3 lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Count clock             | Six to eight clocks for each channel (four clocks for channel 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11 clocks for each channel (14 clocks for<br>MTU0 and MTU9, 12 clocks for MTU2,<br>10 clocks for MTU5, and four clocks for<br>MTU1 and MTU2 (when LWA = 1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Operating<br>frequency  | 8 to 100 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Up to 200 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Available<br>operations | <ul> <li>[MTU0 to MTU4, MTU6, and MTU7]</li> <li>Waveform output at compare match</li> <li>Input capture function</li> <li>Counter-clearing operation</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous clearing at compare match or input capture</li> <li>Simultaneous input and output to registers in synchronization with counter operations</li> <li>Up to 12-phase PWM output in combination with synchronous operation</li> <li>[MTU0, MTU3, MTU4, MTU6, and MTU7]</li> <li>Through interlocked operation of MTU3/MTU4, MTU6, and MTU7]</li> <li>Through interlocked operation of MTU3/MTU 4 and MTU6/MTU7, positive and negative signals in six phases (12 phases in total) can be output in complementary PWM and reset PWM operation.</li> <li>In complementary PWM mode, values can be transferred from buffer registers to temporary registers at timer-counter peaks or troughs or when the buffer registers (MTU4.TGRD and MTU7.TGRD) are written to.</li> <li>Double-buffering is selectable in complementary PWM mode.</li> </ul> | <ul> <li>[MTU0 to MTU4, MTU6, MTU7, and<br/>MTU9]</li> <li>Waveform output at compare match</li> <li>Input capture function (noise filter<br/>setting available)</li> <li>Counter-clearing operation</li> <li>Simultaneous writing to multiple timer<br/>counters (TCNT)</li> <li>Simultaneous clearing at compare<br/>match or input capture</li> <li>Simultaneous input and output to<br/>registers in synchronization with<br/>counter operations</li> <li>Up to 14-phase PWM output in<br/>combination with synchronous<br/>operation</li> <li>[MTU0, MTU3, MTU4, MTU6, MTU7,<br/>and MTU9]</li> <li>Buffer operation available</li> <li>[MTU3, MTU4, MTU6, and MTU7]</li> <li>Through interlocked operation of<br/>MTU3/MTU 4 and MTU6/MTU7,<br/>positive and negative signals in six<br/>phases (12 phases in total) can be<br/>output in complementary PWM and<br/>reset-synchronized PWM operation.</li> <li>In complementary PWM mode,<br/>values can be transferred from buffer<br/>registers to temporary registers at<br/>timer-counter peaks or troughs or<br/>when the buffer registers<br/>(MTU4.TGRD and MTU7.TGRD) are<br/>written to.</li> <li>Double-buffering is selectable in<br/>complementary PWM mode.</li> </ul> |



| Item                                 | RX62T (MTU3)                                                                                                                                                                                                               | RX72T (MTU3d)                                                                                                                                                                                                                                            |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Available                            | [MTU1, MTU2]                                                                                                                                                                                                               | [MTU1, MTU2]                                                                                                                                                                                                                                             |
| operations                           | Phase counting mode can be specified independently                                                                                                                                                                         | <ul> <li>Phase counting mode can be<br/>specified independently</li> </ul>                                                                                                                                                                               |
|                                      |                                                                                                                                                                                                                            | <ul> <li>32-bit phase counting mode can be<br/>specified for interlocked operation of<br/>MTU1 and MTU2 (when<br/>TMDR3.LWA = 1)</li> </ul>                                                                                                              |
|                                      | Cascade connection operation     available                                                                                                                                                                                 | Cascade connection operation     available                                                                                                                                                                                                               |
|                                      | [MTU3, MTU4]                                                                                                                                                                                                               | [MTU3, MTU4]                                                                                                                                                                                                                                             |
|                                      | A mode for driving AC synchronous<br>motors (brushless DC motors) through<br>interlocking with MTU0 and using<br>complementary PWM output and reset<br>PWM output is available, allowing<br>selection between two types of | A mode for driving AC synchronous<br>motors (brushless DC motors) through<br>interlocking with MTU0 and using<br>complementary PWM output and reset-<br>synchronized PWM output is available,<br>allowing selection between two types of                 |
|                                      | waveform output (chopping or level).                                                                                                                                                                                       | waveform output (chopping or level).                                                                                                                                                                                                                     |
|                                      | [MTU5]<br>Ability to operate as a dead-time<br>compensation counter                                                                                                                                                        | [MTU5]<br>Ability to operate as a dead-time<br>compensation counter                                                                                                                                                                                      |
|                                      |                                                                                                                                                                                                                            | [MTU6, MTU7]<br>A mode for driving AC synchronous<br>motors (brushless DC motors) through<br>interlocking with MTU9 and using<br>complementary PWM output and reset-<br>synchronized PWM output is available,<br>allowing selection between two types of |
| Interrupt skipping<br>function       | In complementary PWM mode, interrupts<br>on crests and troughs of counter values<br>and triggers to start conversion by the<br>A/D converter can be skipped.                                                               | waveform output (chopping or level).<br>In complementary PWM mode, interrupts<br>on crests and troughs of counter values<br>and triggers to start conversion by the<br>A/D converter can be skipped.                                                     |
| Interrupt sources                    | 38 sources                                                                                                                                                                                                                 | 45 sources                                                                                                                                                                                                                                               |
| Buffer operation                     | Automatic transfer of register data<br>(transfer from buffer register to timer<br>register)                                                                                                                                | Automatic transfer of register data<br>(transfer from buffer register to timer<br>register)                                                                                                                                                              |
| Trigger generation                   | A/D converter start triggers can be generated.                                                                                                                                                                             | A/D converter start triggers can be generated.                                                                                                                                                                                                           |
|                                      | A/D converter start request delaying<br>function enables A/D converter to be<br>started with any desired timing and to be<br>synchronized with PWM output.                                                                 | A/D converter start request delaying<br>function enables A/D converter to be<br>started with any desired timing and to be<br>synchronized with PWM output.                                                                                               |
| Low power<br>consumption<br>function | Ability to specify transition to module stop state                                                                                                                                                                         | Ability to specify transition to module stop state                                                                                                                                                                                                       |
| Complementary<br>PWM mode            | Only when using the double buffer<br>function, a value of (output PWM duty<br>value – 1) is set in the buffer registers<br>(MTU3.TGRE, MTU4.TGRE, and<br>MTU4.TGRF (MTU6.TGRE,<br>MTU7.TGRE, and MTU7.TGRF)).              | Only when using the double buffer<br>function, a value of (output PWM duty<br>value) is set in the buffer registers<br>(MTU3.TGRE, MTU4.TGRE, and<br>MTU4.TGRF (MTU6.TGRE,<br>MTU7.TGRE, and MTU7.TGRF)).                                                |



| Registe | er   | Bit                    | RX62T (MTU3)                           | RX72T (MTU3d)                        |
|---------|------|------------------------|----------------------------------------|--------------------------------------|
| TCR     |      | TPSC[2:0]<br>TPSC[1:0] | Time prescaler select bits             | Time prescaler select bits           |
|         |      |                        | Refer to Table 2.28 and Table 2.29     | Refer to Table 2.28 and Table 2.29   |
|         |      |                        | for details.                           | for details.                         |
| TCR2    |      |                        |                                        | Timer control register 2             |
| TMDR1   |      | MD[3:0]                | Mode select bits                       | Mode select bits                     |
| INDIAI  |      | WID[0.0]               |                                        |                                      |
|         |      |                        | b3 b0                                  | b3 b0                                |
|         |      |                        | 0 0 0 0: Normal mode                   | 0 0 0 0: Normal mode                 |
|         |      |                        | 0 0 0 1: Setting prohibited            | 0 0 0 1: Setting prohibited          |
|         |      |                        | 0 0 1 0: PWM mode 1                    | 0 0 1 0: PWM mode 1                  |
|         |      |                        | 0 0 1 1: PWM mode 2                    | 0 0 1 1: PWM mode 2                  |
|         |      |                        | 0 1 0 0: Phase counting mode 1         | 0 1 0 0: Phase counting mode 1       |
|         |      |                        | 0 1 0 1: Phase counting mode 2         | 0 1 0 1: Phase counting mode 2       |
|         |      |                        | 0 1 1 0: Phase counting mode 3         | 0 1 1 0: Phase counting mode 3       |
|         |      |                        | 0 1 1 1: Phase counting mode 4         | 0 1 1 1: Phase counting mode 4       |
|         |      |                        | 1 0 0 0: Reset-synchronized PWM mode   | 1 0 0 0: Reset-synchronized PWM mode |
|         |      |                        | 1 0 0 1: Setting prohibited            | 1 0 0 1: Phase counting mode 5       |
|         |      |                        | 1 0 1 x: Setting prohibited            | 1 0 1 x: Setting prohibited          |
|         |      |                        | 1 1 0 0: Setting prohibited            | 1 1 0 0: Setting prohibited          |
|         |      |                        | 1 1 0 1: Complementary PWM             | 1 1 0 1: Complementary PWM           |
|         |      |                        | mode 1                                 | mode 1                               |
|         |      |                        | (transfer at crest)                    | (transfer at crest)                  |
|         |      |                        | 1 1 1 0: Complementary PWM             | 1 1 1 0: Complementary PWM           |
|         |      |                        | mode 2                                 | mode 2                               |
|         |      |                        | (transfer at trough)                   | (transfer at trough)                 |
|         |      |                        | 1 1 1 1: Complementary PWM<br>mode 3   | 1 1 1 1: Complementary PWM<br>mode 3 |
|         |      |                        | (transfer at crest and                 | (transfer at crest and               |
|         |      |                        | trough)                                | trough)                              |
|         |      |                        | x: Don't care                          | x: Don't care                        |
| TMDR3   |      |                        |                                        | Timer mode register 3                |
| TSR     | TSR  | TGFA                   | Input capture/output compare flag      |                                      |
|         |      |                        | A                                      |                                      |
|         |      | TGFB                   | Input capture/output compare flag<br>B | —                                    |
|         |      | TGFC                   | Input capture/output compare flag<br>C |                                      |
|         |      | TGFD                   | Input capture/output compare flag      | _                                    |
|         |      | TCFV                   | Overflow flag                          | —                                    |
|         |      | TCFU                   | Underflow flag                         | —                                    |
|         |      | CMFW5                  | Compare match/input capture flag<br>W5 | —                                    |
|         |      | CMFV5                  | Compare match/input capture flag<br>V5 | —                                    |
|         |      | CMFU5                  | Compare match/input capture flag<br>U5 | —                                    |
|         | TSR2 | TGFE                   | Compare match flag E                   |                                      |
|         |      | TGFF                   | Compare match flag F                   | l                                    |
| TCNTL   | N    |                        |                                        | Timer longword counter               |
|         | 1 ¥  |                        |                                        |                                      |

#### Table 2.27 Comparison of Multi-Function Timer Pulse Unit 3 Registers



| Register  | Bit   | RX62T (MTU3) | RX72T (MTU3d)                       |
|-----------|-------|--------------|-------------------------------------|
| TGRALW,   |       |              | Timer longword general registers    |
| TGRBLW    |       |              |                                     |
| TSTRA     | CST9  |              | Counter start 9 bit                 |
| TSYRA     | SYNC9 | —            | Timer synchronous operation 9 bit   |
| TCSYSTR   | SCH9  | —            | Synchronous start 9 bit             |
| TGCRB     |       | —            | Timer gate control register         |
| NFCRn     |       |              | Noise filter control register n     |
|           |       |              | (n = 0 to 4, 6, 7, 9, C)            |
| NFCR5     |       | —            | Noise filter control register 5     |
| TADSTRGR0 | —     | —            | A/D conversion start request select |
|           |       |              | register 0                          |
| TADSTRGR1 | —     | —            | A/D conversion start request select |
|           |       |              | register 1                          |

### Table 2.28 Comparison of TPSC Bit Settings (Other Than MTU5)

|         | RX62T ( | MTU3)                                         | RX72T ( | MTU3d) |                                                   |
|---------|---------|-----------------------------------------------|---------|--------|---------------------------------------------------|
|         | TCR.    |                                               | TCR2.   | TCR.   |                                                   |
|         | TPSC    |                                               | TPSC2   | TPSC   |                                                   |
| Channel | [2:0]   | Description                                   | [2:0]   | [2:0]  | Description                                       |
| MTU0    | 000     | Internal clock:                               | 000     | 000    | Internal clock:                                   |
| (RX62T) |         | counts on ICLK/1                              |         |        | counts on PCLKC/1                                 |
| MTU0,   | 001     | Internal clock:                               | 000     | 001    | Internal clock:                                   |
| MTU9    |         | counts on ICLK/4                              |         |        | counts on PCLKC/4                                 |
| (RX72T) | 010     | Internal clock:<br>counts on ICLK/16          | 000     | 010    | Internal clock:<br>counts on PCLKC/16             |
|         | 011     | Internal clock:<br>counts on ICLK/64          | 000     | 011    | Internal clock:<br>counts on PCLKC/64             |
|         | 100     | External clock: counts on MTCLKA pin input    | 000     | 100    | External clock:<br>counts on MTCLKA pin<br>input  |
|         | 101     | External clock:<br>counts on MTCLKB pin input | 000     | 101    | External clock:<br>counts on MTCLKB pin<br>input  |
|         | 110     | External clock:<br>counts on MTCLKC pin input | 000     | 110    | External clock:<br>counts on MTCLKC pin<br>input  |
|         | 111     | External clock:<br>counts on MTCLKD pin input | 000     | 111    | External clock:<br>counts on MTCLKD pin<br>input  |
|         |         |                                               | 001     | ххх    | Internal clock:<br>counts on PCLKC/2              |
|         |         |                                               | 010     | ххх    | Internal clock:<br>counts on PCLKC/8              |
|         |         |                                               | 011     | ххх    | Internal clock:<br>counts on PCLKC/32             |
|         |         |                                               | 100     | ххх    | Internal clock:<br>counts on PCLKC/256            |
|         |         |                                               | 101     | ххх    | Internal clock:<br>counts on PCLKC/1024           |
|         |         |                                               | 110     | ххх    | Setting prohibited                                |
|         |         |                                               | 111     | ххх    | External clock:<br>counts on MTIOC1A pin<br>input |



|         | RX62T ( | MTU3)                                      | RX72T ( | MTU3d) |                                                  |
|---------|---------|--------------------------------------------|---------|--------|--------------------------------------------------|
|         | TCR.    |                                            | TCR2.   | TCR.   |                                                  |
|         | TPSC    |                                            | TPSC2   | TPSC   |                                                  |
| Channel | [2:0]   | Description                                | [2:0]   | [2:0]  | Description                                      |
| MTU1    | 000     | Internal clock:<br>counts on ICLK/1        | 000     | 000    | Internal clock:<br>counts on PCLKC/1             |
|         | 001     | Internal clock:                            | 000     | 001    | Internal clock:                                  |
|         | 001     | counts on ICLK/4                           | 000     | 001    | counts on PCLKC/4                                |
|         | 010     | Internal clock:                            | 000     | 010    | Internal clock:                                  |
|         |         | counts on ICLK/16                          |         |        | counts on PCLKC/16                               |
|         | 011     | Internal clock:<br>counts on ICLK/64       | 000     | 011    | Internal clock:<br>counts on PCLKC/64            |
|         | 100     | External clock:                            | 000     | 100    | External clock:                                  |
|         |         | counts on MTCLKA pin input                 |         | 100    | counts on MTCLKA pin<br>input                    |
|         | 101     | External clock:                            | 000     | 101    | External clock:                                  |
|         |         | counts on MTCLKB pin input                 |         |        | counts on MTCLKB pin<br>input                    |
|         | 110     | Internal clock:<br>counts on ICLK/256      | 000     | 110    | Internal clock:<br>counts on PCLKC/256           |
|         | 111     | Counts on MTU2.TCNT<br>overflow/underflow  | 000     | 111    | Counts on MTU2.TCNT overflow/underflow           |
|         |         |                                            | 001     | ххх    | Internal clock:<br>counts on PCLKC/2             |
|         |         |                                            | 010     | ххх    | Internal clock:<br>counts on PCLKC/8             |
|         |         |                                            | 011     | ххх    | Internal clock:<br>counts on PCLKC/32            |
|         |         |                                            | 100     | ххх    | Internal clock:<br>counts on PCLKC/1024          |
|         |         |                                            | 101     | ххх    | Setting prohibited                               |
|         |         |                                            | 110     | ххх    | Setting prohibited                               |
|         |         |                                            | 111     | ххх    | Setting prohibited                               |
| MTU2    | 000     | Internal clock:<br>counts on ICLK/1        | 000     | 000    | Internal clock:<br>counts on PCLKC/1             |
|         | 001     | Internal clock:<br>counts on ICLK/4        | 000     | 001    | Internal clock:<br>counts on PCLKC/4             |
|         | 010     | Internal clock:<br>counts on ICLK/16       | 000     | 010    | Internal clock:<br>counts on PCLKC/16            |
|         | 011     | Internal clock:<br>counts on ICLK/64       | 000     | 011    | Internal clock:<br>counts on PCLKC/64            |
|         | 100     | External clock: counts on MTCLKA pin input | 000     | 100    | External clock:<br>counts on MTCLKA pin<br>input |
|         | 101     | External clock: counts on MTCLKB pin input | 000     | 101    | External clock:<br>counts on MTCLKB pin<br>input |
|         | 110     | External clock: counts on MTCLKC pin input | 000     | 110    | External clock:<br>counts on MTCLKC pin<br>input |



|         | RX62T (MTU3) |                                      | RX72T ( | MTU3d) |                                       |
|---------|--------------|--------------------------------------|---------|--------|---------------------------------------|
|         | TCR.         |                                      | TCR2.   | TCR.   |                                       |
|         | TPSC         |                                      | TPSC2   | TPSC   |                                       |
| Channel | [2:0]        | Description                          | [2:0]   | [2:0]  | Description                           |
| MTU2    | 111          | Internal clock:                      | 000     | 111    | Internal clock:                       |
|         |              | counts on ICLK/1024                  |         |        | counts on PCLKC/1024                  |
|         |              |                                      | 001     | ххх    | Internal clock:                       |
|         |              |                                      |         |        | counts on PCLKC/2                     |
|         |              |                                      | 010     | ххх    | Internal clock:                       |
|         |              |                                      |         |        | counts on PCLKC/8                     |
|         |              |                                      | 011     | XXX    | Internal clock:<br>counts on PCLKC/32 |
|         |              |                                      | 100     | ххх    | Internal clock:                       |
|         |              |                                      |         |        | counts on PCLKC/256                   |
|         |              |                                      | 101     | ххх    | Setting prohibited                    |
|         |              |                                      | 110     | ххх    | Setting prohibited                    |
|         |              |                                      | 111     | ххх    | Setting prohibited                    |
| MTU3    | 000          | Internal clock:                      | 000     | 000    | Internal clock:                       |
| MTU4    |              | counts on ICLK/1                     |         |        | counts on PCLKC/1                     |
| MTU6    | 001          | Internal clock:                      | 000     | 001    | Internal clock:                       |
| MTU7    |              | counts on ICLK/4                     |         |        | counts on PCLKC/4                     |
|         | 010          | Internal clock:                      | 000     | 010    | Internal clock:                       |
|         | 011          | counts on ICLK/16                    | 0.0.0   | 011    | counts on PCLKC/16                    |
|         | 011          | Internal clock:<br>counts on ICLK/64 | 000     | 011    | Internal clock:<br>counts on PCLKC/64 |
|         | 100          | Internal clock:                      | 000     | 100    | Internal clock:                       |
|         | 100          | counts on ICLK/256                   | 000     | 100    | counts on PCLKC/256                   |
|         | 101          | Internal clock:                      | 000     | 101    | Internal clock:                       |
|         |              | counts on ICLK/1024                  | 000     |        | counts on PCLKC/1024                  |
|         | 110          | External clock:                      | 000     | 110    | External clock:                       |
|         |              | counts on MTCLKA pin input*1         |         |        | counts on MTCLKA pin                  |
|         |              |                                      |         |        | input                                 |
|         | 111          | External clock:                      | 000     | 111    | External clock:                       |
|         |              | counts on MTCLKB pin input*1         |         |        | counts on MTCLKB pin<br>input         |
|         |              |                                      | 001     | ххх    | Internal clock:                       |
|         |              |                                      |         |        | counts on PCLKC/2                     |
|         |              |                                      | 010     | ххх    | Internal clock:                       |
|         |              |                                      |         |        | counts on PCLKC/8                     |
|         |              |                                      | 011     | ххх    | Internal clock:                       |
|         |              |                                      |         |        | counts on PCLKC/32                    |
|         |              |                                      | 100     | ххх    | Setting prohibited                    |
|         |              |                                      | 101     | ххх    | Setting prohibited                    |
|         |              |                                      | 110     | ххх    | Setting prohibited                    |
|         |              |                                      | 111     | ХХХ    | Setting prohibited                    |

x: Don't care

Note: 1. This setting is not available on MTU6 or MTU7.



|         | RX62T (      | MTU3)                                | RX72T (        | MTU3d)       |                                                   |
|---------|--------------|--------------------------------------|----------------|--------------|---------------------------------------------------|
|         | TCR.<br>TPSC |                                      | TCR2.<br>TPSC2 | TCR.<br>TPSC |                                                   |
| Channel | [1:0]        | Description                          | [2:0]          | [1:0]        | Description                                       |
| MTU5    | 00           | Internal clock:<br>counts on ICLK/1  | 000            | 00           | Internal clock:<br>counts on PCLKC/1              |
|         | 01           | Internal clock:<br>counts on ICLK/4  | 000            | 0 1          | Internal clock:<br>counts on PCLKC/4              |
|         | 10           | Internal clock:<br>counts on ICLK/16 | 000            | 10           | Internal clock:<br>counts on PCLKC/16             |
|         | 11           | Internal clock:<br>counts on ICLK/64 | 000            | 11           | Internal clock:<br>counts on PCLKC/64             |
|         |              |                                      | 0 0 1          | хх           | Internal clock:<br>counts on PCLKC/2              |
|         |              |                                      | 010            | хх           | Internal clock:<br>counts on PCLKC/8              |
|         |              |                                      | 011            | хх           | Internal clock:<br>counts on PCLKC/32             |
|         |              |                                      | 100            | хх           | Internal clock:<br>counts on PCLKC/256            |
|         |              |                                      | 101            | хх           | Internal clock:<br>counts on PCLKC/1024           |
|         |              |                                      | 110            | хх           | Setting prohibited                                |
|         |              |                                      | 111            | хх           | External clock:<br>counts on MTIOC1A pin<br>input |

### Table 2.29 Comparison of TPSC Bit Settings (MTU5)

x: Don't care



# 2.15 Port Output Enable 3

Table 2.30 is a comparative overview of port output enable 3, and Table 2.31 is a comparison of port output enable 3 registers.

| ltem                                      | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                                                                                                       | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functions                                 | <ul> <li>Input pins POE0#, POE4#, POE8#,<br/>POE10#, and POE11# can each be set<br/>for falling edge, PCLK/8 × 16, PCLK/16<br/>× 16, or PCLK/128 × 16 low sampling.</li> </ul>                                                                                                                                                                                                                                                                     | <ul> <li>The POE0#, POE4#, POE8#, POE9#,<br/>POE10#, POE11#, POE12#, POE13#,<br/>and POE14# pins can each be set to<br/>falling-edge or low-level detection.</li> <li>When low-level detection is specified, a<br/>sampling clock can be selected among<br/>PCLK/1, PCLK/2, PCLK/4, PCLK/8,<br/>PCLK/16, and PCLK/128, and the<br/>number of samples can be selected<br/>among four, eight, or 16.</li> </ul>                                                                                    |
|                                           | <ul> <li>MTU complementary PWM output pins,<br/>MTU0, and GPT pins can be placed in<br/>the high-impedance state by POE0#,<br/>POE4#, POE8#, POE10#, or POE11#<br/>pin falling-edge or low sampling.</li> <li>MTU complementary PWM output pins,<br/>MTU0, and GPT pins can be placed in<br/>the high-impedance state when the<br/>oscillation stop detection circuit in the<br/>clock pulse generator detects stopped<br/>oscillation.</li> </ul> | <ul> <li>Output on all control target pins can be disabled at detection of falling-edge or low-level input on the POE0#, POE4#, POE8#, POE9#, POE10#, POE11#, POE12#, POE13#, and POE14# pins.</li> <li>Output on all control target pins can be disabled when oscillation stop is detected by the oscillation stop detection function of the clock generator.</li> </ul>                                                                                                                        |
|                                           | • MTU complementary PWM output pins<br>or GPT large-current output pins can be<br>placed in the high-impedance state<br>when the output levels of MTU<br>complementary PWM output pins or<br>GPT large-current output pins are<br>compared and simultaneous active-level<br>output continues for one cycle or more.                                                                                                                                | <ul> <li>MTU complementary PWM output pins<br/>can be disabled when output levels of<br/>MTU complementary PWM output pins<br/>are compared and simultaneous active-<br/>level output continues for one cycle or<br/>more.</li> <li>The GPTW output pins can be disabled<br/>when output levels of GPTW output pins<br/>(GPTW0 to GPTW2, GPTW4 to<br/>GPTW6, and GPTW7 to GPTW9 pins)<br/>are compared and simultaneous active-<br/>level output continues for one cycle or<br/>more.</li> </ul> |
|                                           | <ul> <li>MTU complementary PWM output pins,<br/>MTU0, and GPT pins can be placed in<br/>the high-impedance state in response to<br/>comparator detection by the 12-bit A/D<br/>converter (S12ADA).</li> </ul>                                                                                                                                                                                                                                      | <ul> <li>Output on all control target pins can be<br/>disabled in response to comparator C<br/>(CMPC) output detection.</li> </ul>                                                                                                                                                                                                                                                                                                                                                               |
|                                           | <ul> <li>MTU complementary PWM output pins,<br/>MTU0, and GPT pins can be placed in<br/>the high-impedance state by modifying<br/>the settings of the POE3 registers.</li> <li>Interrupts can be generated by input-</li> </ul>                                                                                                                                                                                                                    | <ul> <li>Output on all control target pins can be disabled by modifying the settings of the POE registers.</li> <li>Interrupts can be generated by input-</li> </ul>                                                                                                                                                                                                                                                                                                                             |
|                                           | level sampling or output-level comparison results.                                                                                                                                                                                                                                                                                                                                                                                                 | level sampling or output-level comparison results.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Pin status<br>while output is<br>disabled | High-impedance                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul><li>High-impedance</li><li>General I/O port</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Table 2.30 | Comparative Overview of Port Output Enable 3 |
|------------|----------------------------------------------|
|------------|----------------------------------------------|



| ltem                                        | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output<br>disable<br>control target<br>pins | <ul> <li>MTU output pins         <ul> <li>MTU0 pin (MTIOC0A-A, MTIOC0A-B, MTIOC0B-A, MTIOC0B-B, MTIOC0C, MTIOC0D)</li> <li>MTU3 pin (MTIOC3B, MTIOC3D)</li> <li>MTU4 pin (MTIOC4A, MTIOC4B, MTIOC4C, MTIOC4D)</li> <li>MTU6 pin (MTIOC6B, MTIOC6D)</li> <li>MTU7 pin (MTIOC7A, MTIOC7B, MTIOC7C, MTIOC7D)</li> </ul> </li> <li>GPT output pins         <ul> <li>GPT0 pin (GTIOC0A-A, GTIOC0B-A, GTIOC0A-B, GTIOC0B-B)</li> <li>GPT1 pin (GTIOC1A-A, GTIOC1B-A, GTIOC1A-B, GTIOC1B-B)</li> <li>GPT2 pin (GTIOC2A-A, GTIOC2B-A, GTIOC2A-B, GTIOC2B-B)</li> <li>GPT3 pin (GTIOC3A, GTIOC3B)</li> </ul> </li> </ul> | <ul> <li>MTU output pins         <ul> <li>MTU0 pin (MTIOC0A, MTIOC0B, MTIOC0C, MTIOC0D)</li> <li>MTU3 pin (MTIOC3B, MTIOC3D)</li> <li>MTU4 pin (MTIOC4A, MTIOC4B, MTIOC4C, MTIOC4D)</li> <li>MTU6 pin (MTIOC6B, MTIOC6D)</li> <li>MTU7 pin (MTIOC7A, MTIOC7B, MTIOC7C, MTIOC7D)</li> <li>MTU9 pin (MTIOC9A, MTIOC9B, MTIOC9C, MTIOC9D)</li> </ul> </li> <li>GPTW output pins         <ul> <li>GPTW1 pin (GTIOC1A, GTIOC0B)</li> <li>GPTW2 pin (GTIOC2A, GTIOC2B)</li> <li>GPTW3 pin (GTIOC3A, GTIOC3B)</li> <li>GPTW4 pin (GTIOC4A, GTIOC4B)</li> <li>GPTW5 pin (GTIOC5A, GTIOC5B)</li> <li>GPTW6 pin (GTIOC6A, GTIOC5B)</li> <li>GPTW6 pin (GTIOC6A, GTIOC6B)</li> <li>GPTW6 pin (GTIOC6A, GTIOC6B)</li> <li>GPTW7 pin (GTIOC7A, GTIOC7B)</li> <li>GPTW8 pin (GTIOC7A, GTIOC7B)</li> <li>GPTW8 pin (GTIOC7A, GTIOC7B)</li> <li>GPTW8 pin (GTIOC6A, GTIOC6B)</li> <li>GPTW8 pin (GTIOC7A, GTIOC7B)</li> <li>GPTW8 pin (GTIOC6A, GTIOC6B)</li> <li>GPTW8 pin (GTIOC7A, GTIOC7B)</li> <li>GPTW9 pin (GTIOC9A, GTIOC9B)</li> </ul> </li> </ul> |



| ltem                                                      | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Conditions for<br>generating<br>output disable<br>request | <ul> <li>Input pin changes         When signal input occurs on pin POE0#,         POE4#, POE8#, POE10#, or POE11#.</li> <li>Short circuit of output pins:         Output of one of the combinations listed         below         A match (short circuit) of signal levels         lasting one or more cycles on a         combination of pins listed below         [MTU complementary PWM output pins]         — MTIOC3B and MTIOC3D         — MTIOC4B and MTIOC4C         — MTIOC6B and MTIOC6D         — MTIOC7A and MTIOC7C         — MTIOC7B and MTIOC7D         </li> </ul> | <ul> <li>Input pin changes         When signal input occurs on pin POE0#,         POE4#, POE8#, POE9#, POE10#,         POE11#, POE12#, POE13#, or POE14#</li> <li>Short circuit of output pins:         Output of one of the combinations listed         below         A match (short circuit) of signal levels         lasting one or more cycles on a         combination of pins listed below         [MTU complementary PWM output pins]         — MTIOC3B and MTIOC3D         — MTIOC4A and MTIOC4C         — MTIOC6B and MTIOC6D         — MTIOC7A and MTIOC7C         — MTIOC7B and MTIOC7D</li> </ul> |
|                                                           | <ul> <li>[GPT output pins]</li> <li>GTIOC0A-A and GTIOC0B-A</li> <li>GTIOC1A-A and GTIOC1B-A</li> <li>GTIOC2A-A and GTIOC2B-A</li> </ul> • Making of SPOER register setting <ul> <li>Detection of stopped oscillation on main clock oscillator</li> <li>Detection of output from 12-bit A/D converter (S12ADA)</li> </ul>                                                                                                                                                                                                                                                        | <ul> <li>[GPTW output pins]</li> <li>GTIOC0A and GTIOC0B</li> <li>GTIOC1A and GTIOC1B</li> <li>GTIOC2A and GTIOC2B</li> <li>GTIOC4A and GTIOC4B</li> <li>GTIOC5A and GTIOC5B</li> <li>GTIOC6A and GTIOC6B</li> <li>GTIOC7A and GTIOC7B</li> <li>GTIOC8A and GTIOC8B</li> <li>GTIOC9A and GTIOC9B</li> <li>Making of SPOER register setting</li> <li>Detection of stopped oscillation on main clock oscillator</li> <li>Detection of comparator C (CMPC) output</li> </ul>                                                                                                                                     |



| Register | Bit         | RX62T (POE3)                                                                                                                                      | RX72T (POE3B)                                                                                                                                                                         |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICSR1    | POE0M[1:0]  | POE0 mode select bits                                                                                                                             | POE0 mode select bits                                                                                                                                                                 |
|          | (RX62T)     | (b1, b0)                                                                                                                                          | ( <mark>b3 to</mark> b0)                                                                                                                                                              |
|          | POE0M[3:0]  |                                                                                                                                                   |                                                                                                                                                                                       |
|          | (RX72T)     | b1 b0                                                                                                                                             | b3 b0                                                                                                                                                                                 |
|          |             | 0 0: Accepts a request at the                                                                                                                     | 0 0 0 0: Accepts a request at the                                                                                                                                                     |
|          |             | falling edge of the POE0# input.                                                                                                                  | falling edge of the POE0# pin input.                                                                                                                                                  |
|          |             | 0 1: Accepts a request when<br>the POE0# input has<br>been sampled at low level<br>16 times at PCLK/8 clock<br>pulses and all are low<br>level.   | 0 0 0 1: Samples the level of the<br>POE0# pin input at<br>PCLK/8, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.   |
|          |             | 1 0: Accepts a request when<br>the POE0# input has<br>been sampled at low level<br>16 times at PCLK/16<br>clock pulses and all are<br>low level.  | 0 0 1 0: Samples the level of the<br>POE0# pin input at<br>PCLK/16, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.  |
|          |             | 1 1: Accepts a request when<br>the POE0# input has<br>been sampled at low level<br>16 times at PCLK/128<br>clock pulses and all are<br>low level. | 0 0 1 1: Samples the level of the<br>POE0# pin input at<br>PCLK/128, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times. |
|          |             |                                                                                                                                                   | 0 1 0 0: Samples the level of the<br>POE0# pin input at PCLK,<br>and accepts a request<br>when consecutive low-<br>level results are detected<br>the specified number of<br>times.    |
|          |             |                                                                                                                                                   | 0 1 0 1: Samples the level of the<br>POE0# pin input at<br>PCLK/2, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.   |
|          |             |                                                                                                                                                   | 0 1 1 0: Samples the level of the<br>POE0# pin input at<br>PCLK/4, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.   |
|          |             |                                                                                                                                                   | Settings other than the above are prohibited.                                                                                                                                         |
|          | POE0M2[3:0] | —                                                                                                                                                 | POE0 sampling count select bits                                                                                                                                                       |

#### Table 2.31 Comparison of Port Output Enable 3 Registers



| Register | Bit                                            | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICSR1    | POE0F                                          | POE0 flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | POE0 flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |                                                | [Setting condition]<br>When the input set by the<br>POE0M[1:0] bits occurs on<br>the POE0# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | [Setting condition]<br>When the input set by the<br>POE0M[3:0] and POE0M2[3:0]<br>bits occurs on the POE0# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |                                                | [Clearing condition]<br>When 0 is written to the<br>POE0F flag after reading it as<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | [Clearing condition]<br>When 0 is written to the POE0F<br>flag after reading it as 1<br>When low-level sampling is<br>specified by the POE0M[3:0] bits,<br>a high level signal needs to be<br>input on the POE0# pin to write 0<br>to this flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ICSR2    | POE4M[1:0]<br>(RX62T)<br>POE4M[3:0]<br>(RX72T) | <ul> <li>POE4 mode select bits<br/>(b1, b0)</li> <li>b1 b0</li> <li>0 0: Accepts a request at the<br/>falling edge of the POE4#<br/>input.</li> <li>0 1: Accepts a request when<br/>the POE4# input has<br/>been sampled at low level<br/>16 times at PCLK/8 clock<br/>pulses and all are low<br/>level.</li> <li>1 0: Accepts a request when<br/>the POE4# input has<br/>been sampled at low level<br/>16 times at PCLK/16<br/>clock pulses and all are<br/>low level.</li> <li>1 1: Accepts a request when<br/>the POE4# input has<br/>been sampled at low level<br/>16 times at PCLK/16<br/>clock pulses and all are<br/>low level.</li> </ul> | <ul> <li>POE4 mode select bits</li> <li>(b3 to b0)</li> <li>b3 b0</li> <li>0 0 0 0: Accepts a request at the falling edge of the POE4# pin input.</li> <li>0 0 0 1: Samples the level of the POE4# pin input at PCLK/8, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 0 1 0: Samples the level of the POE4# pin input at PCLK/16, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 0 1 0: Samples the level of the POE4# pin input at PCLK/16, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 0 1 1: Samples the level of the POE4# pin input at PCLK/128, and accepts a request when consecutive low-level results are</li> </ul> |



| Register | Bit                                            | RX62T (POE3)                                                                                                                                                                                                                                                                                                        | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICSR2    | POE4M[1:0]<br>(RX62T)<br>POE4M[3:0]<br>(RX72T) |                                                                                                                                                                                                                                                                                                                     | <ul> <li>0 1 0 0: Samples the level of the POE4# pin input at PCLK, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 1 0 1: Samples the level of the POE4# pin input at PCLK/2, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 1 1 0: Samples the level of the POE4# pin input at PCLK/4, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 1 1 0: Samples the level of the POE4# pin input at PCLK/4, and accepts a request when consecutive low-level results are detected the specified number of times.</li> </ul> |
|          |                                                |                                                                                                                                                                                                                                                                                                                     | prohibited.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          | POE4M2[3:0]                                    | —                                                                                                                                                                                                                                                                                                                   | POE4 sampling count select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          | POE4F                                          | POE4 flag<br>[Setting condition]<br>When the input set by the<br>POE4M[1:0] bits occurs on<br>the POE4# pin<br>[Clearing condition]<br>When 0 is written to the<br>POE4F flag after reading it as<br>1                                                                                                              | POE4 flag<br>[Setting condition]<br>When the input set by the<br>POE4M[3:0] and POE4M2[3:0]<br>bits occurs on the POE4# pin<br>[Clearing condition]<br>When 0 is written to the POE4F<br>flag after reading it as 1<br>When low-level sampling is<br>specified by the POE4M[3:0] bits,<br>a high level signal needs to be<br>input on the POE4# pin to write 0<br>to this flag.<br>POE8 mode select bits                                                                                                                                                                                                                                                                                                             |
| ICSR3    | POE8M[1:0]<br>(RX62T)<br>POE8M[3:0]<br>(RX72T) | <ul> <li>POE8 mode select bits<br/>(b1, b0)</li> <li>b1 b0</li> <li>0 0: Accepts a request at the<br/>falling edge of the POE8#<br/>input.</li> <li>0 1: Accepts a request when<br/>the POE8# input has<br/>been sampled at low level<br/>16 times at PCLK/8 clock<br/>pulses and all are low<br/>level.</li> </ul> | <ul> <li>b3 b0</li> <li>0 0 0 0: Accepts a request at the falling edge of the POE8# pin input.</li> <li>0 0 0 1: Samples the level of the POE8# pin input at PCLK/8, and accepts a request when consecutive low-level results are detected the specified number of times.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Register          | Bit                                                   | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                    | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>ICSR3 | Bit<br>POE8M[1:0]<br>(RX62T)<br>POE8M[3:0]<br>(RX72T) | <ul> <li>RX62T (POE3)</li> <li>1 0: Accepts a request when<br/>the POE8# input has<br/>been sampled at low level<br/>16 times at PCLK/16<br/>clock pulses and all are<br/>low level.</li> <li>1 1: Accepts a request when<br/>the POE8# input has<br/>been sampled at low level<br/>16 times at PCLK/128<br/>clock pulses and all are<br/>low level.</li> </ul> | <ul> <li>RX72T (POE3B)</li> <li>0 0 1 0: Samples the level of the<br/>POE8# pin input at<br/>PCLK/16, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> <li>0 0 1 1: Samples the level of the<br/>POE8# pin input at<br/>PCLK/128, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> <li>0 1 0 0: Samples the level of the<br/>POE8# pin input at PCLK,<br/>and accepts a request<br/>when consecutive low-<br/>level results are detected<br/>the specified number of<br/>times.</li> <li>0 1 0 1: Samples the level of the<br/>POE8# pin input at<br/>PCLK/2, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> <li>0 1 0 1: Samples the level of the<br/>POE8# pin input at<br/>PCLK/2, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> <li>0 1 1 0: Samples the level of the<br/>POE8# pin input at<br/>PCLK/4, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> </ul> |
|                   |                                                       |                                                                                                                                                                                                                                                                                                                                                                 | Settings other than the above are prohibited.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | POE8M2[3:0]<br>POE8F                                  |                                                                                                                                                                                                                                                                                                                                                                 | POE8 sampling count select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                   |                                                       | POE8 flag<br>[Setting condition]<br>When the input set by the<br>POE8M[1:0] bits occurs on<br>the POE8# pin<br>[Clearing condition]<br>When 0 is written to the<br>POE8F flag after reading it as<br>1                                                                                                                                                          | POE8 flag<br>[Setting condition]<br>When the input set by the<br>POE8M[3:0] and POE8M2[3:0]<br>bits occurs on the POE8# pin<br>[Clearing condition]<br>When 0 is written to the POE8F<br>flag after reading it as 1<br>When low-level sampling is<br>specified by the POE8M[3:0] bits,<br>a high level signal needs to be<br>input on the POE8# pin to write 0<br>to this flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



| (R<br>PC | DE10M[1:0]<br>2X62T)<br>DE10M[3:0]<br>2X72T) | POE10 mode select bits<br>(b1, b0)<br>b1 b0                                                                                                        | POE10 mode select bits (b3 to b0)                                                                                                                                                      |
|----------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PC       | OE10M[3:0]                                   |                                                                                                                                                    | ( <mark>b3 to</mark> b0)                                                                                                                                                               |
|          |                                              | b1 b0                                                                                                                                              |                                                                                                                                                                                        |
|          |                                              | ~ . ~ ~                                                                                                                                            | b3 b0                                                                                                                                                                                  |
|          |                                              | 0 0: Accepts a request at the                                                                                                                      | 0 0 0 0: Accepts a request at the                                                                                                                                                      |
|          |                                              | falling edge of the POE10# input.                                                                                                                  | falling edge of the<br>POE10# pin input.                                                                                                                                               |
|          |                                              | 0 1: Accepts a request when<br>the POE10# input has<br>been sampled at low level<br>16 times at PCLK/8 clock<br>pulses and all are low<br>level.   | 0 0 0 1: Samples the level of the<br>POE10# pin input at<br>PCLK/8, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.   |
|          |                                              | 1 0: Accepts a request when<br>the POE10# input has<br>been sampled at low level<br>16 times at PCLK/16<br>clock pulses and all are<br>low level.  | 0 0 1 0: Samples the level of the<br>POE10# pin input at<br>PCLK/16, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.  |
|          |                                              | 1 1: Accepts a request when<br>the POE10# input has<br>been sampled at low level<br>16 times at PCLK/128<br>clock pulses and all are<br>low level. | 0 0 1 1: Samples the level of the<br>POE10# pin input at<br>PCLK/128, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times. |
|          |                                              |                                                                                                                                                    | 0 1 0 0: Samples the level of the<br>POE10# pin input at<br>PCLK, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.     |
|          |                                              |                                                                                                                                                    | 0 1 0 1: Samples the level of the<br>POE10# pin input at<br>PCLK/2, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.   |
|          |                                              |                                                                                                                                                    | 0 1 1 0: Samples the level of the<br>POE10# pin input at<br>PCLK/4, and accepts a<br>request when consecutive<br>low-level results are<br>detected the specified<br>number of times.   |
|          |                                              |                                                                                                                                                    | Settings other than the above are prohibited.                                                                                                                                          |
| PC       | OE10M2[3:0]                                  |                                                                                                                                                    | POE10 sampling count select bits                                                                                                                                                       |



| Register | Bit                                   | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICSR4    | POE10F                                | POE10 flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | POE10 flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |                                       | [Setting condition]<br>When the input set by the<br>POE10M[1:0] bits occurs on<br>the POE10# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | [Setting condition]<br>When the input set by the<br>POE10M[3:0] and POE10M2[3:0]<br>bits occurs on the POE10# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |                                       | [Clearing condition]<br>When 0 is written to the<br>POE10F flag after reading it<br>as 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [Clearing condition]<br>When 0 is written to the POE10F<br>flag after reading it as 1<br>When low-level sampling is<br>specified by the POE10M[3:0]<br>bits, a high level signal needs to<br>be input on the POE10# pin to<br>write 0 to this flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ICSR5    | POE11M[1:0]<br>(RX62T)<br>POE11M[3:0] | POE11 mode select bits<br>(b1, b0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | POE11 mode select bits<br>(b3 to b0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          | (RX72T)                               | <ul> <li>b1 b0</li> <li>0 0: Accepts a request at the falling edge of the POE11# input.</li> <li>0 1: Accepts a request when the POE11# input has been sampled at low level 16 times at PCLK/8 clock pulses and all are low level.</li> <li>1 0: Accepts a request when the POE11# input has been sampled at low level 16 times at PCLK/16 clock pulses and all are low level.</li> <li>1 1: Accepts a request when the POE11# input has been sampled at low level 16 times at PCLK/16 clock pulses and all are low level.</li> <li>1 1: Accepts a request when the POE11# input has been sampled at low level 16 times at PCLK/128 clock pulses and all are low level 16 times at PCLK/128 clock pulses and all are low level.</li> </ul> | <ul> <li>b3 b0</li> <li>0 0 0 0: Accepts a request at the falling edge of the POE11# pin input.</li> <li>0 0 0 1: Samples the level of the POE11# pin input at PCLK/8, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 0 1 0: Samples the level of the POE11# pin input at PCLK/16, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 0 1 0: Samples the level of the POE11# pin input at PCLK/16, and accepts a request when consecutive low-level results are detected the specified number of times.</li> <li>0 0 1 1: Samples the level of the POE11# pin input at PCLK/128, and accepts a request when consecutive low-level results are detected the specified number of times.</li> </ul> |



| Register | Bit                                              | RX62T (POE3)                                                                                                                                                                                               | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICSR5    | POE11M[1:0]<br>(RX62T)<br>POE11M[3:0]<br>(RX72T) |                                                                                                                                                                                                            | <ul> <li>0 1 0 0: Samples the level of the<br/>POE11# pin input at<br/>PCLK, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> <li>0 1 0 1: Samples the level of the<br/>POE11# pin input at<br/>PCLK/2, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified<br/>number of times.</li> <li>0 1 1 0: Samples the level of the<br/>POE11# pin input at<br/>PCLK/4, and accepts a<br/>request when consecutive<br/>low-level results are<br/>detected the specified</li> </ul> |
|          |                                                  |                                                                                                                                                                                                            | number of times.<br>Settings other than the above are<br>prohibited.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | POE11M2[3:0]                                     | —                                                                                                                                                                                                          | POE11 sampling count select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          | POE11F                                           | POE11 flag<br>[Setting condition]<br>When the input set by the<br>POE11M[1:0] bits occurs on<br>the POE11# pin<br>[Clearing condition]<br>When 0 is written to the<br>POE11F flag after reading it<br>as 1 | POE11 flag<br>[Setting condition]<br>When the input set by the<br>POE11M[3:0] and POE11M2[3:0]<br>bits occurs on the POE11# pin<br>[Clearing condition]<br>When 0 is written to the POE11F<br>flag after reading it as 1<br>When low-level sampling is<br>specified by the POE11M[3:0]<br>bits, a high level signal needs to<br>be input on the POE11# pin to<br>write 0 to this flag.                                                                                                                                                                                                          |
| ICSR6    |                                                  | —                                                                                                                                                                                                          | Input level control/status register 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ICSR7    | —                                                | —                                                                                                                                                                                                          | Input level control/status register 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ICSR8    |                                                  |                                                                                                                                                                                                            | Input level control/status register 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ICSR9    | _                                                |                                                                                                                                                                                                            | Input level control/status register 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ICSR10   | —                                                |                                                                                                                                                                                                            | Input level control/status register<br>10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



| Register | Bit  | RX62T (POE3)                                                                                                                                                                                                                                                               | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OCSR1    | OSF1 | Output short flag 1                                                                                                                                                                                                                                                        | Output short flag 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |      | This flag indicates that one or<br>more of the three pairs of two-<br>phase outputs among MTU<br>complementary PWM output<br>pins (pins MTU3 and MTU4)<br>or GPT large-current output<br>pins (GPT0 to GPT2) to be<br>compared has simultaneously<br>been at active level. | This flag indicates that one or<br>more of the three pairs of two-<br>phase outputs among MTU<br>complementary PWM output pins<br>(pins MTU3 and MTU4) has<br>simultaneously been at active<br>level. However, if output disabling<br>control for the corresponding pins<br>is not enabled, this flag is not set<br>to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |      | [Setting condition]<br>When any one of the three<br>pairs of two-phase outputs<br>has simultaneously been at<br>active level                                                                                                                                               | <ul> <li>[Setting condition]</li> <li>When pins MTIOC3B and<br/>MTIOC3D simultaneously go<br/>to the active level for at least<br/>one cycle of PCLK while the<br/>value of the<br/>POECR2.MTU3BDZE bit, or<br/>at least one of bits<br/>PMMCR1.MTU3BME and<br/>PMMCR1.MTU3DME, is 1.</li> <li>When pins MTIOC4A and<br/>MTIOC4C simultaneously go<br/>to the active level for at least<br/>one cycle of PCLK while the<br/>value of the<br/>POECR2.MTU4ACZE bit, or<br/>at least one of bits<br/>PMMCR1.MTU4AME and<br/>PMMCR1.MTU4CME, is 1.</li> <li>When pins MTIOC4B and<br/>MTIOC4D simultaneously go<br/>to the active level for at least<br/>one cycle of PCLK while the<br/>value of the<br/>POECR2.MTU4ADE bit, or<br/>at least one of bits<br/>PMMCR1.MTU4BDZE bit, or<br/>at least one of bits<br/>PMMCR1.MTU4BME and<br/>PMMCR1.MTU4BME and<br/>PMMCR1.MTU4BME and<br/>PMMCR1.MTU4BME and<br/>PMMCR1.MTU4DME, is 1.</li> </ul> |
|          |      | [Clearing condition]<br>When 0 is written to the OSF1<br>flag after reading it as 1                                                                                                                                                                                        | [Clearing condition]<br>When 0 is written to the OSF1 flag<br>after reading it as 1<br>To write 0 to this flag, the output<br>on the MTU complementary PWM<br>output pins must be at the inactive<br>level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Register | Bit  | RX62T (POE3)                                                                                                                                                                                          | RX72T (POE3B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OCSR2    | OSF2 | Output short flag 2                                                                                                                                                                                   | Output short flag 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |      | This flag indicates that one or<br>more of the three pairs of two-<br>phase outputs among MTU<br>complementary PWM output<br>pins (pins MTU6 and MTU7)<br>has simultaneously been at<br>active level. | This flag indicates that one or<br>more of the three pairs of two-<br>phase outputs among MTU<br>complementary PWM output pins<br>(pins MTU6 and MTU7) has<br>simultaneously been at active<br>level. However, if output disabling<br>control for the corresponding pins<br>is not enabled, this flag is not set<br>to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |      | [Setting condition]<br>When any one of the three<br>pairs of two-phase outputs<br>has simultaneously been at<br>active level                                                                          | <ul> <li>[Setting condition]</li> <li>When pins MTIOC6B and<br/>MTIOC6D simultaneously go<br/>to the active level for at least<br/>one cycle of PCLK while the<br/>value of the<br/>POECR2.MTU6BDZE bit, or<br/>at least one of bits<br/>PMMCR1.MTU6BME and<br/>PMMCR1.MTU6DME, is 1.</li> <li>When pins MTIOC7A and<br/>MTIOC7C simultaneously go<br/>to the active level for at least<br/>one cycle of PCLK while the<br/>value of the<br/>POECR2.MTU7ACZE bit, or<br/>at least one of bits<br/>PMMCR1.MTU7AME and<br/>PMMCR1.MTU7CME, is 1.</li> <li>When pins MTIOC7B and<br/>MTIOC7D simultaneously go<br/>to the active level for at least<br/>one cycle of PCLK while the<br/>value of the<br/>POECR2.MTU7ACZE bit, or<br/>at least one of bits<br/>PMMCR1.MTU7CME, is 1.</li> </ul> |
|          |      | [Clearing condition]<br>When 0 is written to the OSF2<br>flag after reading it as 1                                                                                                                   | [Clearing condition]<br>When 0 is written to the OSF2 flag<br>after reading it as 1<br>To write 0 to this flag, the output<br>on the MTU complementary PWM<br>output pins must be at the inactive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| OCSR3    |      |                                                                                                                                                                                                       | level.<br>Output level control/status register<br>3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OCSR4    | —    | —                                                                                                                                                                                                     | Output level control/status register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OCSR5    | —    | —                                                                                                                                                                                                     | Output level control/status register 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Register | Bit                     | RX62T (POE3)                                       | RX72T (POE3B)                                                           |
|----------|-------------------------|----------------------------------------------------|-------------------------------------------------------------------------|
| ALR1     | OLSG0A                  | MTIOC3B/GTIOC0A-A active level setting bit         | MTIOC3B pin active level setting bit                                    |
|          | OLSG0B                  | MTIOC3D/GTIOC0B-A active level setting bit         | MTIOC3D pin active level setting<br>bit                                 |
|          | OLSG1A                  | MTIOC4A/GTIOC1A-A active level setting bit         | MTIOC4A pin active level setting<br>bit                                 |
|          | OLSG1B                  | MTIOC4C/GTIOC1B-A active level setting bit         | MTIOC4C pin active level setting<br>bit                                 |
|          | OLSG2A                  | MTIOC4B/GTIOC2A-A active<br>level setting bit      | MTIOC4B pin active level setting<br>bit                                 |
|          | OLSG2B                  | MTIOC4D/GTIOC2B-A active level setting bit         | MTIOC4D pin active level setting<br>bit                                 |
| ALR2     |                         |                                                    | Active level register 2                                                 |
| ALR3     |                         | —                                                  | Active level register 3                                                 |
| ALR4     |                         | —                                                  | Active level register 4                                                 |
| ALR5     |                         | —                                                  | Active level register 5                                                 |
| SPOER    | MTUCH34HIZ*1            | MTU3 and MTU4 output high-<br>impedance enable bit | MTU3 and MTU4 pin output disable bit                                    |
|          | GPT01HIZ                | GPT0 and GPT1 output high-<br>impedance enable bit | GPTW0 and GPTW1 pin output disable bit                                  |
|          | GPT23HIZ                | GPT2 and GPT3 output high-<br>impedance enable bit | GPTW2 and GPTW3 pin output disable bit                                  |
|          | MTUCH9HIZ               | —                                                  | MTU9 pin output disable bit                                             |
|          | GPT02HIZ                | -                                                  | GPTW0 to GPTW2 pin output disable bit                                   |
|          | GPT46HIZ                | —                                                  | GPTW4 to GPTW6 pin output disable bit                                   |
|          | GPT79HIZ                | -                                                  | GPTW7 to GPTW9 pin output disable bit                                   |
| POECR2   | MTU4BDZE*1              | MTU CH4BD high-impedance<br>enable bit             | MTIOC4B/MTIOC4D pin high-<br>impedance enable bit                       |
|          | MTU4ACZE*1              | MTU CH4AC high-impedance enable bit                | MTIOC4A/MTIOC4C pin high-<br>impedance enable bit                       |
|          | MTU3BDZE*1              | MTU CH3BD high-impedance<br>enable bit             | MTIOC3B/MTIOC3D pin high-<br>impedance enable bit                       |
| POECR3   |                         | Port output enable control register 3              | Port output enable control register 3                                   |
|          |                         | Initial values after a reset are d                 | ifferent.                                                               |
|          | GPT2ABZE                | GPT CH2AB high-impedance<br>enable bit (b8)        | GTIOC2A/GTIOC2B pin high-<br>impedance enable bit (b2)                  |
|          | GPT3ABZE                | GPT CH3AB high-impedance<br>enable bit (b9)        | GTIOC3A/GTIOC3B pin high-<br>impedance enable bit (b3)                  |
|          | GPT4ABZE to<br>GPT9ABZE | —                                                  | GTIOC4A/GTIOC4B to<br>GTIOC9A/GTIOC9B pin high-<br>impedance enable bit |



| Register | Bit            | RX62T (POE3)                             | RX72T (POE3B)                                                   |
|----------|----------------|------------------------------------------|-----------------------------------------------------------------|
| POECR4   | CMADDMT34ZE*1  | MTUCH34 high-impedance<br>CFLAG add bit  | MTU3 and MTU4 output disabling condition CFLAG add bit          |
|          | IC1ADDMT34ZE   | —                                        | MTU3 and MTU4 output disabling condition POE0F add bit          |
|          | IC2ADDMT34ZE*1 | MTUCH34 high-impedance<br>POE4F add bit  | MTU3 and MTU4 output disabling condition POE4F add bit          |
|          | IC3ADDMT34ZE*1 | MTUCH34 high-impedance<br>POE8F add bit  | MTU3 and MTU4 output disabling condition POE8F add bit          |
|          | IC4ADDMT34ZE*1 | MTUCH34 high-impedance<br>POE10F add bit | MTU3 and MTU4 output disabling condition POE10F add bit         |
|          | IC5ADDMT34ZE*1 | MTUCH34 high-impedance<br>POE11F add bit | MTU3 and MTU4 output disabling condition POE11F add bit         |
|          | IC6ADDMT34ZE*1 | —                                        | MTU3 and MTU4 output disabling condition POE12F add bit         |
|          | IC8ADDMT34ZE   | —                                        | MTU3 and MTU4 output disabling condition POE9F add bit          |
|          | IC9ADDMT34ZE   | —                                        | MTU3 and MTU4 output disabling condition POE13F add bit         |
|          | IC10ADDMT34ZE  | —                                        | MTU3 and MTU4 output disabling condition POE14F add bit         |
|          | CMADDMT67ZE    | MTUCH67 high-impedance<br>CFLAG add bit  | _                                                               |
|          | IC1ADDMT67ZE   | MTUCH67 high-impedance<br>POE0F add bit  | _                                                               |
|          | IC3ADDMT67ZE   | MTUCH67 high-impedance<br>POE8F add bit  | _                                                               |
|          | IC4ADDMT67ZE   | MTUCH67 high-impedance<br>POE10F add bit | _                                                               |
|          | IC5ADDMT67ZE   | MTUCH67 high-impedance<br>POE11F add bit | —                                                               |
| POECR4B  |                | —                                        | Port output enable control register<br>4B                       |
| POECR5   | IC3ADDMT0ZE    | —                                        | MTU0 output disabling condition<br>POE8F add bit                |
|          | IC6ADDMT0ZE    | —                                        | MTU0 output disabling condition<br>POE12F add bit               |
|          | IC8ADDMT0ZE    | —                                        | MTU0 output disabling condition<br>POE9F add bit                |
|          | IC9ADDMT0ZE    | —                                        | MTU0 output disabling condition<br>POE13F add bit               |
|          | IC10ADDMT0ZE   | —                                        | MTU0 output disabling condition<br>POE14F add bit               |
| POECR6   | IC4ADDGPT01ZE  |                                          | GPTW0 and GPTW1 output<br>disabling condition POE10F add<br>bit |
|          | IC6ADDGPT01ZE  |                                          | GPTW0 and GPTW1 output<br>disabling condition POE12F add<br>bit |
|          | IC8ADDGPT01ZE  | —                                        | GPTW0 and GPTW1 output<br>disabling condition POE9F add bit     |
|          | IC9ADDGPT01ZE  | _                                        | GPTW0 and GPTW1 output<br>disabling condition POE13F add<br>bit |



| bit         bit           CMADDGPT23ZE         GPTCH23 high-impedance<br>CFLAG add bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Register  | Bit            | RX62T (POE3) | RX72T (POE3B)                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|--------------|-----------------------------------------------------------------|
| Internal of the second secon | POECR6    | IC10ADDGPT01ZE |              | disabling condition POE14F add                                  |
| POEOF add bit           IC2ADDGPT23ZE         GPTCH23 high-impedance<br>POE4F add bit           IC3ADDGPT23ZE         GPTCH23 high-impedance<br>POE8F add bit           IC4ADDGPT23ZE         GPTCH23 high-impedance<br>POE10F add bit           POECR6B         —           POECR7         —           POECR8         —           POECR9         —           POECR9         —           POECR9         —           POECR10         —           POECR10         —           POECR11         —           POECR12         —           POECR13         —           POECR14         —           POECR15         —           POECR11         —           POECR12         —           POECR13         —           POECR14         —           POECR15         —           POECR16         —<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           | CMADDGPT23ZE   |              | —                                                               |
| POEAF add bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           | IC1ADDGPT23ZE  |              | _                                                               |
| POESF add bit         POESF add bit           IC4ADDGPT23ZE         GPTCH23 high-impedance<br>POE10F add bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | IC2ADDGPT23ZE  |              | -                                                               |
| POECR6B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           | IC3ADDGPT23ZE  | 0 1          | _                                                               |
| POECR7        Port output enable control regis         POECR8        Port output enable control regis         POECR9        Port output enable control regis         POECR10        Port output enable control regis         POECR11        Port output enable control regis         POECR11        Port output enable control regis         POECR11        Port output enable control regis         PMMCR0        Port mode mask control regists         PMMCR1        Port mode mask control regists         PMMCR3        Port mode mask control regists         POECMPFR        Port output enable comparator         request select register       Port output enable comparator         request select register       Port output enable comparator         request select register          POECMPEXm        Port output enable comparator         request select register        Port output enable comparator         register m (m = 0 to 8)       NOSELR1          MOSELR1         MTU0 pin select register         MSELR         MTU4 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           | IC4ADDGPT23ZE  |              | —                                                               |
| POECR8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | POECR6B   |                |              |                                                                 |
| POECR98POECR10Port output enable control regis<br>9POECR10Port output enable control regis<br>10POECR11Port output enable control regis<br>11PMMCR0Port output enable control regist<br>11PMMCR1Port mode mask control registe<br>11PMMCR3Port mode mask control registe<br>POECMPFRPOECMPFRPort mode mask control register<br>POECMPSELPOECMPSELPort output enable comparator<br>request select registerPOECMPEXmPort output enable comparator<br>request select registerPOECMPEXmPort output enable comparator<br>request select registerPOECMPEXmPort output enable comparator<br>reguest extended selection<br>reguest extended selection<br>register m (m = 0 to 8)MOSELR1MTU0 pin select register 1MOSELR2MTU4 pin select register 2MASELR1MTU4 pin select register 1MASELR2MTU4 pin select register 1MASELR3MTU4 pin select register 1MSELR4MTU7 pin select register 1MSELR1MTU7 pin select register 1MSELR2MTU7 pin select register 1MSELR3MTU7 pin select register 1MSELR4MTU9 pin select register 1MSELR1MTU9 pin select register 1<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | POECR7    |                |              | Port output enable control register 7                           |
| POECR10        Port output enable control regis<br>10         POECR11        Port output enable control regis<br>11         PMMCR0        Port output enable control registe<br>11         PMMCR1        Port mode mask control registe<br>PMMCR2         PMMCR3        Port mode mask control registe<br>POECMPFR         POECMPFR        Port output enable comparator<br>output detection flag register         POECMPSEL        Port output enable comparator<br>output detection flag register         POECMPEXm        Port output enable comparator<br>request select register         POECMPEXm        Port output enable comparator<br>request extended selection<br>register m (m = 0 to 8)         MOSELR1           MOSELR2        MTU0 pin select register 1         MMSELR2        MTU3 pin select register 1         MASELR1        MTU4 pin select register 1         MASELR1        MTU4 pin select register 1         MASELR1        MTU4 pin select register 1         MASELR2        MTU4 pin select register 1         MASELR2        MTU7 pin select register 1         MSELR1        MTU7 pin select register 1 <td></td> <td>—</td> <td>—</td> <td>Port output enable control register 8</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           | —              | —            | Port output enable control register 8                           |
| POECR11        10         PMMCR0        Port output enable control register 11         PMMCR1        Port mode mask control register         PMMCR2        Port mode mask control register         PMMCR3        Port mode mask control register         POECMPFR        Port mode mask control register         POECMPFR        Port output enable comparator         OECMPFR        Port output enable comparator         POECMPSEL        Port output enable comparator         POECMPEXm        Port output enable comparator         request select register       Port output enable comparator         register m (m = 0 to 8)       MSELR1         MOSELR1           MSELR2           MSELR1           MSELR1           MSELR1           MSELR1           MSELR2           MSELR1           MSELR2           MSELR1           MSELR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | POECR9    | —              | _            | Port output enable control register 9                           |
| PMMCR0Port mode mask control registerPMMCR1Port mode mask control registerPMMCR2Port mode mask control registerPMMCR3Port mode mask control registerPOECMPFRPort output enable comparator<br>output detection flag registerPOECMPSELPort output enable comparator<br>request select registerPOECMPSELPort output enable comparator<br>request select registerPOECMPEXmPort output enable comparator<br>request select registerPOECMPEXmPort output enable comparator<br>request extended selection<br>register m (m = 0 to 8)MOSELR1MSELR2MTU0 pin select register 1MSSELR1MSELR1MTU3 pin select register 1MASELR1MSELR1MTU4 pin select register 1MASELR2MTU4 pin select register 1MTV6 pin select register 2MSELR1MTSELR2MTU6 pin select register 1MTSELR2MTSELR1MTU7 pin select register 1MTSELR2MTU9 pin select register 1MTSELR2MTU9 pin select register 1MSELR2MSELR2MTU9 pin select register 2MSELR1MTU9 pin select register 1MSELR2 </td <td>POECR10</td> <td>—</td> <td>—</td> <td>Port output enable control register 10</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | POECR10   | —              | —            | Port output enable control register 10                          |
| PMMCR1       —       —       Port mode mask control register         PMMCR2       —       —       Port mode mask control register         PMMCR3       —       —       Port mode mask control register         POECMPFR       —       —       Port output enable comparator output detection flag register         POECMPSEL       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request select register         MOSELR1       —       —       Port output enable comparator register m (m = 0 to 8)         MOSELR2       —       —       MTU0 pin select register 1         MSELR1       —       —       MTU3 pin select register 1         MASELR2       —       —       MTU4 pin select register 1         M4SELR1       —       —       MTU4 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1 </td <td>POECR11</td> <td>—</td> <td></td> <td>Port output enable control register 11</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | POECR11   | —              |              | Port output enable control register 11                          |
| PMMCR2       —       —       Port mode mask control register         PMMCR3       —       —       Port mode mask control register         POECMPFR       —       —       Port output enable comparator output detection flag register         POECMPSEL       —       —       Port output enable comparator request select register         POECMPSEL       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request extended selection register m (m = 0 to 8)         M0SELR1       —       —       MTU0 pin select register 1         M0SELR2       —       —       MTU0 pin select register 1         MSELR1       —       —       MTU3 pin select register 1         MASELR1       —       —       MTU4 pin select register 1         M4SELR1       —       —       MTU4 pin select register 1         M4SELR1       —       —       MTU6 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR2       —       —       MTU7 pin select register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PMMCR0    | —              | —            | Port mode mask control register 0                               |
| PMMCR3       —       —       Port mode mask control register         POECMPFR       —       —       Port output enable comparator output detection flag register         POECMPSEL       —       —       Port output enable comparator request select register         POECMPSEL       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request extended selection register m (m = 0 to 8)         M0SELR1       —       —       MTU0 pin select register 1         MOSELR2       —       —       MTU0 pin select register 1         MSELR1       —       —       MTU3 pin select register 1         MASELR2       —       —       MTU4 pin select register 1         M4SELR1       —       —       MTU4 pin select register 1         M4SELR1       —       —       MTU4 pin select register 1         M4SELR2       —       —       MTU6 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR2       —       —       MTU9 pin select register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PMMCR1    | —              |              | Port mode mask control register 1                               |
| POECMPFR       —       —       Port output enable comparator output detection flag register         POECMPSEL       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request select register         POECMPEXm       —       —       Port output enable comparator request select register         MOSELR1       —       —       Port output enable comparator request extended selection register m (m = 0 to 8)         MOSELR2       —       —       MTU0 pin select register 1         MSELR2       —       —       MTU0 pin select register 2         M3SELR       —       —       MTU3 pin select register 1         M4SELR2       —       —       MTU4 pin select register 1         M4SELR2       —       —       MTU6 pin select register 1         M7SELR1       —       —       MTU7 pin select register 1         M7SELR2       —       —       MTU7 pin select register 1         M7SELR2       —       —       MTU9 pin select register 1         M9SELR1       —       —       MTU9 pin select register 1         MSELR2       —       — </td <td>PMMCR2</td> <td>_</td> <td></td> <td>Port mode mask control register 2</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PMMCR2    | _              |              | Port mode mask control register 2                               |
| POECMPSEL———POECMPSEL——Port output enable comparator<br>request select registerPOECMPEXm—Port output enable comparator<br>request extended selection<br>register m (m = 0 to 8)MOSELR1——MOSELR2——M3SELR——M4SELR1——M4SELR1——M4SELR1——M4SELR1——M4SELR2——M4SELR1——M4SELR2——M5SELR——M5SELR——M4SELR2——M4SELR2——M5SELR——M5SELR——M7U6 pin select register 1M7SELR1——M5SELR1——M5SELR1——M5SELR1——M5SELR1——M5SELR1——M5SELR1——M5SELR1——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR2——M5SELR3——M5SELR3——M5SELR3——M5SELR3—                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PMMCR3    | _              |              | Port mode mask control register 3                               |
| POECMPEXm—Port output enable comparator<br>request extended selection<br>register m (m = 0 to 8)M0SELR1——MOSELR2——M3SELR——M4SELR1——M4SELR1——M4SELR1——M7U0 pin select register 1M4SELR2—M4SELR1—M7U4 pin select register 1M4SELR2—M7U4 pin select register 2M6SELR—M7SELR1—M7SELR1—M7SELR1—M7SELR2—M7SELR2—M7SELR1—M7SELR2—M7U9 pin select register 1M7U9 pin select register 2M9SELR1—M7U9 pin select register 2M9SELR1—M7U9 pin select register 2M9SELR1—M7U9 pin select register 1M7U9 pin select register 2M9SELR2—M7U9 pin select register 2G0SELR—G1SELR—M—GPTW0 pin select registerG1SELR—M—GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | POECMPFR  |                |              | Port output enable comparator<br>output detection flag register |
| MOSELR1———MOSELR2——MTU0 pin select register 1MOSELR2——MTU0 pin select register 2M3SELR——MTU3 pin select register 2M4SELR1——MTU4 pin select register 1M4SELR2——MTU4 pin select register 1M4SELR2——MTU4 pin select register 2M6SELR——MTU6 pin select register 2M6SELR——MTU6 pin select register 1M7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 2G0SELR——GPTW0 pin select register 2G1SELR——GPTW1 pin select register 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | POECMPSEL |                | —            | Port output enable comparator<br>request select register        |
| M0SELR1——MTU0 pin select register 1M0SELR2——MTU0 pin select register 2M3SELR——MTU3 pin select registerM4SELR1——MTU4 pin select register 1M4SELR2——MTU4 pin select register 2M6SELR——MTU6 pin select register 1M7SELR1——MTU6 pin select register 1M7SELR2——MTU7 pin select register 1M7SELR2——MTU7 pin select register 1M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 1G0SELR——GPTW0 pin select register 2G1SELR———G1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | POECMPEXm |                |              |                                                                 |
| M0SELR2——MTU0 pin select register 2M3SELR——MTU3 pin select registerM4SELR1——MTU4 pin select register 1M4SELR2——MTU4 pin select register 2M6SELR——MTU6 pin select registerM7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 1M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 2G0SELR——MTU9 pin select register 2G1SELR——GPTW0 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | M0SELR1   | _              |              |                                                                 |
| M3SELR——MTU3 pin select registerM4SELR1——MTU4 pin select register 1M4SELR2——MTU4 pin select register 2M6SELR——MTU6 pin select registerM7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 1M7SELR1——MTU7 pin select register 1M7SELR2——MTU9 pin select register 2M9SELR1——MTU9 pin select register 1M9SELR2——GPTW0 pin select register 2G0SELR——GPTW0 pin select registerG1SELR———                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           | —              |              |                                                                 |
| M4SELR1——MTU4 pin select register 1M4SELR2——MTU4 pin select register 2M6SELR——MTU6 pin select registerM7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 2G0SELR——GPTW0 pin select register 2G1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | M3SELR    | _              |              | ç                                                               |
| M4SELR2——MTU4 pin select register 2M6SELR——MTU6 pin select registerM7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 2G0SELR——GPTW0 pin select register 2G1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |                |              |                                                                 |
| M6SELR——MTU6 pin select registerM7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 2G0SELR——GPTW0 pin select registerG1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                |              |                                                                 |
| M7SELR1——MTU7 pin select register 1M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 2G0SELR——GPTW0 pin select registerG1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                |              |                                                                 |
| M7SELR2——MTU7 pin select register 2M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 2G0SELR——GPTW0 pin select registerG1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |                |              |                                                                 |
| M9SELR1——MTU9 pin select register 1M9SELR2——MTU9 pin select register 2G0SELR——GPTW0 pin select registerG1SELR——GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           | <u> </u>       |              |                                                                 |
| M9SELR2       —       MTU9 pin select register 2         G0SELR       —       —       GPTW0 pin select register         G1SELR       —       —       GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                | <u> </u>     |                                                                 |
| G0SELR     —     GPTW0 pin select register       G1SELR     —     —     GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           |                | ·            |                                                                 |
| G1SELR — GPTW1 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                |              |                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |                | <br>         |                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |                | L            |                                                                 |
| G3SELR — GPTW3 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                |              |                                                                 |
| G4SELR — — GPTW3 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |                |              |                                                                 |
| G5SELR — GPTW4 pin select register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                |              |                                                                 |



RX72T Group, RX62T/RX62G Group

Differences Between the RX72T Group and the RX62T/RX62G Group

| Register | Bit | RX62T (POE3) | RX72T (POE3B)             |
|----------|-----|--------------|---------------------------|
| G6SELR   | —   | —            | GPTW6 pin select register |
| G7SELR   |     | —            | GPTW7 pin select register |
| G8SELR   |     | —            | GPTW8 pin select register |
| G9SELR   |     | —            | GPTW9 pin select register |

Note: 1. The GPT and MTU pins are controlled by this register on the RX62T, but the GPT and MTU pins are controlled by separate registers on the RX72T.



## 2.16 General PWM Timer

Table 2.32 is a comparative overview of general PWM timers, Table 2.33 is a comparison of general PWM timer registers, and Table 2.34 is a comparative listing of GTIOA and GTIOB bit settings.

The GPTa is implemented on the RX62G Group only.

| Table 2.32 | Comparative | Overview of     | f General | PWM Timer |
|------------|-------------|-----------------|-----------|-----------|
|            |             | • • • • • • • • |           |           |

| ltem      | RX62T (GPT/GPTa)                                                                                                                                                                                            | RX72T (GPTW)                                                                                                                                                                                                                                      |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functions | • 16 bits × 4 channels                                                                                                                                                                                      | • 32 bits × 10 channels                                                                                                                                                                                                                           |
|           | <ul> <li>Up-count or down-count operation (saw waves) or up/down-count operation (triangle waves) for each counter</li> <li>Independently selectable clock source</li> </ul>                                | <ul> <li>Up-count or down-count operation (saw waves) or up/down-count operation (triangle waves) for each counter</li> <li>Independently selectable clock source</li> </ul>                                                                      |
|           | for each channel                                                                                                                                                                                            | for each channel                                                                                                                                                                                                                                  |
|           | <ul><li>Two input/output pins per channel</li><li>Two output compare/input capture</li></ul>                                                                                                                | <ul><li>Two input/output pins per channel</li><li>Two output compare/input capture</li></ul>                                                                                                                                                      |
|           | registers per channel                                                                                                                                                                                       | registers per channel                                                                                                                                                                                                                             |
|           | • For each pair of output compare/input capture registers for each channel, four registers are provided as buffer registers and are capable of operating as compare registers when buffering is not in use. | <ul> <li>For each pair of output compare/input<br/>capture registers for each channel, four<br/>registers are provided as buffer<br/>registers and are capable of operating<br/>as compare registers when buffering is<br/>not in use.</li> </ul> |
|           | • During output compare operation, buffer<br>switching can be at peaks or troughs,<br>enabling the generation of laterally<br>asymmetric PWM waveforms.                                                     | <ul> <li>During output compare operation, buffe<br/>switching can be at peaks or troughs,<br/>enabling the generation of laterally<br/>asymmetric PWM waveforms.</li> </ul>                                                                       |
|           | <ul> <li>Registers for setting up frame cycles in<br/>each channel (with capability for<br/>generating interrupts at overflow or<br/>underflow)</li> </ul>                                                  | <ul> <li>Registers for setting up frame cycles in<br/>each channel (with capability for<br/>generating interrupts at overflow or<br/>underflow)</li> </ul>                                                                                        |
|           | <ul> <li>Ability to synchronize operation with any<br/>of several counters</li> </ul>                                                                                                                       | • Simultaneous start, stop, and clearing of desired channel counters                                                                                                                                                                              |
|           | <ul> <li>Synchronized operation modes<br/>(synchronized, or displaced by desired<br/>times for phase shifting)</li> </ul>                                                                                   | <ul> <li>Synchronized operation modes<br/>(synchronized, or displaced by desired<br/>times for phase shifting)</li> </ul>                                                                                                                         |
|           | <ul> <li>Generation of dead time during PWM<br/>operation</li> </ul>                                                                                                                                        | Generation of dead time during PWM     operation                                                                                                                                                                                                  |
|           |                                                                                                                                                                                                             | <ul> <li>Count start, count stop, counter<br/>clearing, up-counting, down-counting, o<br/>input capture by up to eight ELC events<br/>based on the ELC settings</li> </ul>                                                                        |
|           |                                                                                                                                                                                                             | <ul> <li>Count start, count stop, counter<br/>clearing, up-counting, down-counting, c<br/>input capture at detection of two input<br/>signal conditions</li> </ul>                                                                                |
|           | <ul> <li>Count start, count stop, or counter<br/>clearing by an external trigger</li> </ul>                                                                                                                 | <ul> <li>Count start, count stop, counter<br/>clearing, up-counting, down-counting, c<br/>input capture by up to four external<br/>triggers</li> </ul>                                                                                            |
|           | Output disable control by dead time<br>error, detection of short-circuited output,<br>or comparator-detection                                                                                               | <ul> <li>Function to control output negation by<br/>output disable requests from the POEG</li> </ul>                                                                                                                                              |
|           | <ul> <li>A/D converter start trigger generation<br/>function</li> </ul>                                                                                                                                     | <ul> <li>A/D converter start trigger generation<br/>function</li> </ul>                                                                                                                                                                           |



| ltem      | RX62T (GPT/GPTa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RX72T (GPTW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Functions | <ul> <li>Ability to generate three-phase PWM waveforms incorporating dead time using combination of three counters</li> <li>Ability to start, clear, and stop counters in response to external or internal triggers</li> <li>Internal trigger sources: Comparator detection, software, and compare match</li> <li>Ability to use the frequency-divided system clock (ICLK) as a counter clock for measuring the timing of the edges of signals produced by frequency-dividing the IWDT-dedicated low-speed on-chip oscillator clock (to detect abnormal oscillation)</li> <li>Ability to control rise and fall timing of two PWM output pins with an accuracy of up to 1/32 times the period of the system clock (ICLK) (PWM delay generation function) (RX62G Group only)</li> </ul> | <ul> <li>Event signals for compare match A to F and for overflow/underflow can be output to the ELC.</li> <li>Ability to select noise filter function by input capture input</li> <li>Bus clock: PCLKA, GPTW count reference clock: PCLKC, frequency ratio between PCLKA and PCLKC = 1:N (N = 1/2)</li> <li>Ability to generate three-phase PWM waveforms incorporating dead time using combination of three counters</li> <li>Ability to start, clear, and stop counters in response to external or internal triggers</li> <li>Internal trigger sources: Software and compare match</li> <li>Ability to monitor for frequency errors clock output from the main clock oscillator, low- and high-speed on-chip oscillators, PLL frequency synthesizer, IWDT-dedicated on-chip oscillator, and PCLKB (Refer to the Clock Frequency Accuracy Measurement Circuit (CAC) chapter in RX72T Group User's Manual: Hardware.)</li> <li>Ability to adjust rise/fall timing of PWM waveforms with resolution of PCLKC cycle × 1/32 for complementary PWM output pins on up to four channels (Refer to the High Resolution PWM Waveform Generation Circuit (HRPWM) chapter in RX72T Group User's Manual: Hardware.)</li> </ul> |  |  |



| Register          | Bit                                 | RX62T (GPT/GPTa)                                               | RX72T (GPTW)                            |
|-------------------|-------------------------------------|----------------------------------------------------------------|-----------------------------------------|
| GTSTR             | CST0 (RX62T)<br>CSTRT0 (RX72T)      | GPT0.GTCNT count start bit                                     | Channel 0 count start bit               |
|                   | CST1 (RX62T)<br>CSTRT1 (RX72T)      | GPT1.GTCNT count start bit                                     | Channel 1 count start bit               |
|                   | CST2 (RX62T)<br>CSTRT2 (RX72T)      | GPT2.GTCNT count start bit                                     | Channel 2 count start bit               |
|                   | CST3 (RX62T)<br>CSTRT3 (RX72T)      | GPT3.GTCNT count start bit                                     | Channel 3 count start bit               |
|                   | CSTRT4 to<br>CSTRT9                 | —                                                              | Channel 4 to channel 9 count start bits |
| GTHSCR            |                                     | General PWM timer hardware source start control register       | —                                       |
| GTHCCR            | _                                   | General PWM timer hardware source clear control register       | —                                       |
| GTHSSR            | _                                   | General PWM timer hardware start source select register        | —                                       |
| GTHPSR            |                                     | General PWM timer hardware stop/clear source select register   | _                                       |
| GTWP              | WP0 to WP3<br>(RX62T)<br>WP (RX72T) | GPT0 to GPT3 register write<br>enable bits                     | Register write disabled bits            |
|                   | STRWP                               | _                                                              | GTSTR.CSTRT bit write<br>disabled bit   |
|                   | STPWP                               | —                                                              | GTSTP.CSTOP bit write<br>disabled bit   |
|                   | CLRWP                               |                                                                | GTCLR.CCLR bit write disabled bit       |
|                   | CMNWP                               | —                                                              | Common register write disabled bit      |
|                   | PRKEY[7:0]                          | —                                                              | GTWP key code bits                      |
| GTSYNC            | _                                   | General PWM timer sync<br>register                             | -                                       |
| GTETINT           | _                                   | General PWM timer external<br>trigger input interrupt register | _                                       |
| GTBDR             | _                                   | General PWM timer buffer<br>operation disable register         | —                                       |
| GTSWP             | _                                   | General PWM timer start write-<br>protection register          | —                                       |
| LCCR              | —                                   | LOCO count control register                                    |                                         |
| LCST              | 1_                                  | LOCO count status register                                     | —                                       |
| LCNT              | —                                   | LOCO count value register                                      | <b>—</b>                                |
| LCNTA             | —                                   | LOCO count result average register                             | -                                       |
| LCNTn             | _                                   | LOCO count result register n<br>(n = 0 to 15)                  | —                                       |
| LCNTDU,<br>LCNTDL | -                                   | LOCO count upper/lower permissible deviation register          | —                                       |

### Table 2.33 Comparison of General PWM Timer Registers



| Register | Bit                                 | RX62T (GPT/GPTa)                                                                         | RX72T (GPTW)                                                                                         |
|----------|-------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| GTIOR    | GTIOA[5:0]                          | GTIOCnA pin function select bits                                                         | GTIOCnA pin function select bits                                                                     |
|          | (RX62T)<br>GTIOA[4:0]               | (b5 to b0)                                                                               | (b4 to b0)                                                                                           |
|          | (RX72T)                             | Refer to Table 2.34 for details.                                                         | Refer to Table 2.34 for details.                                                                     |
|          | OAE                                 | —                                                                                        | GTIOCnA pin output enable bit                                                                        |
|          | OADF[1:0]                           | —                                                                                        | GTIOCnA pin negate value                                                                             |
|          |                                     |                                                                                          | setting bits                                                                                         |
|          | NFAEN                               | —                                                                                        | GTIOCnA pin input noise filter<br>enable bit                                                         |
|          | NFCSA[1:0]                          | —                                                                                        | GTIOCnA pin input noise filter<br>sampling clock select bits                                         |
|          | GTIOB[5:0]<br>(RX62T)<br>GTIOB[4:0] | GTIOCnB pin function select bits (b13 to b8)                                             | GTIOCnB pin function select bits<br>(b20 to b16)                                                     |
|          | (RX72T)                             | Refer to Table 2.34 for details.                                                         | Refer to Table 2.34 for details.                                                                     |
|          | OBDFLT                              | Output value at GTIOCnB pin count stop bit (b14)                                         | Output value at GTIOCnB pin count stop bit (b22)                                                     |
|          | OBHLD                               | Output retain at GTIOCnB pin count start/stop bit (b15)                                  | Output retain at GTIOCnB pin count start/stop bit (b23)                                              |
|          | OBE                                 |                                                                                          | GTIOCnB pin output enable bit                                                                        |
|          | OBDF[1:0]                           | —                                                                                        | GTIOCnB pin negate value setting bits                                                                |
|          | NFBEN                               | —                                                                                        | GTIOCnB pin input noise filter<br>enable bit                                                         |
|          | NFCSB[1:0]                          | —                                                                                        | GTIOCnB pin input noise filter sampling clock select bits                                            |
| GTINTAD  | EINT                                | Dead time error interrupt enable bit                                                     | —                                                                                                    |
|          | ADTRAUEN                            | GTADTRA compare match (up-<br>counting) A/D converter start<br>request enable bit (b12)  | GTADTRA register compare<br>match (up-counting) A/D<br>converter start request enable bit<br>(b16)   |
|          | ADTRADEN                            | GTADTRA compare match<br>(down-counting) A/D converter<br>start request enable bit (b13) | GTADTRA register compare<br>match (down-counting) A/D<br>converter start request enable bit<br>(b17) |
|          | ADTRBUEN                            | GTADTRB compare match (up-<br>counting) A/D converter start<br>request enable bit (b14)  | GTADTRB register compare<br>match (up-counting) A/D<br>converter start request enable bit<br>(b18)   |
|          | ADTRBDEN                            | GTADTRB compare match<br>(down-counting) A/D converter<br>start request enable bit (b15) | GTADTRB register compare<br>match (down-counting) A/D<br>converter start request enable bit<br>(b19) |
|          | GRP[1:0]                            | —                                                                                        | Output stop group select bits                                                                        |
|          | GRPDTE                              |                                                                                          | Dead time error output stop detection enable bit                                                     |
|          | GRPABH                              | _                                                                                        | Simultaneous high output stop detection enable bit                                                   |
|          | GRPABL                              | _                                                                                        | Simultaneous low output stop detection enable bit                                                    |



| Register | Bit                  | RX62T (GPT/GPTa)                                     | RX72T (GPTW)                                                |
|----------|----------------------|------------------------------------------------------|-------------------------------------------------------------|
| GTCR     | CST                  |                                                      | Count start bit                                             |
|          | ICDS                 | —                                                    | Input capture operation select at count stop bit            |
|          | MD[2:0]              | Mode select bits (b2 to b0)                          | Mode select bits (b18 to b16)                               |
|          | TPCS[1:0]            | Timer prescaler select bits                          | Timer prescaler select bits                                 |
|          | (RX62T)<br>TPCS[3:0] | (b9 and b8)                                          | (b26 to b23)                                                |
|          | (RX72T)              | b9 b8                                                | b26 b23                                                     |
|          |                      | 0 0: ICLK (system clock)                             | 0000: PCLKC                                                 |
|          |                      | 0 1: ICLK/2 (system clock/2)                         | 0001: PCLKC/2                                               |
|          |                      | 1 0: ICLK/4 (system clock/4)                         | 0010: PCLKC/4                                               |
|          |                      | 1 1: ICLK/8 (system clock/8)                         | 0011: PCLKC/8                                               |
|          |                      |                                                      | 0 1 0 0: PCLKC/16                                           |
|          |                      |                                                      | 0 1 0 1: PCLKC/32                                           |
|          |                      |                                                      | 0 1 1 0: PCLKC/64                                           |
|          |                      |                                                      | 0 1 1 1: Setting prohibited.                                |
|          |                      |                                                      | 1 0 0 0: PCLKC/256                                          |
|          |                      |                                                      | 1 0 0 1: Setting prohibited.                                |
|          |                      |                                                      | 1 0 1 0: PCLKC/1024                                         |
|          |                      |                                                      | 1 0 1 1: Setting prohibited.                                |
|          |                      |                                                      | 1 1 0 0: GTETRGA                                            |
|          |                      |                                                      | (via the POEG)                                              |
|          |                      |                                                      | 1 1 0 1: GTETRGB                                            |
|          |                      |                                                      | (via the POEG)                                              |
|          |                      |                                                      | 1 1 1 0: GTETRGC                                            |
|          |                      |                                                      | (via the POEG)                                              |
|          |                      |                                                      | 1 1 1 1: GTETRGD                                            |
|          |                      |                                                      | (via the POEG)                                              |
| 07050    | CCLR[1:0]            | Counter clear source select bits                     | -                                                           |
| GTBER    | BD[0]                | —                                                    | GTCCRA/GTCCRB registers                                     |
|          |                      |                                                      | buffer operation disable bit                                |
|          | BD[1]                | —                                                    | GTPR register buffer operation disable bit                  |
|          | BD[2]                | —                                                    | GTADTRA/GTADTRB registers<br>buffer operation disable bit   |
|          | BD[3]                | —                                                    | GTDVU/GTDVD registers buffer                                |
|          |                      |                                                      | operation disable bit                                       |
|          | DBRTECA              | —                                                    | GTCCRA register double buffer                               |
|          |                      |                                                      | repeat operation enable bit                                 |
|          | DBRTECB              |                                                      | GTCCRB register double buffer                               |
|          |                      |                                                      | repeat operation enable bit                                 |
|          | CCRA[1:0]            | GTCCRA buffer operation bits (b1 and b0)             | GTCCRA register buffer operation bits (b17 and 16)          |
|          | CCRB[1:0]            | GTCCRB buffer operation bits                         | GTCCRB register buffer                                      |
|          |                      | (b3 and b2)                                          | operation bits (b19 and 18)                                 |
|          | PR[1:0]              | GTPR buffer operation bits                           | GTPR register buffer operation                              |
|          |                      | (b5 and b4)                                          | bits (b21 and b20)                                          |
|          | CCRSWT               | GTCCRA and GTCCRB forcible buffer operation bit (b6) | GTCCRA/GTCCRB registers forcible buffer operation bit (b22) |
|          | ADTTA[1:0]           | GTADTRA buffer transfer timing                       | GTADTRA register buffer                                     |
|          |                      | select bits (b9 and b8)                              | transfer timing select bits<br>(b25 and b24)                |



| Register | Bit          | RX62T (GPT/GPTa)                                                                                                                                                    | RX72T (GPTW)                                                                                                                                                                       |
|----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GTBER    | ADTDA        | GTADTRA double buffer<br>operation bit (b10)                                                                                                                        | GTADTRA register double buffer operation bit (b26)                                                                                                                                 |
|          | ADTTB[1:0]   | GTADTRB buffer transfer timing select bits (b13 and b12)                                                                                                            | GTADTRB register buffer<br>transfer timing select bits<br>(b29 and b28)                                                                                                            |
|          | ADTDB        | GTADTRB double buffer operation bit (b14)                                                                                                                           | GTADTRB register double buffer operation bit (b30)                                                                                                                                 |
| GTUDC    | —            | General PWM timer count<br>direction register                                                                                                                       |                                                                                                                                                                                    |
| GTITC    | IVTC[1:0]    | GTCIV interrupt skipping<br>function select bits                                                                                                                    | GTCIV/GTCIU interrupt skipping<br>function select bits                                                                                                                             |
|          | IVTT[2:0]    | GTCIV interrupt skipping count select bits                                                                                                                          | GTCIV/GTCIU interrupt skipping<br>count select bits                                                                                                                                |
| GTST     | TCFA         | Compare match/input capture<br>flag A                                                                                                                               |                                                                                                                                                                                    |
|          | TCFB         | Compare match/input capture<br>flag B                                                                                                                               | _                                                                                                                                                                                  |
|          | TCFC to TCFF | Compare match flag C to F                                                                                                                                           | —                                                                                                                                                                                  |
|          | TCFPO        | Overflow flag                                                                                                                                                       | —                                                                                                                                                                                  |
|          | TCFPU        | Underflow flag                                                                                                                                                      | —                                                                                                                                                                                  |
|          | ITCNT[2:0]   | GTCIV interrupt skipping count counter bits                                                                                                                         | GTCIV/GTCIU interrupt skipping count counter bits                                                                                                                                  |
|          | DTEF         | Dead time error flag (b11)                                                                                                                                          | Dead time error flag (b28)                                                                                                                                                         |
|          | ADTRAUF      | _                                                                                                                                                                   | GTADTRA register compare<br>match (up-counting) A/D<br>converter start request flag                                                                                                |
|          | ADTRADF      |                                                                                                                                                                     | GTADTRA register compare<br>match (down-counting) A/D<br>converter start request flag                                                                                              |
|          | ADTRBUF      | _                                                                                                                                                                   | GTADTRB register compare<br>match (up-counting) A/D<br>converter start request flag                                                                                                |
|          | ADTRBDF      |                                                                                                                                                                     | GTADTRB register compare<br>match (down-counting) A/D<br>converter start request flag                                                                                              |
|          | ODF          | —                                                                                                                                                                   | Output stop request flag                                                                                                                                                           |
|          | OABHF        | —                                                                                                                                                                   | Simultaneous high output flag                                                                                                                                                      |
|          | OABLF        | —                                                                                                                                                                   | Simultaneous low output flag                                                                                                                                                       |
| GTCNT    | -            | General PWM timer counter                                                                                                                                           | General PWM timer counter                                                                                                                                                          |
|          |              | The GTCNT counter is a 16-bit<br>readable/writable counter.<br>Access in 8-bit units to the<br>GTCNT counter is prohibited; it<br>must be accessed in 16-bit units. | The GTCNT register is a 32-bit<br>readable/writable counter.<br>Access in 8-bit or 16-bit units to<br>the GTCNT register is<br>prohibited; it must be accessed<br>in 32-bit units. |



| Register | Bit | RX62T (GPT/GPTa)                                                                                                                                                           | RX72T (GPTW)                                                                                                                                                                         |
|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GTCCRm   |     | General PWM timer compare<br>capture register m (m = A to F)                                                                                                               | General PWM timer compare<br>capture register m (m = A to F)                                                                                                                         |
|          |     | GTCCRm register is a 16-bit readable/writable register.                                                                                                                    | GTCCRm register is a 32-bit<br>readable/writable register.<br>Access in 8-bit or 16-bit units to<br>the GTCCRm register is<br>prohibited; it must be accessed<br>in 32-bit units.    |
| GTPR     | —   | General PWM timer period setting register                                                                                                                                  | General PWM timer period setting register                                                                                                                                            |
|          |     | GTPR register is a 16-bit readable/writable register.                                                                                                                      | GTPR register is a 32-bit<br>readable/writable counter.<br>Access in 8-bit or 16-bit units to<br>the GTPR register is prohibited;<br>it must be accessed in 32-bit<br>units.         |
| GTPBR    | _   | General PWM timer period setting buffer register                                                                                                                           | General PWM timer period setting buffer register                                                                                                                                     |
|          |     | GTPBR register is a 16-bit readable/writable register.                                                                                                                     | GTPBR register is a 32-bit<br>readable/writable counter.<br>Access in 8-bit or 16-bit units to<br>the GTPBR register is<br>prohibited; it must be accessed<br>in 32-bit units.       |
| GTPDBR   |     | General PWM timer period setting double-buffer register                                                                                                                    | General PWM timer period setting double-buffer register                                                                                                                              |
|          |     | GTPDBR register is a 16-bit readable/writable register.                                                                                                                    | GTPDBR register is a 32-bit<br>readable/writable counter.<br>Access in 8-bit or 16-bit units to<br>the GTPDBR register is<br>prohibited; it must be accessed<br>in 32-bit units.     |
| GTADTRm  | _   | A/D converter start request<br>timing register m (m = A or B)                                                                                                              | A/D converter start request<br>timing register m (m = A or B)                                                                                                                        |
|          |     | GTADTRm register is a 16-bit<br>readable/writable register.<br>Access in 8-bit unit to the<br>GTADTRm register is prohibited;<br>it must be accessed in 16-bit<br>units.   | GTADTRm register is a 32-bit<br>readable/writable counter.<br>Access in 8-bit or 16-bit units to<br>the GTADTRm register is<br>prohibited; it must be accessed<br>in 32-bit units.   |
| GTADTBRm |     | A/D converter start request<br>timing buffer register m (m = A or<br>B)                                                                                                    | A/D converter start request<br>timing buffer register m (m = A or<br>B)                                                                                                              |
|          |     | GTADTBRm register is a 16-bit<br>readable/writable register.<br>Access in 8-bit unit to the<br>GTADTBRm register is<br>prohibited; it must be accessed<br>in 16-bit units. | GTADTBRm register is a 32-bit<br>readable/writable counter.<br>Access in 8-bit or 16-bit units to<br>the GTADTBRm register is<br>prohibited; it must be accessed<br>in 32-bit units. |



| Register  | Bit | RX62T (GPT/GPTa)                                               | RX72T (GPTW)                                                     |
|-----------|-----|----------------------------------------------------------------|------------------------------------------------------------------|
| GTADTDBRm | —   | A/D converter start request<br>timing double-buffer register m | A/D converter start request timing double-buffer register m      |
|           |     | (m = A or B)                                                   | (m = A  or  B)                                                   |
|           |     | GTADTDBRm register is a 16-bit readable/writable register.     | GTADTDBRm register is a 32-bit readable/writable counter.        |
|           |     | Access in 8-bit unit to the                                    | Access in 8-bit or 16-bit units to                               |
|           |     | GTADTDBRm register is                                          | the GTADTDBRm register is                                        |
|           |     | prohibited; it must be accessed<br>in 16-bit units.            | prohibited; it must be accessed<br>in 32-bit units.              |
| GTONCR    | _   | General PWM timer output<br>negate control register            | —                                                                |
| GTDVm     |     | General PWM timer dead time value register m (m = U or D)      | General PWM timer dead time value register m (m = U or D)        |
|           |     | GTDVm register is a 16-bit                                     | GTDVm register is a 32-bit                                       |
|           |     | readable/writable register.<br>Access in 8-bit unit to the     | readable/writable counter.                                       |
|           |     | GTDVm register is prohibited; it                               | Access in 8-bit or 16-bit units to the GTDVm register is         |
|           |     | must be accessed in 16-bit units.                              | prohibited; it must be accessed in 32-bit units.                 |
| GTDBm     | —   | General PWM timer dead time value buffer register m            | General PWM timer dead time<br>value buffer register m           |
|           |     | (m = U  or  D)                                                 | (m = U or D)                                                     |
|           |     | GTDBm register is a 16-bit                                     | GTDBm register is a 32-bit                                       |
|           |     | readable/writable register.<br>Access in 8-bit unit to the     | readable/writable counter.<br>Access in 8-bit or 16-bit units to |
|           |     | GTDBm register is prohibited; it                               | the GTDBm register is                                            |
|           |     | must be accessed in 16-bit units.                              | prohibited; it must be accessed in 32-bit units.                 |
| GTDLYCR   |     | PWM output delay control register                              |                                                                  |
| GTDLYRA   | —   | GTIOCA rising output delay<br>register                         | —                                                                |
| GTDLYFA   | —   | GTIOCA falling output delay<br>register                        |                                                                  |
| GTDLYRB   | —   | GTIOCB rising output delay register                            | —                                                                |
| GTDLYFB   | —   | GTIOCB falling output delay register                           | —                                                                |
| GTSTP     |     | _                                                              | General PWM timer software<br>stop register                      |
| GTCLR     | —   | —                                                              | General PWM timer software clear register                        |
| GTSSR     | —   | —                                                              | General PWM timer start source select register                   |
| GTPSR     | —   | —                                                              | General PWM timer stop source select register                    |
| GTCSR     | —   | —                                                              | General PWM timer clear source select register                   |
| GTUPSR    | —   | —                                                              | General PWM timer count-up                                       |
|           |     |                                                                | source select register                                           |



| Register | Bit | RX62T (GPT/GPTa) | RX72T (GPTW)                                                                              |
|----------|-----|------------------|-------------------------------------------------------------------------------------------|
| GTDNSR   | —   | _                | General PWM timer count-down source select register                                       |
| GTICASR  | —   | _                | General PWM timer input<br>capture source select register A                               |
| GTICBSR  | _   | _                | General PWM timer input<br>capture source select register B                               |
| GTUDDTYC | _   |                  | General PWM timer count<br>direction and duty setting<br>register                         |
| GTADSMR  |     |                  | General PWM timer A/D<br>converter start request signal<br>monitoring register            |
| GTEITC   | _   |                  | General PWM timer extended<br>interrupt skipping counter control<br>register              |
| GTEITLI1 | _   |                  | General PWM timer extended<br>interrupt skipping setting register<br>1                    |
| GTEITLI2 | _   |                  | General PWM timer extended<br>interrupt skipping setting register<br>2                    |
| GTEITLB  | _   |                  | General PWM timer extended<br>buffer transfer skipping setting<br>register                |
| GTSECSR  | _   | _                | General PWM timer operation<br>enable bit simultaneous control<br>channel select register |
| GTSECR   |     |                  | General PWM timer operation<br>enable bit simultaneous control<br>register                |



|        | RX62T (GPT/GPTa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RX72T (GPTW)                                                                                                                                                                                                                                                                                        |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | GTIOA/GTIOB[5:0] Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | GTIOA/GTIOB[4:0] Bits                                                                                                                                                                                                                                                                               |
| b5     | 0: Compare match<br>1: Input capture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                                                                                                                                                                                                                                                                                                   |
| b4     | <ul> <li>When b5 = 0</li> <li>0: Initial output is low-level</li> <li>1: Initial output is high-level</li> <li>When b5 = 1</li> <li>x: Don't care</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0: Initial output is low-level<br>1: Initial output is high-level                                                                                                                                                                                                                                   |
| b3, b2 | <ul> <li>When b5 = 0<br/>0 0: Output retained at cycle end<br/>0 1: Low-level output at cycle end<br/>1 0: High-level output at cycle end<br/>1 1: Toggle output at cycle end</li> <li>When b5 = 1<br/>x: Don't care</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>0 0: Output retained at cycle end</li> <li>0 1: Low-level output at cycle end</li> <li>1 0: High-level output at cycle end</li> <li>1 1: Toggle output at cycle end</li> </ul>                                                                                                             |
| b1, b0 | <ul> <li>When b5 = 0         <ul> <li>0: Output retained at<br/>GPTn.GTCCRA/GPTn.GTCCRB<br/>compare match</li> <li>0 1: Low-level output at<br/>GPTn.GTCCRA/GPTn.GTCCRB<br/>compare match</li> <li>1 0: High-level output at<br/>GPTn.GTCCRA/GPTn.GTCCRB<br/>compare match</li> <li>1 1: Toggle output at<br/>GPTn.GTCCRA/GPTn.GTCCRB<br/>compare match</li> </ul> </li> <li>When b5 = 1         <ul> <li>0 0: Input capture at rising edge</li> <li>0 1: Input capture at falling edge</li> <li>1 0: Input capture at both edges</li> <li>1 1: Input capture at both edges</li> </ul> </li> </ul> | <ul> <li>0 0: Output retained at GTCCRA/GTCCRB register compare match</li> <li>0 1: Low-level output at GTCCRA/GTCCRB register compare match</li> <li>1 0: High-level output at GTCCRA/GTCCRB register compare match</li> <li>1 1: Toggle output at GTCCRA/GTCCRB register compare match</li> </ul> |

### Table 2.34 Comparative Listing of GTIOA and GTIOB Bit Settings


# 2.17 Compare Match Timer

Table 2.35 is a comparative overview of compare match timer.

| Item                  | RX62T (CMT)                      | RX72T (CMT)                                       |
|-----------------------|----------------------------------|---------------------------------------------------|
| Count clocks          | Four internal clocks:            | Four frequency-divided clocks:                    |
|                       | One clock among PCLK/8, PCLK/32, | One clock among PCLK/8, PCLK/32,                  |
|                       | PCLK/128, and PCLK/512 can be    | PCLK/128, and PCLK/512 can be                     |
|                       | selected for each channel.       | selected for each channel.                        |
| Interrupts            | A compare match interrupt can be | A compare match interrupt can be                  |
|                       | requested for each channel.      | requested for each channel.                       |
| Event link function   | _                                | An event signal is output at CMT1                 |
| (output)              |                                  | compare match.                                    |
| Event link function   | —                                | Ability to link to a specified module             |
| (input)               |                                  | <ul> <li>Support for CMT1 count start,</li> </ul> |
|                       |                                  | event counter, or count restart                   |
|                       |                                  | operation                                         |
| Low power consumption | Each unit can be placed in the   | Each unit can be placed in the                    |
| function              | module-stop state.               | module-stop state.                                |

| Table 2.35 | <b>Comparative Overview of Compare Match Timer</b> |
|------------|----------------------------------------------------|
|------------|----------------------------------------------------|



# 2.18 Watchdog Timer

Table 2.36 is a comparative overview of watchdog timer, and Table 2.37 is a comparison of watchdog timer registers.

| Item                                             | RX62T (WDT)                                                                                                                                                                                                                                                                                                                                                                  | RX72T (WDTA)                                                                                                                                                                                                                               |  |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Count source                                     | Peripheral module clock (PCLK)                                                                                                                                                                                                                                                                                                                                               | Peripheral module clock (PCLK)                                                                                                                                                                                                             |  |
| Count clocks                                     | PCLK/4, PCLK/64, PCLK/128,<br>PCLK/512, PCLK/2,048, PCLK/8,192,<br>PCLK/32,768, PCLK/131,072                                                                                                                                                                                                                                                                                 | Division by 4, 64, 128, 512, 2,048, or<br>8,192                                                                                                                                                                                            |  |
| Counter operation                                | Counting up using an 8-bit up-counter                                                                                                                                                                                                                                                                                                                                        | Counting down using a 14-bit down-<br>counter                                                                                                                                                                                              |  |
| Conditions for<br>starting the counter           | <ul> <li>In watchdog timer mode, counting starts when the value of the TCSR.TMS bit is 1 (watchdog timer mode) and the value of the TCSR.TME bit is 1 (counting by TCNT starts).</li> <li>In interval timer mode, counting starts when the value of the TCSR.TMS bit is 0 (interval timer mode) and the value of the TCSR.TME bit is 1 (counting by TCNT starts).</li> </ul> | <ul> <li>Auto-start mode: Counting starts<br/>automatically after a reset is<br/>canceled.</li> <li>Register start mode: Counting is<br/>started by refresh operation (writing<br/>00h and then FFh to the WDTRR<br/>register).</li> </ul> |  |
| Conditions for<br>stopping the counter           | • A reset occurs. (The up-counter and registers return to their initial values.)                                                                                                                                                                                                                                                                                             | • A reset occurs. (The down-counter and registers return to their initial values.)                                                                                                                                                         |  |
|                                                  | <ul> <li>A overflow occurs.</li> <li>When the value of the TCSR.TME bit is 0. (The TCNT counter is initializes to 00h.)</li> </ul>                                                                                                                                                                                                                                           | <ul> <li>In a low power consumption state</li> <li>A counter underflows or a refresh<br/>error occurs (register start mode<br/>only)</li> </ul>                                                                                            |  |
| Window function                                  |                                                                                                                                                                                                                                                                                                                                                                              | Window start and end positions can be<br>specified (for periods when refreshed<br>are permitted or prohibited).                                                                                                                            |  |
| Watchdog timer reset<br>issuance source          | It is possible to select whether or not the<br>WDTOVF# signal is output externally<br>and the microcontroller is<br>simultaneously reset internally when the<br>counter overflows in watchdog timer<br>mode.                                                                                                                                                                 | <ul> <li>When the down-counter underflows</li> <li>When a refresh occurs outside the refresh-enabled interval (refresh error)</li> </ul>                                                                                                   |  |
| Non-maskable<br>interrupt or interrupt<br>source | In interval timer mode, an interval timer<br>interrupt (WOVI) is generated when the<br>TCNT counter overflows.                                                                                                                                                                                                                                                               | <ul> <li>When the down-counter underflows</li> <li>When a refresh occurs outside the refresh-enabled interval (refresh error)</li> </ul>                                                                                                   |  |



| Item                      | RX62T (WDT)                                                                 | RX72T (WDTA)                                                                   |
|---------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Reading the counter value | The count value of the up-counter can be read by reading the TCNT register. | The count value of the down-counter can be read by reading the WDTSR register. |
| Channels                  | 8 bits × 1 channel                                                          | 14 bits × 1 channel                                                            |
| Operating modes           | Switchable between watchdog timer mode and interval timer mode              | Switchable between auto-start mode and register-start mode                     |

### Table 2.37 Comparison of Watchdog Timer Registers

| Register | Bit | RX62T (WDT)                   | RX72T (WDTA)               |
|----------|-----|-------------------------------|----------------------------|
| TCNT     |     | Timer counter                 | —                          |
| TCSR     | —   | Timer control/status register | —                          |
| RSTCSR   | —   | Reset control/status register | —                          |
| WINA     | —   | Write window A register       | —                          |
| WINB     | —   | Write window B register       | —                          |
| WDTRR    | —   | —                             | WDT refresh register       |
| WDTCR    | —   | —                             | WDT control register       |
| WDTSR    | —   | —                             | WDT status register        |
| WDTRCR   |     | —                             | WDT reset control register |



# 2.19 Independent Watchdog Timer

Table 2.38 is a comparative overview of independent watchdog timer, and Table 2.39 is a comparison of independent watchdog timer registers.

| Item                                   | RX62T (IWDT)                                                                                            | RX72T (IWDTa)                                                                                                                                    |
|----------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                           | On-chip oscillator clock (IWDTCLK)                                                                      | IWDT-dedicated clock (IWDTCLK)                                                                                                                   |
| Clock division ratio                   | IWDTCLK, IWDTCLK/16, IWDTCLK/32,<br>IWDTCLK/64, IWDTCLK/128,<br>IWDTCLK/256                             | Division by 1, 16, 32, 64, 128, or 256                                                                                                           |
| Counter operation                      | Counting down using a 14-bit down-<br>counter                                                           | Counting down using a 14-bit down-<br>counter                                                                                                    |
| Conditions for<br>starting the counter | Counting is started by a refrach of the                                                                 | Auto-start mode: Counting starts<br>automatically after a reset is<br>canceled.                                                                  |
|                                        | Counting is started by a refresh of the down-counter (writing 00h and then FFh to the IWDTRR register). | <ul> <li>Register start mode: Counting is<br/>started by refresh operation (writing<br/>00h and then FFh to the IWDTRR<br/>register).</li> </ul> |
| Conditions for<br>stopping the counter | A reset occurs. (The down-counter<br>and registers return to their initial<br>values.)                  | A reset occurs. (The down-counter<br>and registers return to their initial<br>values.)                                                           |
|                                        |                                                                                                         | <ul> <li>In a low power consumption state<br/>(depending on register setting)</li> <li>A counter underflows or a refresh</li> </ul>              |
|                                        | <ul> <li>A counter underflows error is<br/>generated.</li> </ul>                                        | • A counter undernows of a refresh<br>error occurs (register start mode<br>only)                                                                 |
| Window function                        |                                                                                                         | Window start and end positions can be specified (for periods when refreshed are permitted or prohibited).                                        |
| Reset output sources                   | Down-counter underflow                                                                                  | Down-counter underflow                                                                                                                           |
|                                        |                                                                                                         | • When a refresh occurs outside the refresh-enabled interval (refresh error)                                                                     |
| Non-maskable                           | —                                                                                                       | Down-counter underflow                                                                                                                           |
| interrupt/interrupt<br>sources         |                                                                                                         | • When a refresh occurs outside the refresh-enabled interval (refresh error)                                                                     |
| Reading the counter value              | The down-counter value can be read from the IWDTSR register.                                            | The down-counter value can be read from the IWDTSR register.                                                                                     |
| Output signals                         | Reset output                                                                                            | Reset output                                                                                                                                     |
| (internal signals)                     |                                                                                                         | Interrupt request output                                                                                                                         |
|                                        |                                                                                                         | Sleep mode count stop control<br>output                                                                                                          |

| Table 2.38 | Comparative O | verview of Indep | endent Watchdog Timer |
|------------|---------------|------------------|-----------------------|
|------------|---------------|------------------|-----------------------|



| Item                                                                              | RX62T (IWDT)                                                                                                   | RX72T (IWDTa)                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Auto-start mode<br>(controlled by option<br>function select<br>register 0 (OFS0)) |                                                                                                                | <ul> <li>Selection of clock frequency division<br/>ratio after a reset<br/>(OFS0.IWDTCKS[3:0] bits)</li> <li>Selection of timeout period of<br/>independent watchdog timer<br/>(OFS0.IWDTTOPS[1:0] bits)</li> </ul> |
|                                                                                   |                                                                                                                | <ul> <li>Selection of window start position in<br/>the independent watchdog timer<br/>(OFS0.IWDTRPSS[1:0] bits)</li> <li>Selection of window end position in</li> </ul>                                             |
|                                                                                   |                                                                                                                | the independent watchdog timer<br>(OFS0.IWDTRPES[1:0] bits)                                                                                                                                                         |
|                                                                                   |                                                                                                                | <ul> <li>Selection of reset output or interrupt<br/>request output<br/>(OFS0.IWDTRSTIRQS bit)</li> </ul>                                                                                                            |
|                                                                                   |                                                                                                                | • Selection of down-count stop<br>function at transition to sleep mode,<br>software standby mode, deep                                                                                                              |
|                                                                                   |                                                                                                                | software standby mode, or all-<br>module clock stop mode<br>(OFS0.IWDTSLCSTP bit)                                                                                                                                   |
| Event link function<br>(output)                                                   |                                                                                                                | <ul> <li>Down-counter underflow event<br/>output</li> <li>Refresh error event output</li> </ul>                                                                                                                     |
| Register start mode<br>(controlled by IWDT<br>registers)                          | Selection of clock frequency division<br>ratio after a refresh<br>(IWDTCR.CKS[3:0] bits)                       | <ul> <li>Selection of clock frequency division<br/>ratio after a refresh<br/>(IWDTCR.CKS[3:0] bits)</li> </ul>                                                                                                      |
|                                                                                   | <ul> <li>Selection of time-out period of<br/>independent watchdog timer<br/>(IWDTCR.TOPS[1:0] bits)</li> </ul> | <ul> <li>Selection of timeout period of<br/>independent watchdog timer<br/>(IWDTCR.TOPS[1:0] bits)</li> </ul>                                                                                                       |
|                                                                                   |                                                                                                                | <ul> <li>Selection of window start position in<br/>the independent watchdog timer<br/>(IWDTCR.RPSS[1:0] bits)</li> </ul>                                                                                            |
|                                                                                   |                                                                                                                | <ul> <li>Selection of window end position in<br/>the independent watchdog timer<br/>(IWDTCR.RPES[1:0] bits)</li> </ul>                                                                                              |
|                                                                                   |                                                                                                                | <ul> <li>Selection of reset output or interrupt<br/>request output<br/>(IWDTRCR.RSTIRQS bit)</li> </ul>                                                                                                             |
|                                                                                   |                                                                                                                | <ul> <li>Selection of down-count stop<br/>function at transition to sleep mode,<br/>software standby mode, deep<br/>software standby mode, or all-<br/>module clock stop mode<br/>(IWDTCSTPR.SLCSTP bit)</li> </ul> |



| Register  | Bit       | RX62T (IWDT)                                | RX72T (IWDTa)                                 |
|-----------|-----------|---------------------------------------------|-----------------------------------------------|
| IWDTCR    |           | IWDT control register                       | IWDT control register                         |
|           |           | Initial values after a reset are different. |                                               |
|           | CKS[3:0]  | Clock selection bits                        | Clock frequency dividing ratio selection bits |
|           |           | b7 b4                                       | b7 b4                                         |
|           |           | 0 0 — : IWDTCLK                             | 0 0 0 0: No frequency division                |
|           |           |                                             | 0 0 1 0: Division by 16                       |
|           |           |                                             | 0 0 1 1: Division by 32                       |
|           |           | 0 1 0 0: IWDTCLK/16                         | 0 1 0 0: Division by 64                       |
|           |           | 0 1 0 1: IWDTCLK/32                         | 0 1 0 1: Division by 256                      |
|           |           | 0 1 1 0: IWDTCLK/64                         |                                               |
|           |           | 0 1 1 1: IWDTCLK/128                        |                                               |
|           |           | 1: IWDTCLK/256                              | 1 1 1 1: Division by 128                      |
|           | RPES[1:0] |                                             | Window end position select bits               |
|           | RPSS[1:0] |                                             | Window start position select bits             |
| IWDTSR    | REFEF     | —                                           | Refresh error flag                            |
| IWDTRCR   | —         | —                                           | IWDT reset control register                   |
| IWDTCSTPR |           | —                                           | IWDT count stop control register              |

### Table 2.39 Comparison of Independent Watchdog Timer Registers



### 2.20 Serial Communications Interface

Table 2.40 is a comparative overview of serial communications interfaces, Table 2.41 is a comparative listing of serial communications interface channels, and Table 2.42 is a comparison of serial communications interface registers.

| ltem                        |                                          | RX62T (SCIb)                                                                                                                                                                   | RX72T (SCIj, SCIi, SCIh)                                                                                                                                                                                                                                                                            |
|-----------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial communications modes |                                          | <ul> <li>Asynchronous operation</li> <li>Clock synchronous operation</li> <li>Smart card interface</li> </ul>                                                                  | <ul> <li>Asynchronous operation</li> <li>Clock synchronous operation</li> <li>Smart card interface</li> <li>Simple I<sup>2</sup>C bus</li> <li>Simple SPI bus</li> </ul>                                                                                                                            |
| Transfer speed              |                                          | Bit rate specifiable using on-chip baud rate generator.                                                                                                                        | Bit rate specifiable using on-chip baud rate generator.                                                                                                                                                                                                                                             |
| Full-duplex com             | munication                               | <ul> <li>Transmitter: Support for continuous<br/>transmission using double-buffering</li> <li>Receiver: Support for continuous<br/>reception using double-buffering</li> </ul> | <ul> <li>Transmitter: Support for continuous<br/>transmission using double-buffering</li> <li>Receiver: Support for continuous<br/>reception using double-buffering</li> </ul>                                                                                                                      |
| Data transfer               |                                          | Selectable between LSB-first and MSB-first                                                                                                                                     | Selectable between LSB-first and MSB-first                                                                                                                                                                                                                                                          |
| Interrupt source            | S                                        | Transmit end, transmit data empty, receive data full, and receive error                                                                                                        | <ul> <li>Transmit end, transmit data empty, receive data full, receive error, receive data ready (SCI11), and data match (SCI1, SCI5, SCI6, SCI8, SCI9, SCI11)</li> <li>Completion of generation of a start condition, restart condition, or stop condition (simple I<sup>2</sup>C mode)</li> </ul> |
| Low power cons              | sumption function                        | Ability to set module-stop state for<br>each channel                                                                                                                           | Ability to transition each channel to module stop state                                                                                                                                                                                                                                             |
| Asynchronous<br>mode        | Data length<br>Transmission<br>stop bits | 7 or 8 bits<br>1 or 2 bits                                                                                                                                                     | 7, 8, or 9 bits<br>1 or 2 bits                                                                                                                                                                                                                                                                      |
|                             | Parity                                   | Even, odd, or none                                                                                                                                                             | Even, odd, or none                                                                                                                                                                                                                                                                                  |
|                             | Receive error<br>detection<br>function   | Parity, overrun, and framing errors                                                                                                                                            | Parity, overrun, and framing errors                                                                                                                                                                                                                                                                 |
|                             | Hardware flow control                    |                                                                                                                                                                                | Ability to use CTSn# and RTSn# pins<br>for transmission and reception control                                                                                                                                                                                                                       |
|                             | Transmit/receive<br>FIFO                 | —                                                                                                                                                                              | Ability to use 16-stage FIFOs for transmission and reception (SCI11)                                                                                                                                                                                                                                |
|                             | Data match<br>detection                  | —                                                                                                                                                                              | Ability to compare receive data and<br>comparison data, and generates an<br>interrupt when they match (SCI1, SCI5,<br>SCI6, SCI8, SCI9, and SCI11)                                                                                                                                                  |
|                             | Start-bit detection                      | Selectable between RXD pin low level<br>and falling edge                                                                                                                       | Selectable between low level and falling edge                                                                                                                                                                                                                                                       |
|                             | Break detection                          | Ability to detect a break by reading the RXDn (n = 0 to 2) pin level directly when a framing error occurs                                                                      | When a framing error occurs, a break<br>can be detected by reading the RXDn<br>pin level directly or reading the<br>SPTR.RXDMON flag.                                                                                                                                                               |

| Table 2.40 Co | omparative Overview of Serial Communications Interface |
|---------------|--------------------------------------------------------|
|---------------|--------------------------------------------------------|



| Item                                            |                                               | RX62T (SCIb)                                                                                                                                                                                                                 | RX72T (SCIj, SCIi, SCIh)                                                                                                                                                                                                     |
|-------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asynchronous<br>mode                            | Clock source                                  | Selectable between internal or external clock                                                                                                                                                                                | <ul> <li>Selectable between internal or<br/>external clock</li> <li>Ability to input transfer rate clock<br/>from TMR (SCI5, SCI6, and SCI12)</li> </ul>                                                                     |
|                                                 | Double-speed<br>mode                          | _                                                                                                                                                                                                                            | Ability to select baud rate generator<br>double-speed mode                                                                                                                                                                   |
|                                                 | Multi-processor<br>communications<br>function | Serial communication among multiple processors                                                                                                                                                                               | Serial communication among multiple processors                                                                                                                                                                               |
|                                                 | Noise<br>cancellation<br>function             | Noise filtering can be applied to the RXDn (n = 0 to 2) pin inputs.                                                                                                                                                          | The input signal paths from the RXDn pins incorporate digital noise filters.                                                                                                                                                 |
| Clock                                           | Data length                                   | 8 bits                                                                                                                                                                                                                       | 8 bits                                                                                                                                                                                                                       |
| synchronous<br>mode                             | Receive error detection                       | Overrun error                                                                                                                                                                                                                | Overrun error                                                                                                                                                                                                                |
|                                                 | Hardware flow                                 | —                                                                                                                                                                                                                            | Ability to use CTSn# and RTSn# pins                                                                                                                                                                                          |
|                                                 | control                                       |                                                                                                                                                                                                                              | for transmission and reception control                                                                                                                                                                                       |
|                                                 | Transmit/receive<br>FIFO                      | —                                                                                                                                                                                                                            | Ability to use 16-stage FIFOs for<br>transmission and reception (SCI11)                                                                                                                                                      |
| Smart card<br>interface mode                    | Error processing                              | <ul> <li>Automatic transmission of an error<br/>signal at detection of a parity error<br/>during reception</li> <li>Automatic re-transmission of data<br/>at reception of an error signal<br/>during transmission</li> </ul> | <ul> <li>Automatic transmission of an error<br/>signal at detection of a parity error<br/>during reception</li> <li>Automatic re-transmission of data<br/>at reception of an error signal<br/>during transmission</li> </ul> |
|                                                 | Data type                                     | Support for direct convention and inverse convention                                                                                                                                                                         | Support for direct convention and inverse convention                                                                                                                                                                         |
| Simple I <sup>2</sup> C<br>mode                 | Communication format                          | _                                                                                                                                                                                                                            | I <sup>2</sup> C bus format                                                                                                                                                                                                  |
|                                                 | Operating mode                                |                                                                                                                                                                                                                              | Master (single-master operation only)                                                                                                                                                                                        |
|                                                 | Transfer speed                                |                                                                                                                                                                                                                              | <ul> <li>Support for fast mode (Refer to<br/>description of bit rate register<br/>(BRR) for details on setting the<br/>transfer rate.)</li> </ul>                                                                            |
|                                                 | Noise<br>cancellation                         |                                                                                                                                                                                                                              | <ul> <li>The SSCLn and SSDAn input<br/>signal paths incorporate digital<br/>noise filters.</li> <li>The noise cancellation interval is<br/>adjustable.</li> </ul>                                                            |
| Simple SPI                                      | Data length                                   |                                                                                                                                                                                                                              | 8 bits                                                                                                                                                                                                                       |
| mode                                            | Error detection                               |                                                                                                                                                                                                                              | Overrun error                                                                                                                                                                                                                |
|                                                 | SS input pin<br>function                      |                                                                                                                                                                                                                              | Ability to place output pins in high-<br>impedance state by applying a high-<br>level signal to the SS# pin.                                                                                                                 |
|                                                 | Clock settings                                | —                                                                                                                                                                                                                            | Ability to select among four clock<br>phase and clock polarity settings                                                                                                                                                      |
| Event link function<br>(supported by SCI5 only) |                                               |                                                                                                                                                                                                                              | <ul> <li>Error (receive error or error signal detection) event output</li> <li>Receive data full event output</li> <li>Transmit data empty event output</li> <li>Transmit end event output</li> </ul>                        |



| Item                                                    |                             | RX62T (SCIb) | RX72T (SCIj, SCIi, SCIh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------|-----------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Extended<br>serial mode<br>(supported by<br>SCI12 only) | Start frame<br>transmission |              | <ul> <li>Ability to output break field low<br/>width/output completion interrupt<br/>function</li> <li>Bus collision detection<br/>function/detection interrupt function</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                         | Start frame<br>reception    |              | <ul> <li>Ability to detect break field low<br/>width/detection completion interrupt<br/>function</li> <li>Control field 0 and control field 1<br/>data comparison/match interrupt<br/>function</li> <li>Ability to select between two data<br/>types for comparison (primary and<br/>secondary) in control field 1</li> <li>Ability to set priority interrupt bit in<br/>control field 1</li> <li>Support for start frames that do not<br/>include a break field</li> <li>Support for start frames that do not<br/>include control field 0</li> <li>Bit rate measurement function</li> </ul> |
|                                                         | I/O control<br>function     |              | <ul> <li>Ability to select polarity of TXDX12<br/>and RXDX12 signals</li> <li>Ability to specify digital filter<br/>function for RXDX12 signal</li> <li>Half-duplex operation employing<br/>RXDX12 and TXDX12 signals<br/>multiplexed on the same pin</li> <li>Ability to select sampling timing for<br/>data received on RXDX12</li> </ul>                                                                                                                                                                                                                                                  |
|                                                         | Timer function              | —            | Usable as reload timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bit rate modula                                         | tion function               | —            | Ability to reduce errors by correcting<br>output from the on-chip baud rate<br>generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Item                         | RX62T (SCIb)     | RX72T (SCIj, SCIi, SCIh)                                      |
|------------------------------|------------------|---------------------------------------------------------------|
| Asynchronous mode            | SCI0, SCI1, SCI2 | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI11, SCI12                 |
| Clock synchronous mode       | SCI0, SCI1, SCI2 | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI11, SCI12                 |
| Smart card interface mode    | SCI0, SCI1, SCI2 | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI11, SCI12                 |
| Simple I <sup>2</sup> C mode | -                | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI11, SCI12                 |
| Simple SPI mode              | -                | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI11, SCI12                 |
| FIFO mode                    | —                | SCI11                                                         |
| Data match detection         | -                | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI11                        |
| Extended serial mode         |                  | SCI12                                                         |
| TMR clock input              |                  | SCI5, SCI6, SCI12                                             |
| Event link function          |                  | SCI5                                                          |
| Peripheral module clock      | PCLK             | PCLKB: SCI1, SCI5, SCI6, SCI8,<br>SCI9, SCI12<br>PCLKA: SCI11 |

#### Table 2.41 Comparative Listing of Serial Communications Interface Channels



| Register  | Bit      | RX62T (SCIb)                                       | RX72T (SCIj,SCIi,SCIh)                                              |
|-----------|----------|----------------------------------------------------|---------------------------------------------------------------------|
| SMR       | CHR      | Character length bit                               | Character length bit                                                |
| (When     |          |                                                    |                                                                     |
| SCMR.SMIF |          | (Valid in asynchronous mode only.)                 | (Valid in asynchronous mode only.)                                  |
| = 0)      |          | 0: Transmit/receive using 8-bit data               | Selection made in combination with                                  |
|           |          | length.                                            | SCMR.CHR1 bit.                                                      |
|           |          | 1: Transmit/receive using 7-bit data               | CHR1 CHR                                                            |
|           |          | length.                                            | 0 0: Transmit/receive using 9-bit data length.                      |
|           |          |                                                    | 0 1: Transmit/receive using 9-bit data length.                      |
|           |          |                                                    | 1 0: Transmit/receive using 8-bit data length. (initial value)      |
|           |          |                                                    | 1 1: Transmit/receive using 7-bit<br>data length.                   |
|           | СМ       | Communications mode bit                            | Communications mode bit                                             |
|           | ON       |                                                    | Communications mode bit                                             |
|           |          | 0: Asynchronous mode                               | 0: Asynchronous mode or simple I <sup>2</sup> C mode                |
|           |          | 1: Clock synchronous mode                          | 1: Clock synchronous mode or<br>simple SPI mode                     |
| SCR       | CKE[1:0] | Clock enable bits                                  | Clock enable bits                                                   |
| (When     |          |                                                    |                                                                     |
| SCMR.SMIF |          | (Asynchronous mode)                                | (Asynchronous mode)                                                 |
| = 0)      |          | b1 b0                                              | b1 b0                                                               |
|           |          | 0 0: On-chip baud rate generator                   | 0 0: On-chip baud rate generator                                    |
|           |          | SCKn pin can function as an I/O                    | SCKn pin enters high-                                               |
|           |          | port.                                              | impedance state.                                                    |
|           |          | 0 1: On-chip baud rate generator                   | 0 1: On-chip baud rate generator                                    |
|           |          | Outputs a clock with the same                      | Outputs a clock with the same                                       |
|           |          | frequency as the bit rate output                   | frequency as the bit rate output                                    |
|           |          | from the SCKn pin.                                 | from the SCKn pin.                                                  |
|           |          | 1 0: External clock<br>A clock with a frequency 16 | 1 x: External clock or TMR clock<br>When an external clock is used, |
|           |          | times the bit rate should be                       | a clock with a frequency 16                                         |
|           |          | input on the SCKn pin. Input a                     | times the bit rate should be input                                  |
|           |          | clock signal with a frequency                      | on the SCKn pin. Input a clock                                      |
|           |          | eight times the bit rate when the                  | signal with a frequency eight                                       |
|           |          | SEMR.ABCS bit is set to 1.                         | times the bit rate when the                                         |
|           |          | 1 1: External clock                                | SEMR.ABCS bit is set to 1.                                          |
|           |          | A clock with a frequency 16                        | When using the TMR clock, the                                       |
|           |          | times the bit rate should be                       | SCKn pin enters the high-                                           |
|           |          | input on the SCKn pin. Input a                     | impedance state. The TMR                                            |
|           |          | clock signal with a frequency                      | clock is selectable for SCI5,                                       |
|           |          | eight times the bit rate when the                  | SCI6, and SCI12.                                                    |
|           |          | SEMR.ABCS bit is set to 1.                         |                                                                     |

### Table 2.42 Comparison of Serial Communications Interface Registers



| Register  | Bit      | RX62T (SCIb)                                       | RX72T (SCIj,SCIi,SCIh)                                            |
|-----------|----------|----------------------------------------------------|-------------------------------------------------------------------|
| SCR       | CKE[1:0] | (Clock synchronous mode)                           | (Clock synchronous mode)                                          |
| (When     |          | b1 b0                                              | b1 b0                                                             |
| SCMR.SMIF |          | 0 0: Internal clock                                | 0 x: Internal clock                                               |
| = 0)      |          | The SCKn pin functions as the                      | The SCKn pin functions as the                                     |
|           |          | clock output pin.                                  | clock output pin.                                                 |
|           |          | 0 1: Internal clock                                |                                                                   |
|           |          | The SCKn pin functions as the<br>clock output pin. |                                                                   |
|           |          | 1 0: External clock                                | 1 x: External clock                                               |
|           |          | The SCKn pin functions as the                      | The SCKn pin functions as the                                     |
|           |          | clock input pin.                                   | clock input pin.                                                  |
|           |          | 1 1: External clock                                |                                                                   |
|           |          | The SCKn pin functions as the                      |                                                                   |
|           |          | clock input pin.                                   |                                                                   |
| SCMR      | SDIR     | Bit order select bit                               | Transmit/receive data transfer                                    |
|           |          | This bit is usable in the following                | direction bit                                                     |
|           |          | modes:                                             | This bit is usable in the following modes:                        |
|           |          | Smart card interface mode                          | Smart card interface mode                                         |
|           |          | Asynchronous mode (multi-<br>processor mode)       | <ul> <li>Asynchronous mode (multi-<br/>processor mode)</li> </ul> |
|           |          | <ul> <li>Clock synchronous mode</li> </ul>         | <ul> <li>Clock synchronous mode</li> </ul>                        |
|           |          |                                                    | Simple SPI mode                                                   |
|           |          |                                                    | When operating in simple I <sup>2</sup> C                         |
|           |          |                                                    | mode, set this bit to 1.                                          |
|           |          | 0: LSB-first transmit/receive                      | 0: LSB-first transmit/receive                                     |
|           |          | 1: MSB-first transmit/receive                      | 1: MSB-first transmit/receive                                     |
|           | CHR1     | —                                                  | Character length bit 1                                            |
| SEMR      | ACS0     |                                                    | Asynchronous mode clock source<br>select bit                      |
|           | BRME     | —                                                  | Bit rate modulation enable bit                                    |
|           | ABCSE    | —                                                  | Asynchronous mode base clock                                      |
|           | NFEN     | Noise cancelling function select bit               | select extended bit                                               |
|           | INFEIN   | Noise cancening function select bit                | Digital noise filter function enable bit                          |
|           |          | (Valid only in asynchronous mode)                  | (Asynchronous mode)                                               |
|           |          | 0: Disables noise cancellation for the             | 0: Noise cancellation function for                                |
|           |          | RXDn pin                                           | RXDn input signal disabled                                        |
|           |          | 1: Enables noise cancellation for the              | 1: Noise cancellation function for                                |
|           |          | RXDn pin                                           | RXDn input signal enabled                                         |
|           |          |                                                    | (Simple I <sup>2</sup> C mode)                                    |
|           |          |                                                    | 0: Noise cancellation function for                                |
|           |          |                                                    | SSCLn and SSDAn input signals                                     |
|           |          |                                                    | disabled                                                          |
|           |          |                                                    | 1: Noise cancellation function for                                |
|           |          |                                                    | SSCLn and SSDAn input signals<br>enabled                          |
|           |          |                                                    |                                                                   |
|           |          |                                                    | In modes other than the above, clear the NFEN bit to 0.           |
|           | BGDM     |                                                    | Baud rate generator double-speed mode select bit                  |



| Bit | RX62T (SCIb)                                                                                                                                                              | RX72T (SCIj,SCIi,SCIh)                |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
|     | _                                                                                                                                                                         | Receive data register H               |
|     |                                                                                                                                                                           | Receive data register L               |
|     |                                                                                                                                                                           | Receive data register HL              |
|     |                                                                                                                                                                           | Receive FIFO data register            |
|     |                                                                                                                                                                           | Transmit data register H              |
|     |                                                                                                                                                                           | Transmit data register L              |
|     |                                                                                                                                                                           | Transmit data register HL             |
|     |                                                                                                                                                                           | Transmit FIFO data register           |
|     |                                                                                                                                                                           | Serial status register                |
|     | _                                                                                                                                                                         | Modulation duty register              |
|     |                                                                                                                                                                           | Noise filter setting register         |
|     | _                                                                                                                                                                         | I <sup>2</sup> C mode register 1      |
|     | _                                                                                                                                                                         | I <sup>2</sup> C mode register 2      |
|     | _                                                                                                                                                                         | I <sup>2</sup> C mode register 3      |
|     | _                                                                                                                                                                         | I <sup>2</sup> C status register      |
|     | _                                                                                                                                                                         | SPI mode register                     |
|     | _                                                                                                                                                                         | FIFO control register                 |
|     | _                                                                                                                                                                         | FIFO data count register              |
|     |                                                                                                                                                                           | Line status register                  |
|     |                                                                                                                                                                           | Compare data register                 |
|     |                                                                                                                                                                           | Data compare control register         |
|     |                                                                                                                                                                           | Serial port register                  |
|     |                                                                                                                                                                           | Extended serial mode enable           |
|     |                                                                                                                                                                           | register                              |
|     | _                                                                                                                                                                         | Control register 0                    |
|     |                                                                                                                                                                           | Control register 1                    |
| _   | _                                                                                                                                                                         | Control register 2                    |
|     | _                                                                                                                                                                         | Control register 3                    |
| _   | _                                                                                                                                                                         | Port control register                 |
|     | _                                                                                                                                                                         | Interrupt control register            |
|     |                                                                                                                                                                           | Status register                       |
|     | _                                                                                                                                                                         | Status clear register                 |
|     |                                                                                                                                                                           | Control field 0 data register         |
|     |                                                                                                                                                                           | Control field 0 compare enable        |
|     |                                                                                                                                                                           | register                              |
|     |                                                                                                                                                                           | Control field 0 receive data register |
|     | _                                                                                                                                                                         | Primary control field 1 data register |
|     | _                                                                                                                                                                         | Secondary control field 1 data        |
|     |                                                                                                                                                                           | register                              |
|     | —                                                                                                                                                                         | Control field 1 compare enable        |
|     |                                                                                                                                                                           | register                              |
| —   | —                                                                                                                                                                         | Control field 1 receive data register |
|     | —                                                                                                                                                                         | Timer control register                |
| —   | —                                                                                                                                                                         | Timer mode register                   |
|     | —                                                                                                                                                                         | Timer prescaler register              |
| 1   | 1                                                                                                                                                                         | Timer count register                  |
|     | Bit                                                                                                                                                                     - |                                       |



# 2.21 I<sup>2</sup>C Bus Interface

Table 2.43 is a comparative overview of  $I^2C$  bus interface, and Table 2.44 is a comparison of  $I^2C$  bus interface registers.

| Item                             | RX62T (RIIC)                                                                                                                                                                                                                                                            | RX72T (RIICa)                                                                                                                                                                                                                                                                     |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Communication<br>format          | <ul> <li>I<sup>2</sup>C bus format or SMBus format</li> <li>Selectable between master mode<br/>and slave mode</li> <li>Automatic securing of set-up times,<br/>hold times, and bus-free times to<br/>match the specified transfer speed</li> </ul>                      | <ul> <li>I<sup>2</sup>C bus format or SMBus format</li> <li>Selectable between master mode<br/>and slave mode</li> <li>Automatic securing of set-up times,<br/>hold times, and bus-free times to<br/>match the specified transfer speed</li> </ul>                                |
| Transfer speed                   | Up to 400 kbps                                                                                                                                                                                                                                                          | Support for fast mode (up to 400 kbps)                                                                                                                                                                                                                                            |
| SCL clock                        | Ability to select duty cycle of SCL clock<br>within range of 4% to 96% during<br>master operation                                                                                                                                                                       | Ability to select duty cycle of SCL clock<br>within range of 4% to 96% during<br>master operation                                                                                                                                                                                 |
| Issuing and detecting conditions | <ul> <li>Automatic generation of start, restart,<br/>and stop conditions</li> <li>Ability to detect start conditions<br/>(including restart conditions) and<br/>stop conditions</li> </ul>                                                                              | <ul> <li>Automatic generation of start, restart,<br/>and stop conditions</li> <li>Ability to detect start conditions<br/>(including restart conditions) and<br/>stop conditions</li> </ul>                                                                                        |
| Slave address                    | <ul> <li>Ability to set up to three slave<br/>addresses</li> <li>Support for 7- and 10-bit address<br/>formats (along with use of both at<br/>once)</li> <li>Ability to detect general call<br/>addresses, device ID addresses, and<br/>SMBus host addresses</li> </ul> | <ul> <li>Ability to set up to three different<br/>slave addresses</li> <li>Support for 7- and 10-bit address<br/>formats (along with use of both at<br/>once)</li> <li>Ability to detect general call<br/>addresses, device ID addresses, and<br/>SMBus host addresses</li> </ul> |
| Acknowledgment                   | <ul> <li>Automatic loading of acknowledge<br/>bit during transmission</li> <li>Ability to suspend the next data<br/>transfer automatically on<br/>detection of a not-acknowledge<br/>bit</li> <li>Automatic transmission of</li> </ul>                                  | <ul> <li>Automatic loading of acknowledge<br/>bit during transmission</li> <li>Ability to suspend the next data<br/>transfer automatically on<br/>detection of a not-acknowledge<br/>bit</li> <li>Automatic transmission of</li> </ul>                                            |
|                                  | <ul> <li>acknowledge bit during reception</li> <li>— Support for software control of value of the acknowledge bit according to the received data when a wait between the eighth and ninth clock cycles is selected</li> </ul>                                           | <ul> <li>acknowledge bit during reception</li> <li>— Support for software control of value of the acknowledge bit according to the received data when a wait between the eighth and ninth clock cycles is selected</li> </ul>                                                     |
| Wait function                    | <ul> <li>Ability to implement a wait by holding<br/>the SCL clock signal low</li> <li>Wait between the eighth and ninth<br/>clock cycles</li> <li>Wait between the ninth and first<br/>clock cycles (WAIT function)</li> </ul>                                          | <ul> <li>Ability to implement a wait by holding<br/>the SCL clock signal low</li> <li>Wait between the eighth and ninth<br/>clock cycles</li> <li>Wait between the ninth and first<br/>clock cycles</li> </ul>                                                                    |
| SDA output delay<br>function     | Ability to delay output timing of transmitted data, including the acknowledge bit                                                                                                                                                                                       | Ability to delay output timing of transmitted data, including the acknowledge bit                                                                                                                                                                                                 |

| Table 2.43 | Comparative Overview of I <sup>2</sup> C Bus Interface |
|------------|--------------------------------------------------------|
|------------|--------------------------------------------------------|



| Item                           | RX62T (RIIC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RX72T (RIICa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arbitration                    | <ul> <li>Multi-master support         <ul> <li>Ability to synchronize operation with the clock of another master in cases of conflict with the SCL clock</li> <li>Ability to detect loss of arbitration in case of an SDA line signal state mismatch when a start condition issuance conflict occurs</li> <li>Ability to detect loss of arbitration when a start transmit data mismatch occurs during master operation</li> </ul> </li> <li>Ability to detect loss of arbitration due to start condition issuance when the bus is busy (to prevent issuance of duplicate start conditions)</li> <li>Ability to detect loss of arbitration in case of an SDA line signal state mismatch when a not-acknowledge bit is sent</li> <li>Ability to detect loss of arbitration in case of an SDA line signal state mismatch when a not-acknowledge bit is sent</li> </ul> | <ul> <li>Multi-master support         <ul> <li>Ability to synchronize operation with the clock of another master in cases of conflict with the SCL clock</li> <li>Ability to detect loss of arbitration in case of an SDA line signal state mismatch when a start condition issuance conflict occurs</li> <li>Ability to detect loss of arbitration when a start transmit data mismatch occurs during master operation</li> </ul> </li> <li>Ability to detect loss of arbitration due to start condition issuance when the bus is busy (to prevent issuance of duplicate start conditions)</li> <li>Ability to detect loss of arbitration in case of an SDA line signal state mismatch when a not-acknowledge bit is sent</li> <li>Ability to detect loss of arbitration in case of an SDA line signal state mismatch when a not-acknowledge bit is sent</li> </ul> |
| Timeout detection<br>function  | Ability to detect extended stopping of the SCL clock using built-in time-out function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ability to detect extended stopping of<br>the SCL clock using built-in time-out<br>function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Noise cancellation             | Built-in digital noise filters for SCL and SDA signals, and ability to adjust the noise cancellation width by software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Built-in digital noise filters for SCL and SDA signals, and ability to adjust the noise cancellation width by software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Interrupt sources              | <ul> <li>Four sources</li> <li>Communication error/event<br/>occurrence (AL detection, NACK<br/>detection, timeout detection, start<br/>condition (including restart condition)<br/>detection, or stop condition<br/>detection)</li> <li>Receive data full (including match<br/>with slave address)</li> <li>Transmit data empty (including<br/>match with slave address)</li> <li>Transmission complete</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>Four sources</li> <li>Communication error/event<br/>occurrence, arbitration detection,<br/>NACK detection, timeout detection,<br/>start condition (including restart<br/>condition) detection, or stop<br/>condition detection</li> <li>Receive data full (including match<br/>with slave address)</li> <li>Transmit data empty (including<br/>match with slave address)</li> <li>Transmission complete</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Low power consumption function | Ability to transition to module stop state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ability to transition to module stop state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RIIC operating<br>modes        | Four modes:<br>Master transmit mode, master receive<br>mode, slave transmit mode, and slave<br>receive mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Four modes:<br>Master transmit mode, master receive<br>mode, slave transmit mode, and slave<br>receive mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Item                | RX62T (RIIC) | RX72T (RIICa)                                                                                                                                                                                                                                                                                    |
|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Event link function | —            | Four sources                                                                                                                                                                                                                                                                                     |
| (output)            |              | <ul> <li>Communication error/event<br/>occurrence, arbitration detection,<br/>NACK detection, timeout detection,<br/>start condition (including restart<br/>condition) detection, or stop<br/>condition detection</li> <li>Receive data full (including match<br/>with slave address)</li> </ul> |
|                     |              | <ul> <li>Transmit data empty (including match with slave address)</li> </ul>                                                                                                                                                                                                                     |
|                     |              | Transmission complete                                                                                                                                                                                                                                                                            |

# Table 2.44 Comparison of I<sup>2</sup>C Bus Interface Registers

| Register | Bit  | RX62T (RIIC)                                 | RX72T (RIICa) |
|----------|------|----------------------------------------------|---------------|
| ICMR2    | TMWE | Timeout internal counter write<br>enable bit |               |
| TMOCNT   |      | Timeout internal counter                     |               |



# 2.22 CAN Module

Table 2.45 is a comparative overview of CAN module, and Table 2.46 is a comparison of CAN module registers.

| Item              | RX62T (CAN)                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RX72T (CAN)                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Protocol          | ISO 11898-1 compliant (standard and extended frames)                                                                                                                                                                                                                                                                                                                                                                                                                | ISO 11898-1 compliant (standard and extended frames)                                                                                                                                                                                                                                                                                                                                                                                                                |
| Bit rate          | <ul> <li>Programmable bit rate up to 1 Mbps<br/>(fCAN ≥ 8 MHz)</li> <li>fCAN: CAN clock source</li> </ul>                                                                                                                                                                                                                                                                                                                                                           | <ul> <li>Programmable bit rate up to 1 Mbps<br/>(fCAN ≥ 8 MHz)</li> <li>fCAN: CAN clock source</li> </ul>                                                                                                                                                                                                                                                                                                                                                           |
| Message box       | <ul> <li>32 mailboxes:<br/>Two selectable mailbox modes</li> <li>Normal mailbox mode:         <ul> <li>32 mailboxes can be configured for either transmission or reception.</li> </ul> </li> <li>FIFO mailbox mode:         <ul> <li>24 mailboxes can be configured for either transmission or reception.</li> <li>The remaining mailboxes can be configured as four FIFO transmission stages and four FIFO reception stages.</li> </ul> </li> </ul>                | <ul> <li>32 mailboxes:<br/>Two selectable mailbox modes</li> <li>Normal mailbox mode:         <ul> <li>32 mailboxes can be configured for either transmission or reception.</li> </ul> </li> <li>FIFO mailbox mode:         <ul> <li>24 mailboxes can be configured for either transmission or reception.</li> <li>The remaining mailboxes can be configured as four FIFO transmission stages and four FIFO reception stages.</li> </ul> </li> </ul>                |
| Reception         | <ul> <li>Ability to receive data frames and remote frames</li> <li>Selectable ID reception format (only standard IDs, only extended IDs, or both standard and extended IDs)</li> <li>Ability to select one-shot reception function</li> <li>Ability to select among overwrite mode (messages are overwritten) and overrun mode (messages are discarded)</li> <li>Ability to enable or disable reception complete interrupt individually for each mailbox</li> </ul> | <ul> <li>Ability to receive data frames and remote frames</li> <li>Selectable ID reception format (only standard IDs, only extended IDs, or both standard and extended IDs)</li> <li>Ability to select one-shot reception function</li> <li>Ability to select among overwrite mode (messages are overwritten) and overrun mode (messages are discarded)</li> <li>Ability to enable or disable reception complete interrupt individually for each mailbox</li> </ul> |
| Acceptance filter | <ul> <li>Eight acceptance masks (one mask<br/>for every four mailboxes)</li> <li>Ability to enable or disable masks<br/>individually for each mailbox</li> </ul>                                                                                                                                                                                                                                                                                                    | <ul> <li>Eight acceptance masks (one mask<br/>for every four mailboxes)</li> <li>Ability to enable or disable masks<br/>individually for each mailbox</li> </ul>                                                                                                                                                                                                                                                                                                    |

#### Table 2.45 Comparative Overview of CAN Module



| Item                                        | RX62T (CAN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RX72T (CAN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmission                                | <ul> <li>Ability to transmit data frames and remote frames</li> <li>Ability to select ID transmission format (only standard IDs, only extended IDs, or both standard and extended IDs)</li> <li>Ability to select one-shot transmission function</li> <li>Ability to select between ID priority mode and mailbox number priority mode</li> <li>Ability to abort transmission requests (and ability to confirm abort completion with a flag)</li> <li>Ability to enable or disable transmission complete interrupt individually for each mailbox</li> </ul> | <ul> <li>Ability to transmit data frames and remote frames</li> <li>Ability to select ID transmission format (only standard IDs, only extended IDs, or both standard and extended IDs)</li> <li>Ability to select one-shot transmission function</li> <li>Ability to select between ID priority mode and mailbox number priority mode</li> <li>Ability to abort transmission requests (and ability to confirm abort completion with a flag)</li> <li>Ability to enable or disable transmission complete interrupt individually for each mailbox</li> </ul> |
| Bus-off recovery<br>methods                 | <ul> <li>Ability to select method of recovery<br/>from the bus-off state</li> <li>ISO 11898-1 compliant</li> <li>Automatic transition to CAN halt<br/>mode at bus-off start</li> <li>Automatic transition to CAN halt<br/>mode at bus-off end</li> <li>Transition to CAN halt mode by<br/>software</li> <li>Transition to error-active state by<br/>software</li> </ul>                                                                                                                                                                                    | <ul> <li>Ability to select method of recovery<br/>from the bus-off state</li> <li>ISO 11898-1 compliant</li> <li>Automatic transition to CAN halt<br/>mode at bus-off start</li> <li>Automatic transition to CAN halt<br/>mode at bus-off end</li> <li>Transition to CAN halt mode by<br/>software</li> <li>Transition to error-active state by<br/>software</li> </ul>                                                                                                                                                                                    |
| Error status<br>monitoring                  | <ul> <li>Ability to monitor CAN bus errors<br/>(stuffing error, form error, ACK error,<br/>CRC error, bit error, and ACK<br/>delimiter error)</li> <li>Ability to transitions to error states<br/>(error-warning, error-passive, bus-off<br/>start, and bus-off recovery)</li> <li>Ability to read error counters</li> </ul>                                                                                                                                                                                                                               | <ul> <li>Ability to monitor CAN bus errors<br/>(stuffing error, form error, ACK error,<br/>CRC error, bit error, and ACK<br/>delimiter error)</li> <li>Ability to transitions to error states<br/>(error-warning, error-passive, bus-off<br/>start, and bus-off recovery)</li> <li>Ability to read error counters</li> </ul>                                                                                                                                                                                                                               |
| Time stamp function                         | <ul> <li>Time stamp function using 16-bit counter</li> <li>Ability to select reference clock among 1-, 2-, 4- and 8-bit time durations</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Time stamp function using 16-bit counter</li> <li>Ability to select reference clock among 1-, 2-, 4- and 8-bit time durations</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                          |
| Interrupt function                          | Five interrupt sources (reception<br>complete, transmission complete,<br>receive FIFO, transmit FIFO, and error<br>interrupts)                                                                                                                                                                                                                                                                                                                                                                                                                             | Five interrupt sources (reception<br>complete, transmission complete,<br>receive FIFO, transmit FIFO, and error<br>interrupts)                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CAN sleep mode<br>Software support<br>units | <ul> <li>Ability to reduce current consumption by stopping the CAN clock</li> <li>Three software support units</li> <li>Acceptance filter support</li> <li>Mailbox search support (receive mailbox search, transmit mailbox search, and message lost search)</li> <li>Channel search support</li> </ul>                                                                                                                                                                                                                                                    | <ul> <li>Ability to reduce current consumption by stopping the CAN clock</li> <li>Three software support units</li> <li>Acceptance filter support</li> <li>Mailbox search support (receive mailbox search, transmit mailbox search, and message lost search)</li> <li>Channel search support</li> </ul>                                                                                                                                                                                                                                                    |



| Item                 | RX62T (CAN)                                              | RX72T (CAN)                                              |  |
|----------------------|----------------------------------------------------------|----------------------------------------------------------|--|
| CAN clock source     | Peripheral module clock (PCLK)                           | Peripheral module clock (PCLKB) or<br>CANMCLK            |  |
| Test modes           | Three test modes for user evaluation                     | Three test modes for user evaluation                     |  |
|                      | Listen-only mode                                         | Listen-only mode                                         |  |
|                      | <ul> <li>Self-test mode 0 (external loopback)</li> </ul> | <ul> <li>Self-test mode 0 (external loopback)</li> </ul> |  |
|                      | <ul> <li>Self-test mode 1 (internal loopback)</li> </ul> | <ul> <li>Self-test mode 1 (internal loopback)</li> </ul> |  |
| Low power            | Ability to specify transition to module                  | Ability to specify transition to module                  |  |
| consumption function | stop state                                               | stop state                                               |  |

#### Table 2.46 Comparison of CAN Module Registers

| Register |                           | Bit                                 | RX62T (CAN)                                            | RX72T (CAN)                                           |
|----------|---------------------------|-------------------------------------|--------------------------------------------------------|-------------------------------------------------------|
| BCR      |                           | CCLKS                               | —                                                      | CAN clock source select bit                           |
| MKIVLR   |                           | — (RX62T)<br>MB0 to MB31<br>(RX72T) | Mask invalid register                                  | Mask invalid register                                 |
| MIER     | Normal<br>mailbox<br>mode | — (RX62T)<br>MB0 to MB31<br>(RX72T) | Interrupt enable bits                                  | Interrupt enable bits                                 |
|          | FIFO<br>mailbox<br>mode   | — (RX62T)<br>MB0 to MB23<br>(RX72T) | Interrupt enable bits                                  | Interrupt enable bits                                 |
|          |                           | — (RX62T)<br>MB24 (RX72T)           | Transmit FIFO interrupt<br>enable bit                  | Transmit FIFO interrupt<br>enable bit                 |
|          |                           | — (RX62T)<br>MB25 (RX72T)           | Transmit FIFO interrupt generation timing control bit  | Transmit FIFO interrupt generation timing control bit |
|          |                           | — (RX62T)<br>MB28 (RX72T)           | Receive FIFO interrupt enable bit                      | Receive FIFO interrupt enable bit                     |
|          |                           | — (RX62T)<br>MB29 (RX72T)           | Receive FIFO interrupt generation timing control bit   | Receive FIFO interrupt generation timing control bit  |
| STR      |                           |                                     | Status register<br>Initial values after a reset are di | Status register<br>fferent.                           |



## 2.23 Serial Peripheral Interface

Table 2.47 is a comparative overview of serial peripheral interface, and Table 2.48 is a comparison of serial peripheral interface registers.

| Item                       | RX62T (RSPI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RX72T (RSPIc)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of<br>channels      | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RSPI transfer<br>functions | <ul> <li>Ability to use MOSI (master out/slave<br/>in), MISO (master in/slave out), SSL<br/>(slave select), and RSPCK (RSPI<br/>clock) signals to implement serial<br/>communication through SPI operation<br/>(four-wire method) or clock<br/>synchronous operation (three-wire<br/>method).</li> <li>Ability to perform transmit-only<br/>operation</li> <li>Ability to perform serial<br/>communication in master or slave<br/>mode</li> <li>Communication mode: Selectable<br/>between full-duplex and transmit-only</li> <li>Ability to switch the polarity of the<br/>serial transfer clock</li> <li>Ability to switch the phase of the serial<br/>transfer clock</li> </ul> | <ul> <li>Ability to use MOSI (master out/slave<br/>in), MISO (master in/slave out), SSL<br/>(slave select), and RSPCK (RSPI<br/>clock) signals to implement serial<br/>communication through SPI operation<br/>(four-wire method) or clock<br/>synchronous operation (three-wire<br/>method).</li> <li>Ability to perform transmit-only<br/>operation</li> <li>Ability to perform serial<br/>communication in master or slave<br/>mode</li> <li>Communication mode: Selectable<br/>between full-duplex and transmit-only</li> <li>Ability to switch the polarity of RSPCK</li> <li>Ability to switch the phase of RSPCK</li> </ul> |
| Data format                | <ul> <li>Selectable between MSB-first and LSB-first</li> <li>Ability to select transfer bit length among 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, and 32 bits</li> <li>128-bit transmit/receive buffers</li> <li>Ability to transfer up to four frames in each round of transmission/reception (with up to 32 bits per frame)</li> </ul>                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Selectable between MSB-first and<br/>LSB-first</li> <li>Ability to select transfer bit length<br/>among 8, 9, 10, 11, 12, 13, 14, 15,<br/>16, 20, 24, and 32 bits</li> <li>128-bit transmit/receive buffers</li> <li>Ability to transfer up to four frames in<br/>each round of transmission/reception<br/>(with up to 32 bits per frame)</li> <li>Ability to perform byte swapping of<br/>transmit and receive data</li> </ul>                                                                                                                                                                                           |
| Bit rate                   | <ul> <li>In master mode, the on-chip baud rate generator generates RSPCK by frequency-dividing PCLK (division ratio: 2 to 4,096).</li> <li>In slave mode, PCLK divided by a minimum of 8 can be input as RSPCK (RSPCK maximum frequency: PCLK divided by 8).</li> <li>Width at high level: 4 cycles of PCLK; width at low level: 4 cycles of PCLK</li> </ul>                                                                                                                                                                                                                                                                                                                       | <ul> <li>In master mode, the on-chip baud rate generator generates RSPCK by frequency-dividing PCLK (division ratio: 2 to 4,096).</li> <li>In slave mode, PCLK divided by a minimum of 4 can be input as RSPCK (RSPCK maximum frequency: PCLK divided by 4).</li> <li>Width at high level: 2 cycles of PCLK; width at low level: 2 cycles of PCLK</li> </ul>                                                                                                                                                                                                                                                                       |
| Buffer<br>configuration    | <ul> <li>Double buffer configuration for the transmit/receive buffers</li> <li>128 bits for the transmit/receive buffers</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Double buffer configuration for both<br/>the transmit and receive buffers</li> <li>128 bits for the transmit/receive<br/>buffers</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Table 2.47 Comparative Overview of Serial Peripheral Interface



| Item                    | RX62T (RSPI)                                                                                                                               | RX72T (RSPIc)                                                                                                                  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Error detection         | Mode fault error detection                                                                                                                 | Mode fault error detection                                                                                                     |
|                         | Overrun error detection                                                                                                                    | Overrun error detection                                                                                                        |
|                         | Parity error detection                                                                                                                     | Parity error detection                                                                                                         |
|                         |                                                                                                                                            | Underrun error detection                                                                                                       |
| Interrupt sources       | Maskable interrupt sources                                                                                                                 | Interrupt sources                                                                                                              |
|                         | RSPI receive interrupt (receive buffer                                                                                                     | Receive buffer full interrupt                                                                                                  |
|                         | full)                                                                                                                                      | Transmit buffer empty interrupt                                                                                                |
|                         | RSPI transmit interrupt (transmit buffer empty)                                                                                            |                                                                                                                                |
|                         | RSPI error interrupt (mode fault,                                                                                                          | RSPI error interrupt (mode fault,                                                                                              |
|                         | overrun, or parity error)                                                                                                                  | overrun, underrun, or parity error)                                                                                            |
|                         | RSPI idle interrupt (RSPI idle)                                                                                                            | RSPI idle interrupt (RSPI idle)                                                                                                |
| SSL control<br>function | Four SSL signals (SSL0 to SSL3) per<br>channel                                                                                             | <ul> <li>Four SSL pins (SSLA0 to SSLA3) per<br/>channel</li> </ul>                                                             |
|                         | • In single-master mode, SSL0 to SSL3 signals are output.                                                                                  | <ul> <li>In single-master mode, SSLA0 to<br/>SSLA3 pins are output.</li> </ul>                                                 |
|                         | • In multi-master mode, the SSL0 signal<br>is input, and the SSL1 to SSL3 signals<br>are either output or in the high-<br>impedance state. | <ul> <li>In multi-master mode, the SSLA0 pin<br/>is input, and SSLA1 to SSLA3 pins are<br/>either output or unused.</li> </ul> |
|                         | • In slave mode, the SSL0 signal is input, and SSL1 to SSL3 signals are in the high-impedance state.                                       | <ul> <li>In slave mode, the SSLA0 pin is input,<br/>and SSLA1 to SSLA3 pins are<br/>unused.</li> </ul>                         |
|                         | Controllable delay from SSL output<br>assertion to RSPCK operation<br>(RSPCK delay)                                                        | <ul> <li>Controllable delay from SSL output<br/>assertion to RSPCK operation<br/>(RSPCK delay)</li> </ul>                      |
|                         | <ul> <li>— Setting range: 1 to 8 RSPCK<br/>cycles</li> </ul>                                                                               | <ul> <li>— Setting range: 1 to 8 RSPCK<br/>cycles</li> </ul>                                                                   |
|                         | <ul> <li>— Setting unit: One RSPCK cycle</li> </ul>                                                                                        | <ul> <li>— Setting unit: One RSPCK cycle</li> </ul>                                                                            |
|                         | <ul> <li>Controllable delay from RSPCK stop<br/>to SSL output negation (SSL negation<br/>delay)</li> </ul>                                 | <ul> <li>Controllable delay from RSPCK stop<br/>to SSL output negation (SSL negation<br/>delay)</li> </ul>                     |
|                         | <ul> <li>— Setting range: 1 to 8 RSPCK cycles</li> </ul>                                                                                   | <ul> <li>— Setting range: 1 to 8 RSPCK cycles</li> </ul>                                                                       |
|                         | <ul> <li>— Setting unit: One RSPCK cycle</li> </ul>                                                                                        | <ul> <li>— Setting unit: One RSPCK cycle</li> </ul>                                                                            |
|                         | Controllable wait until next-access                                                                                                        | Controllable wait until next-access                                                                                            |
|                         | SSL output assertion (next-access                                                                                                          | SSL output assertion (next-access                                                                                              |
|                         | delay)                                                                                                                                     | delay)                                                                                                                         |
|                         | <ul> <li>— Setting range: 1 to 8 RSPCK<br/>cycles</li> </ul>                                                                               | <ul> <li>— Setting range: 1 to 8 RSPCK<br/>cycles</li> </ul>                                                                   |
|                         | <ul> <li>— Setting unit: One RSPCK cycle</li> </ul>                                                                                        | <ul> <li>— Setting unit: One RSPCK cycle</li> </ul>                                                                            |
|                         | Function for changing SSL polarity                                                                                                         | Function for changing SSL polarity                                                                                             |



| Item                                 | RX62T (RSPI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RX72T (RSPIc)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control during<br>master transfer    | <ul> <li>A transfer of up to eight commands can be executed sequentially in looped execution.</li> <li>For each command, the following items can be set: <ul> <li>SSL signal value, bit rate, RSPCK polarity/phase, transfer data length, MSB/LSB-first, burst, RSPCK delay, SSL negation delay, and next-access delay</li> <li>A transfer can be initiated by writing to the transmit buffer.</li> <li>The MOSI signal value at SSL negation can be specified.</li> </ul> </li> </ul> | <ul> <li>A transfer of up to eight commands can be executed sequentially in looped execution.</li> <li>For each command, the following items can be set:         <ul> <li>SSL signal value, bit rate, RSPCK polarity/phase, transfer data length, MSB/LSB-first, burst, RSPCK delay, SSL negation delay, and next-access delay</li> <li>A transfer can be initiated by writing to the transmit buffer.</li> <li>The MOSI signal value at SSL negation can be specified.</li> <li>RSPCK auto-stop function</li> </ul> </li> </ul> |
| Event link function<br>(output)      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>The following events can be output to the event link controller (RSPI0):</li> <li>Receive buffer full event signal</li> <li>Transmit buffer empty event signal</li> <li>Mode fault, overrun, underrun, or parity error event signal</li> <li>RSPI idle event signal</li> <li>Transmission-completed event signal</li> </ul>                                                                                                                                                                                             |
| Other functions                      | <ul> <li>Function for disabling (initializing) the RSPI</li> <li>Loopback mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Function for switching between CMOS<br/>and open-drain output</li> <li>Function for initializing the RSPI</li> <li>Loopback mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                             |
| Low power<br>consumption<br>function | Ability to specify transition to module stop state                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ability to specify transition to module stop state                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| Register | Bit                                | RX62T (RSPI)                                                                                                                              | RX72T (RSPIc)                                                                                                                                                                                                                           |
|----------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPSR     | MODF                               | Mode fault error flag                                                                                                                     | Mode fault error flag                                                                                                                                                                                                                   |
|          |                                    | 0: No mode fault error occurred.                                                                                                          | 0: No mode fault error or underrun error occurred.                                                                                                                                                                                      |
|          |                                    | 1: A mode fault error occurred.                                                                                                           | 1: A mode fault error or underrun error occurred.                                                                                                                                                                                       |
|          | UDRF                               | —                                                                                                                                         | Underrun error flag                                                                                                                                                                                                                     |
| SPDR     |                                    | <ul> <li>RSPI data register</li> <li>Available access sizes:</li> <li>Longword (SPDCR.SPLW = 1)</li> <li>Word (SPDCR.SPLW = 0)</li> </ul> | <ul> <li>RSPI data register</li> <li>Available access sizes:</li> <li>Longword (SPDCR.SPLW = 1,<br/>SPDCR.SPBYT = 0)</li> <li>Word (SPDCR.SPLW = 0,<br/>SPDCR.SPBYT = 0)</li> <li>Byte (SPDCR.SPLW = 0,<br/>SPDCR.SPBYT = 1)</li> </ul> |
| SPBR     | SPR0 to SPR7<br>(RX62T)<br>(RX72T) | RSPI bit rate register                                                                                                                    | RSPI bit rate register                                                                                                                                                                                                                  |
| SPDCR    | SLSEL[1:0]                         | SSL pin output selection bits                                                                                                             |                                                                                                                                                                                                                                         |
|          | SPBYT                              | —                                                                                                                                         | RSPI byte access specification bit                                                                                                                                                                                                      |
| SPCR2    | SCKASE                             | —                                                                                                                                         | RSPCK auto-stop function enable bit                                                                                                                                                                                                     |
| SPDCR2   | —                                  | —                                                                                                                                         | RSPI data control register 2                                                                                                                                                                                                            |

#### Table 2.48 Comparison of Serial Peripheral Interface Registers



# 2.24 CRC Calculator

Table 2.49 is a comparative overview of CRC calculator, and Table 2.50 is a comparison of CRC calculator registers.

| Item                                 | RX62T (CRC)                                                                                                                                                                                                                                               | RX72T (CRCA)                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data size                            | 8 bits                                                                                                                                                                                                                                                    | 8 bits                                                                                                                                                                                                                                                    | 32 bits                                                                                                                                                                                                                                                                                                                                                                         |
| Data for CRC calculation             | CRC codes are generated<br>8n-bit data units (where n<br>is a whole number).                                                                                                                                                                              | CRC codes are generated<br>8n-bit data units (where n<br>is a whole number).                                                                                                                                                                              | CRC codes are generated<br>32n-bit data units (where n<br>is a whole number).                                                                                                                                                                                                                                                                                                   |
| CRC processing<br>method             | 8-bit parallel execution                                                                                                                                                                                                                                  | 8-bit parallel execution                                                                                                                                                                                                                                  | 32-bit parallel execution                                                                                                                                                                                                                                                                                                                                                       |
| CRC generation<br>polynomial         | Ability to select among<br>three generation<br>polynomials<br>• 8-bit CRC<br>X <sup>8</sup> + X <sup>2</sup> + X + 1<br>• 16-bit CRC<br>X <sup>16</sup> + X <sup>15</sup> + X <sup>2</sup> + 1,<br>X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1 | Ability to select among<br>three generation<br>polynomials<br>• 8-bit CRC<br>X <sup>8</sup> + X <sup>2</sup> + X + 1<br>• 16-bit CRC<br>X <sup>16</sup> + X <sup>15</sup> + X <sup>2</sup> + 1,<br>X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1 | Ability to select among two<br>generation polynomials<br>• 32-bit CRC<br>$X^{32} + X^{26} + X^{23} + X^{22}$<br>$+ X^{16} + X^{12} + X^{11} + X^{10}$<br>$+ X^8 + X^7 + X^5 + X^4 + X^2$<br>+ X + 1,<br>$X^{32} + X^{28} + X^{27} + X^{26}$<br>$+ X^{25} + X^{23} + X^{22} + X^{20}$<br>$+ X^{19} + X^{18} + X^{14} + X^{13}$<br>$+ X^{11} + X^{10} + X^9 + X^8$<br>$+ X^6 + 1$ |
| CRC calculation switching            | Ability to select between<br>CRC code generation for<br>LSB-first or MSB-first<br>communication                                                                                                                                                           | The bit order of the CRC calculation result can be switched to accommodate LSB-first or MSB-first for communication.                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                 |
| Low power<br>consumption<br>function | Ability to specify transition to module stop state                                                                                                                                                                                                        | Ability to transition to modul                                                                                                                                                                                                                            | e stop state                                                                                                                                                                                                                                                                                                                                                                    |

#### Table 2.49 Comparative Overview of CRC Calculator



| Register | Bit              | RX62T (CRC)                                  | RX72T (CRCA)                                                            |
|----------|------------------|----------------------------------------------|-------------------------------------------------------------------------|
| CRCCR    | GPS[1:0] (RX62T) | CRC generating polynomial                    | CRC generating polynomial                                               |
|          | GPS[2:0] (RX72T) | switching bits (b1, b0)                      | switching bits (b2 to b0)                                               |
|          |                  |                                              |                                                                         |
|          |                  | b1 b0                                        | b2 b0                                                                   |
|          |                  | 0 0: No calculation                          | 0 0 0: No calculation                                                   |
|          |                  | 0 1: X <sup>8</sup> + X <sup>2</sup> + X + 1 | 0 0 1: 8-bit CRC                                                        |
|          |                  |                                              | $(X^8 + X^2 + X + 1)$                                                   |
|          |                  | 1 0: $X^{16} + X^{15} + X^2 + 1$             | 0 1 0: 16-bit CRC                                                       |
|          |                  |                                              | $(X^{16} + X^{15} + X^2 + 1)$                                           |
|          |                  | 1 1: $X^{16} + X^{12} + X^5 + 1$             | 0 1 1: 16-bit CRC                                                       |
|          |                  |                                              | $(X^{16} + X^{12} + X^5 + 1)$                                           |
|          |                  |                                              | 1 0 0: 32-bit CRC<br>$(X^{32} + X^{26} + X^{23} + X^{22})$              |
|          |                  |                                              | $(x^{} + x^{} + x^{} + x^{} + x^{} + x^{16} + x^{12} + x^{11} + x^{10}$ |
|          |                  |                                              | $+ X^{8} + X^{7} + X^{5} + X^{4}$                                       |
|          |                  |                                              | $+ X^{2} + X + 1)$                                                      |
|          |                  |                                              | 1 0 1: 32-bit CRC                                                       |
|          |                  |                                              | $(X^{32} + X^{28} + X^{27} + X^{26})$                                   |
|          |                  |                                              | + $X^{25}$ + $X^{23}$ + $X^{22}$ + $X^{20}$                             |
|          |                  |                                              | + $X^{19}$ + $X^{18}$ + $X^{14}$ + $X^{13}$                             |
|          |                  |                                              | $+ X^{11} + X^{10} + X^9 + X^8 + X^6$                                   |
|          |                  |                                              | + 1)                                                                    |
|          |                  |                                              | 1 1 0: No calculation                                                   |
|          |                  |                                              | 1 1 1: No calculation                                                   |
|          | LMS              | CRC calculation switching bit                | CRC calculation switching bit                                           |
| 000010   |                  | (b2)                                         | (b6)                                                                    |
| CRCDIR   | —                | CRC data input register                      | CRC data input register                                                 |
|          |                  | Available access sizes:                      | Available access sizes:                                                 |
|          |                  |                                              | Longword (for 32-bit CRC                                                |
|          |                  | Dute                                         | generation)                                                             |
|          |                  | • Byte                                       | Byte (for 16-bit or 8-bit CRC                                           |
| CRCDOR   |                  | CRC data output register                     | generation)<br>CRC data output register                                 |
|          |                  | Available access sizes:                      | Available access sizes:                                                 |
|          |                  |                                              | Longword (for 32-bit CRC                                                |
|          |                  |                                              | generation)                                                             |
|          |                  | Word                                         | Word (for 16-bit CRC                                                    |
|          |                  | When generating 8-bit CRCs,                  | generation)                                                             |
|          |                  | the lower-order byte (bits b7                |                                                                         |
|          |                  | to b0) is used.                              |                                                                         |
|          |                  |                                              | Byte (for 8-bit CRC                                                     |
|          |                  |                                              | generation)                                                             |

#### Table 2.50 Comparison of CRC Calculator Registers



# 2.25 12-Bit A/D Converter

Table 2.51 is a comparative overview of 12-Bit A/D converter, Table 2.52 is a comparison of 12-Bit A/D converter registers, and Table 2.53 is a comparative listing A/D conversion start triggers.

| Item                     | RX62T (S12ADA)                                                                                                                                                                                                     | RX72T (S12ADH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of units          | 2 units (S12AD0, S12AD1)                                                                                                                                                                                           | 3 units (S12AD, S12AD1, S12AD2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Input channels           | Eight channels (four channels × two units)                                                                                                                                                                         | S12AD: 8 channels,<br>S12AD1: 8 channels,<br>S12AD2: 14 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Extended analog function | _                                                                                                                                                                                                                  | Temperature sensor output, internal reference voltage (S12AD2 only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A/D conversion<br>method | Successive approximation method                                                                                                                                                                                    | Successive approximation method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Resolution               | 12 bits                                                                                                                                                                                                            | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Conversion time          | <ul> <li>1.0 µs per channel (when A/D conversion clock (ADCLK) = 50 MHz and AVCC0 = 4.0 V to 5.5 V)</li> <li>2.0 µs per channel (when A/D conversion clock (ADCLK) = 25 MHz and AVCC0 = 3.0 V to 3.6 V)</li> </ul> | <ul> <li>0.9 μs per channel (when A/D<br/>conversion clock (ADCLK) = 60 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Data registers           | <ul> <li>10 registers</li> <li>A/D conversion results are stored in<br/>12-bit A/D data registers.</li> </ul>                                                                                                      | <ul> <li>30 registers (S12AD: 8, S12AD1: 8, S12AD2: 14) for analog input, one for A/D-converted data duplication in double trigger mode per unit, and two for A/D-converted data duplication during extended operation in double trigger mode per unit.</li> <li>One register for temperature sensor (S12AD2)</li> <li>One register for internal reference voltage (S12AD2)</li> <li>One register for self-diagnosis per unit</li> <li>A/D conversion results are stored in 12-bit A/D data registers.</li> <li>In A/D-converted value addition mode the value obtained by adding up A/D-converted results is stored as (conversion accuracy bit count + 2 bits / 4 bits) in the A/D data registers.</li> <li>Double trigger mode (selectable in single scan or group scan mode)</li> <li>The first piece of A/D-converted analog input data on one selected channel is stored in the data register for the channel, and the second piece is stored in the duplication register.</li> </ul> |

| Table 2.51 | Comparative Overview of 12-Bit A/D Converter |
|------------|----------------------------------------------|
|------------|----------------------------------------------|



| Item                    | RX62T (S12ADA)                                                                                                                                                                                                                                                                                                 | RX72T (S12ADH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data registers          | • There are two A/D data registers for<br>AN000 and AN100 input, and the<br>conversion result storage destination<br>is switched according to the trigger<br>type.                                                                                                                                             | <ul> <li>Extended operation in double trigger<br/>mode (available for specific triggers)</li> <li>A/D-converted analog input data<br/>on one selected channel is stored<br/>in the duplication register prepared<br/>for each trigger.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A/D conversion<br>clock | 4 clocks: PCLK, PCLK/2, PCLK/4, and<br>PCLK/8                                                                                                                                                                                                                                                                  | <ul> <li>The available peripheral module clock<br/>(PCLK) and A/D conversion clock<br/>(ADCLK) frequency ratio settings are<br/>as follows:<br/>PCLK:ADCLK frequency ratio = 1:1,<br/>1:2, 2:1, or 4:1</li> <li>ADCLK is set by the clock generation<br/>circuit.</li> <li>The A/D conversion clock (ADCLK)<br/>can operate at frequencies from 60<br/>MHz (maximum) to 8 MHz (minimum).</li> </ul>                                                                                                                                                                                                                                                                                                             |
| Operating modes         | <ul> <li>Single mode         <ul> <li>A/D conversion is performed only once on the analog input of one channel.</li> </ul> </li> <li>Scan mode         <ul> <li>Single-cycle scan mode: A/D conversion is performed only once on the analog inputs of up to four abaptada</li> </ul> </li> </ul>               | <ul> <li>The operating mode can be set independently for three units.</li> <li>Single scan mode: <ul> <li>A/D conversion is performed only once on arbitrarily selected analog inputs.</li> <li>A/D conversion is performed only once on the temperature sensor output (S12AD2).</li> <li>A/D conversion is performed only once on the internal reference voltage (S12AD2).</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                              |
|                         | <ul> <li>channels.</li> <li>Continuous scan mode: A/D conversion is performed repeatedly on the analog inputs of up to four channels.</li> <li>2-channel scan mode: Channels in each unit are divided into two groups, and the conversion startup source can be separately selected for each group.</li> </ul> | <ul> <li>Continuous scan mode:         <ul> <li>A/D conversion is performed repeatedly on arbitrarily selected analog inputs.</li> </ul> </li> <li>Group scan mode:         <ul> <li>Two (groups A and B) or three (groups A, B, and C) can be selected as the number of the groups to be used. (Only the combination of groups A and B can be selected when the number of the groups is two.)</li> <li>Analog inputs on arbitrarily selected channels, the temperature sensor output (S12AD2), and the internal reference voltage (S12AD2) are divided into groups A and B or into groups A, B, and C, and A/D conversion is performed only once on the inputs selected in group units.</li> </ul> </li> </ul> |



| Item                                   | RX62T (S12ADA)                                                                                                                                                                                                                                                                                                                                                                                  | RX72T (S12ADH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating modes                        |                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>The conditions for starting scanning of groups A, B, and C (synchronous trigger) can be selected independently, allowing A/D conversion of each group to be started at different times.</li> <li>Group scan mode (group priority control selected):         <ul> <li>If a higher-priority group trigger is input during scanning of a lower-priority group, scan of the lower-priority group is stopped and scan of the higher-priority group is started. The priority order is group A (highest) &gt; group B</li> <li>&gt; group C (lowest). Whether or not to restart scanning of (rescan) the lower-priority group after processing for the higher-priority group after processing for the higher-priority group completes, is selectable. Rescan can also be set to start either from the first selected channel or from the channel on which A/D conversion is not completed.</li> </ul> </li> </ul> |
| Conditions for A/D<br>conversion start | <ul> <li>Software trigger</li> <li>Triggering by multi-function timer<br/>pulse unit 3 (MTU3) or the general-<br/>purpose PWM timer (GPT)</li> <li>External trigger         <ul> <li>A/D conversion can be triggered on<br/>S12AD0 by the ADTRG0# pin, and<br/>on S12AD1 by the ADTRG1# pin.</li> </ul> </li> </ul>                                                                             | <ul> <li>Software trigger</li> <li>Synchronous trigger         <ul> <li>Trigger by the multi-function timer pulse unit (MTU), 8-bit timer (TMR), or event link controller (ELC).</li> </ul> </li> <li>Asynchronous trigger         <ul> <li>A/D conversion can be triggered by the external trigger ADTRG0# (S12AD), ADTRG1# (S12AD1), or ADTRG2# (S12AD2) pin (independently for three units).</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Functions                              | <ul> <li>Sample-and-hold function (three channels/unit)         <ul> <li>A dedicated sample-and-hold circuit is provided for each of channels 0 to 2 (AN000 to AN002) of S12AD0 and channels 0 to 2 (AN100 to AN102) of S12AD1, enabling simultaneous sampling on multiple channels (up to three channels) of each unit.</li> </ul> </li> <li>A/D converter self-diagnostic function</li> </ul> | <ul> <li>Channel-dedicated sample-and-hold<br/>function (three channels for S12AD<br/>and three channels for S12AD1)<br/>(ability to specify constant sampling)</li> <li>Variable sampling time function (ability<br/>to specify on per channel basis)</li> <li>12-bit A/D converter self-diagnostic<br/>function</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                        |                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>Ability to select between A/D-<br/>converted value addition mode and<br/>average mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Item              | RX62T (S12ADA)                                                                                                              | RX72T (S12ADH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functions         | <ul> <li>A/D data register auto-clear function</li> <li>Window-comparator function (three channels per unit)</li> </ul>     | <ul> <li>Analog input disconnection detection<br/>assist function (discharge<br/>function/precharge function)</li> <li>Double trigger mode (duplication of<br/>A/D conversion data)</li> <li>A/D data register auto-clear function</li> <li>For functionality equivalent to the<br/>window comparator function of<br/>RX62T, refer to the Comparator C<br/>chapter in RX72T Group User's<br/>Manual: Hardware.</li> <li>Comparison function (windows A and<br/>B)</li> <li>Ability to specify order of channel<br/>conversion for each unit</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                   | <ul> <li>Input signal amplification function<br/>using programmable gain amplifier<br/>(three channels per unit)</li> </ul> | <ul> <li>Input signal amplification function<br/>using programmable gain amplifier<br/>(Each unit has three channels; either<br/>single-ended input or pseudo-<br/>differential input can be selected.)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Interrupt sources | An interrupt request (S12ADI) can be<br>generated on completion of A/D<br>conversion in each unit.                          | <ul> <li>In modes other than double trigger mode and group scan mode, a scan end interrupt request (S12ADI, S12ADI1, or S12ADI2) can be generated on completion of single scan (independently for each of three units).</li> <li>In double trigger mode, a scan end interrupt request (S12ADI, S12ADI1, or S12ADI2) can be generated on completion of double scan (independently for each of three units).</li> <li>In group scan mode, a scan end interrupt request (S12ADI, S12ADI1, or S12ADI2) can be generated on completion of double scan (independently for each of three units).</li> <li>In group scan mode, a scan end interrupt request (S12ADI, S12ADI1, or S12ADI2) can be generated on completion of group A scan, a group B scan end interrupt request (S12GBADI, S12GBADI1, or S12GBADI2) can be generated on completion of group B scan, and a group C scan end interrupt request (S12GCADI2) can be generated on completion of group C scan.</li> <li>When double trigger group scan mode is selected, a scan end interrupt request (S12ADI, S12ADI1, or S12ADI2) can be generated on completion of double scan of group A, and a corresponding scan end interrupt request (S12GBADI/S12GCADI2) can be generated on completion of double scan of group A, and a corresponding scan end interrupt request (S12GBADI2/S12GCADI2) can be generated on completion of double scan of group A, and a corresponding scan end interrupt request (S12GBADI2/S12GCADI2) can be generated on completion of group B scan end interrupt request (S12GBADI2/S12GCADI2) can be generated on completion of group B scan end interrupt request (S12GBADI2/S12GCADI2) can be generated on completion of group B scan end interrupt request (S12GBADI2/S12GCADI2) can be generated on completion of group B or group C scan.</li> </ul> |



| Item                                 | RX62T (S12ADA)                                                                                                                                         | RX72T (S12ADH)                                                                                                                                                                                                                                         |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt sources                    | <ul> <li>An interrupt request (CMPI) is<br/>generated (and can be used as a POE<br/>source) in response to detection by<br/>the comparator.</li> </ul> | <ul> <li>A compare interrupt request<br/>(S12CMPAI, S12CMPAI1,<br/>S12CMPAI2, S12CMPBI,<br/>S12CMPBI1, or S12CMPBI2) can be<br/>generated upon a match with the<br/>comparison condition of the digital<br/>compare function.</li> </ul>               |
|                                      | <ul> <li>The S12ADI interrupt can be used to<br/>activate the data-transfer controller<br/>(DTC).</li> </ul>                                           | <ul> <li>The S12ADI/S12ADI1/S12ADI2,<br/>S12GBADI/S12GBADI1/S12GBADI2,<br/>and S12GCADI/S12GCADI1/<br/>S12GCADI2 interrupts can trigger the<br/>DMA controller (DMAC) and data<br/>transfer controller (DTC).</li> </ul>                               |
| Event link function                  |                                                                                                                                                        | <ul> <li>An event signal is output when all scans are finished.</li> <li>An event signal is output according to the comparison function window conditions in single scan mode.</li> <li>Ability to start scanning by a trigger from the ELC</li> </ul> |
| Low power<br>consumption<br>function | Each unit can be placed in the module stop state                                                                                                       | Ability to specify transition to module stop state                                                                                                                                                                                                     |



| Register | Bit                                 | RX62T (S12ADA)                                                             | RX72T (S12ADH)                                                                |  |
|----------|-------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| ADDRy    |                                     | A/D data register y                                                        | A/D data register y                                                           |  |
| ,,       |                                     | (y = 0A, 0B, 1  to  3)                                                     | (y = 0  to  7: S12AD,                                                         |  |
|          |                                     |                                                                            | y = 0 to 7: S12AD1,                                                           |  |
|          |                                     |                                                                            | y = 0 to 11, 16, 17: S12AD2)                                                  |  |
| ADDBLDR  | _                                   |                                                                            | A/D data duplication register                                                 |  |
| ADDBLDRA |                                     |                                                                            | A/D data duplication register A                                               |  |
| ADDBLDRB |                                     |                                                                            | A/D data duplication register B                                               |  |
| ADTSDR   |                                     |                                                                            | A/D temperature sensor data                                                   |  |
|          |                                     |                                                                            | register                                                                      |  |
| ADOCDR   | —                                   |                                                                            | A/D internal reference voltage data register                                  |  |
| ADRD     | AD11 to AD0<br>(RX62T)<br>— (RX72T) | Converted value 11 to 0                                                    | 12-bit A/D-converted value                                                    |  |
|          | DIAGST[1:0]<br>(RX62T)<br>— (RX72T) | Self-diagnostic status bits                                                | Self-diagnostic status bits                                                   |  |
| ADCSR    | EXTRG                               | Trigger select bit (b0)                                                    | Trigger select bit (b8)                                                       |  |
|          | TRGE                                | Trigger enable bit (b1)                                                    | Trigger start enable bit (b9)                                                 |  |
|          | CKS[1:0]                            | Clock select bits                                                          |                                                                               |  |
|          | DBLANS[4:0]                         |                                                                            | Double trigger channel select bits                                            |  |
|          | GBADIE                              |                                                                            | Group B scan end interrupt                                                    |  |
|          |                                     |                                                                            | enable bit                                                                    |  |
|          | DBLE                                | —                                                                          | Double trigger mode select bit                                                |  |
|          | ADIE                                | A/D conversion end interrupt<br>enable bit (b4)                            | Scan end interrupt enable bit (b12)                                           |  |
|          | ADCS[1:0]                           | A/D conversion mode select bits (b6, b5)                                   | Scan mode select bits (b14, b13)                                              |  |
|          |                                     | b6 b5                                                                      | b14 b13                                                                       |  |
|          |                                     | 0 0: Single mode                                                           | 0 0: Single scan mode                                                         |  |
|          |                                     | 0 1: Single-cycle scan mode                                                | 0 1: Group scan mode                                                          |  |
|          |                                     | 1 0: Continuous scan mode                                                  | 1 0: Continuous scan mode                                                     |  |
|          |                                     | 1 1: 2-channel scan mode                                                   | 1 1: Setting prohibited.                                                      |  |
|          | ADST                                | A/D start bit (b7)                                                         | A/D conversion start bit (b15)                                                |  |
| ADANS    | —                                   | A/D channel select register                                                |                                                                               |  |
| ADANSA0  |                                     | —                                                                          | A/D channel select register A0                                                |  |
| ADANSA1  | —                                   | —                                                                          | A/D channel select register A1                                                |  |
| ADANSB0  | —                                   | <u> </u>                                                                   | A/D channel select register B0                                                |  |
| ADANSB1  |                                     | 1_                                                                         | A/D channel select register B1                                                |  |
| ADANSC0  |                                     | 1_                                                                         | A/D channel select register C0                                                |  |
| ADANSC1  | —                                   | 1                                                                          | A/D channel select register C1                                                |  |
| ADSCSn   | —                                   | 1                                                                          | A/D channel conversion order                                                  |  |
|          |                                     |                                                                            | setting register n (n = 0 to 13)                                              |  |
| ADADS0   | _                                   | _                                                                          | A/D-converted value<br>addition/average function channel<br>select register 0 |  |
| ADADS1   | -                                   | A/D-converted value     addition/average function ch     select register 1 |                                                                               |  |
| ADADC    | _                                   |                                                                            | A/D-converted value<br>addition/average count select<br>register              |  |

### Table 2.52 Comparison of 12-Bit A/D Converter Registers



| Register   | Bit                                  | RX62T (S12ADA)                                       | RX72T (S12ADH)                                                     |
|------------|--------------------------------------|------------------------------------------------------|--------------------------------------------------------------------|
| ADCER      | SHBYP                                | Dedicated sample-and-hold<br>circuit select bit      | —                                                                  |
|            | ADPRC[1:0]                           | A/D data register bit precision set bits             | —                                                                  |
|            | ADIE2                                | 2-Channel scan interrupt select bit                  | _                                                                  |
|            | ADIEW                                | Double trigger interrupt select bit                  | —                                                                  |
| ADSTRGR    | ADSTRS0[4:0]<br>(RX62T)<br>TRSA[5:0] | A/D start trigger group 0 select<br>bits (b4 to b0)  | A/D conversion start trigger selec<br>bits (b13 to b8)             |
|            | (RX72T)                              | Refer to Table 2.53 for details.                     | Refer to Table 2.53 for details.                                   |
|            | ADSTRS1[4:0]<br>(RX62T)<br>TRSB[5:0] | A/D start trigger group 1 select<br>bits (b12 to b8) | A/D conversion start trigger select<br>for group B bits (b5 to b0) |
|            | (RX72T)                              | Refer to Table 2.53 for details.                     | Refer to Table 2.53 for details.                                   |
| ADPG       | —                                    | A/D programmable gain amplifier register             | —                                                                  |
| ADCMPMD0   | —                                    | Comparator operating-mode selection register 0       | —                                                                  |
| ADCMPMD1   | _                                    | Comparator operating-mode selection register 1       | —                                                                  |
| ADCMPNR0   |                                      | Comparator filter-mode register 0                    | —                                                                  |
| ADCMPNR1   | —                                    | Comparator filter-mode register 1                    |                                                                    |
| ADCMPFR    | —                                    | Comparator detection flag register                   | —                                                                  |
| ADCMPSEL   | —                                    | Comparator interrupt selection register              | —                                                                  |
| ADSSTRn    | —                                    | A/D sampling state register                          | A/D sampling state register n<br>(n = 0 to 11, L, T, or O)         |
|            |                                      | Initial values after a reset are differ              | ent.                                                               |
| ADEXICR    | —                                    | —                                                    | A/D conversion extended input control register                     |
| ADGCEXCR   | —                                    | —                                                    | A/D group C extended input<br>control register                     |
| ADGCTRGR   | —                                    | —                                                    | A/D group C trigger select register                                |
| ADSHCR     | —                                    | —                                                    | A/D sample-and-hold circuit<br>control register                    |
| ADSHMSR    | —                                    | —                                                    | A/D sample-and-hold operating mode select register                 |
| ADDISCR    | —                                    | —                                                    | A/D disconnection detection<br>control register                    |
| ADELCCR    |                                      | —                                                    | A/D event link control register                                    |
| ADGSPCR    | —                                    |                                                      | A/D group scan priority control register                           |
| ADCMPCR    | —                                    |                                                      | A/D comparison function control register                           |
| ADCMPANSR0 | —                                    | —                                                    | A/D comparison function window<br>A channel select register 0      |
| ADCMPANSR1 | —                                    |                                                      | A/D comparison function window<br>A channel select register 1      |
| ADCMPANSER | _                                    | —                                                    | A/D comparison function window<br>A extended input select register |



| Register  | Bit | RX62T (S12ADA) | RX72T (S12ADH)                                                                              |  |
|-----------|-----|----------------|---------------------------------------------------------------------------------------------|--|
| ADCMPLR0  |     | _              | A/D comparison function window<br>A comparison condition setting<br>register 0              |  |
| ADCMPLR1  |     | —              | A/D comparison function window<br>A comparison condition setting<br>register 1              |  |
| ADCMPLER  |     | _              | A/D comparison function window<br>A extended input comparison<br>condition setting register |  |
| ADCMPDR0  | —   | —              | A/D comparison function window<br>A lower level setting register                            |  |
| ADCMPDR1  | —   | —              | A/D comparison function window<br>A upper level setting register                            |  |
| ADCMPSR0  |     | —              | A/D comparison function window<br>A channel status register 0                               |  |
| ADCMPSR1  | —   | —              | A/D comparison function window<br>A channel status register 1                               |  |
| ADCMPSER  |     |                | A/D comparison function window<br>A extended input channel status<br>register               |  |
| ADWINMON  | _   | —              | A/D comparison function window<br>A/B status monitoring register                            |  |
| ADCMPBNSR |     | —              | A/D comparison function window<br>B channel select register                                 |  |
| ADWINLLB  | —   | —              | A/D comparison function window<br>B lower level setting register                            |  |
| ADWINULB  |     | —              | A/D comparison function window<br>B upper level setting register                            |  |
| ADCMPBSR  |     | —              | A/D comparison function window<br>B channel status register                                 |  |
| ADPGACR   |     | —              | A/D programmable gain amplifier<br>control register                                         |  |
| ADPGAGS0  | —   | —              | A/D programmable gain amplifier gain setting register 0                                     |  |
| ADPGADCR0 |     | —              | A/D programmable gain amplifier<br>differential input control register                      |  |
| ADVMONCR  |     |                | A/D internal reference voltage<br>monitoring circuit enable register                        |  |
| ADVMONO   | _   |                | A/D internal reference voltage<br>monitoring circuit output enable<br>register              |  |



| Bit          | RX62T (S12ADA)                        | RX72T (S12ADH)                                |
|--------------|---------------------------------------|-----------------------------------------------|
| ADSTRS1[4:0] | A/D start trigger group 1 select bits | Group B A/D conversion start trigger select   |
| (RX62T)      |                                       | bits                                          |
| TRSB[5:0]    |                                       |                                               |
| (RX72T)      | b12 b8                                | b5 b0                                         |
|              |                                       | 1 1 1 1 1 1: No trigger source selected state |
|              | 0 0 0 0 0: ADTRGn#                    |                                               |
|              | 0 0 0 0 1: TRGA0N                     | 0 0 0 0 0 1: TRGA0N                           |
|              | 0 0 0 1 0: TRGA1N                     | 0 0 0 0 1 0: TRGA1N                           |
|              | 0 0 0 1 1: TRGA2N                     | 0 0 0 0 1 1: TRGA2N                           |
|              | 0 0 1 0 0: TRGA3N                     | 0 0 0 1 0 0: TRGA3N                           |
|              | 0 0 1 0 1: TRGA4N                     | 0 0 0 1 0 1: TRGA4N                           |
|              | 0 0 1 1 0: TRGA6N                     | 0 0 0 1 1 0: TRGA6N                           |
|              | 0 0 1 1 1: TRGA7N                     | 0 0 0 1 1 1: TRGA7N                           |
|              | 0 1 0 0 0: TRG0N                      | 0 0 1 0 0 0: TRG0N                            |
|              | 0 1 0 0 1: TRG4AN                     | 0 0 1 0 0 1: TRG4AN                           |
|              | 0 1 0 1 0: TRG4BN                     | 0 0 1 0 1 0: TRG4BN                           |
|              | 0 1 0 1 1: TRG4AN or TRG4BN           | 0 0 1 0 1 1: TRG4AN or TRG4BN                 |
|              | 0 1 1 0 0: TRG4ABN                    | 0 0 1 1 0 0: TRG4ABN                          |
|              | 0 1 1 0 1: TRG7AN                     | 0 0 1 1 0 1: TRG7AN                           |
|              | 0 1 1 1 0: TRG7BN                     | 0 0 1 1 1 0: TRG7BN                           |
|              | 0 1 1 1 1: TRG7AN or TRG7BN           | 0 0 1 1 1 1: TRG7AN or TRG7BN                 |
|              | 1 0 0 0 0: TRG7ABN                    | 0 1 0 0 0: TRG7ABN                            |
|              | 1 0 0 0 1: GTADTRA0N                  |                                               |
|              | 1 0 0 1 0: GTADTRB0N                  |                                               |
|              | 1 0 0 1 1: GTADTRA1N                  | 0 1 0 0 1 1: TRGA9N                           |
|              | 1 0 1 0 0: GTADTRB1N                  | 0 1 0 1 0 0: TRG9N                            |
|              | 1 0 1 0 1: GTADTRA2N                  |                                               |
|              | 1 0 1 1 0: GTADTRB2N                  |                                               |
|              | 1 0 1 1 1: GTADTRA3N                  |                                               |
|              | 1 1 0 0 0: GTADTRB3N                  |                                               |
|              | 1 1 0 0 1: GTADTRA0N or GTADTRB0N     | 0 1 1 0 0 1: TRGA0N or TRG0N                  |
|              | 1 1 0 1 0: GTADTRA1N or GTADTRB1N     | 0 1 1 0 1 0: TRGA9N or TRG9N                  |
|              | 1 1 0 1 1: GTADTRA2N or GTADTRB2N     | 0 1 1 0 1 1: TRGA0N or TRGA9N                 |
|              | 1 1 1 0 0: GTADTRA3N or GTADTRB3N     | 0 1 1 1 0 0: TRG0N or TRG9N                   |
|              |                                       | 0 1 1 1 0 1: TMTRG0AN_0                       |
|              |                                       | 0 1 1 1 1 0: TMTRG0AN_1                       |
|              |                                       | 0 1 1 1 1 1: TMTRG0AN_2                       |
|              |                                       | 1 0 0 0 0 0: TMTRG0AN_3                       |
|              |                                       | 1 0 0 0 0 1: TRG9AEN                          |
|              |                                       | 1 0 0 0 1 0: TRG0AEN                          |
|              |                                       | 1 0 0 0 1 1: TRGA09N                          |
|              |                                       | 1 0 0 1 0 0: TRG09N                           |
|              |                                       | 1 1 0 0 1 0: ELCTRG00N*1/ELCTRG10N*2/         |
|              |                                       | ELCTRG20N*3                                   |
|              |                                       | 1 1 0 0 1 1: ELCTRG01N*1/ELCTRG11N*2/         |
|              |                                       | ELCTRG21N*3                                   |
|              |                                       | 1 1 1 0 1 0: ELCTRG00N or ELCTRG01N*1         |
|              |                                       | ELCTRG10N or ELCTRG11N*2                      |
|              |                                       | ELCTRG20N or ELCTRG21N*3                      |

### Table 2.53 Comparative Listing A/D Conversion Start Triggers



| Bit             | RX62T (S12ADA)                        | RX72T (S12ADH)                                                    |
|-----------------|---------------------------------------|-------------------------------------------------------------------|
| ADSTRS1[4:0]    | A/D start trigger group 0 select bits | A/D conversion start trigger select bits                          |
| (RX62T)         |                                       |                                                                   |
| TRSA[5:0]       | b4 b0                                 | b13 b8                                                            |
| (RX72T)         |                                       | 1 1 1 1 1 1: No trigger source selected state                     |
|                 | 0 0 0 0 0: ADTRGn#                    | 0 0 0 0 0 0: ADTRGn#                                              |
|                 | 0 0 0 0 1: TRGA0N                     | 00001: TRGA0N                                                     |
|                 | 0 0 0 1 0: TRGA1N                     | 0 0 0 0 1 0: TRGA1N                                               |
|                 | 0 0 0 1 1: TRGA2N                     | 0 0 0 0 1 1: TRGA2N                                               |
|                 | 0 0 1 0 0: TRGA3N                     | 0 0 0 1 0 0: TRGA3N                                               |
|                 | 0 0 1 0 1: TRGA4N                     | 0 0 0 1 0 1: TRGA4N                                               |
|                 | 0 0 1 1 0: TRGA6N                     | 0 0 0 1 1 0: TRGA6N                                               |
|                 | 0 0 1 1 1: TRGA7N                     | 0 0 0 1 1 1: TRGA7N                                               |
|                 | 0 1 0 0 0: TRG0N                      | 0 0 1 0 0 0: TRG0N                                                |
|                 | 0 1 0 0 1: TRG4AN                     | 0 0 1 0 0 1: TRG4AN                                               |
|                 | 0 1 0 1 0: TRG4BN                     | 0 0 1 0 1 0: TRG4BN                                               |
|                 | 0 1 0 1 1: TRG4AN or TRG4BN           | 0 0 1 0 1 1: TRG4AN or TRG4BN                                     |
|                 | 0 1 1 0 0: TRG4ABN                    | 0 0 1 1 0 0: TRG4AN 01 TRG4BN                                     |
|                 | 0 1 1 0 1: TRG7AN                     | 0 0 1 1 0 1: TRG7AN                                               |
|                 | 0 1 1 1 0: TRG7BN                     | 0 0 1 1 1 0: TRG7BN                                               |
|                 |                                       |                                                                   |
|                 | 0 1 1 1 1: TRG7AN or TRG7BN           | 0 0 1 1 1 1: TRG7AN or TRG7BN                                     |
|                 | 1 0 0 0 0: TRG7ABN                    | 0 1 0 0 0 0: TRG7ABN                                              |
|                 | 1 0 0 0 1: GTADTRAON                  |                                                                   |
|                 | 1 0 0 1 0: GTADTRBON                  |                                                                   |
|                 | 1 0 0 1 1: GTADTRA1N                  | 0 1 0 0 1 1: TRGA9N                                               |
|                 | 1 0 1 0 0: GTADTRB1N                  | 0 1 0 1 0 0: TRG9N                                                |
|                 | 1 0 1 0 1: GTADTRA2N                  |                                                                   |
|                 | 1 0 1 1 0: GTADTRB2N                  |                                                                   |
|                 | 1 0 1 1 1: GTADTRA3N                  |                                                                   |
|                 | 1 1 0 0 0: GTADTRB3N                  |                                                                   |
|                 | 1 1 0 0 1: GTADTRA0N or GTADTRB0N     | 0 1 1 0 0 1: TRGA0N or TRG0N                                      |
|                 | 1 1 0 1 0: GTADTRA1N or GTADTRB1N     | 0 1 1 0 1 0: TRGA9N or TRG9N                                      |
|                 | 1 1 0 1 1: GTADTRA2N or GTADTRB2N     | 0 1 1 0 1 1: TRGA0N or TRGA9N                                     |
|                 | 1 1 1 0 0: GTADTRA3N or GTADTRB3N     | 0 1 1 1 0 0: TRG0N or TRG9N                                       |
|                 |                                       | 0 1 1 1 0 1: TMTRG0AN_0                                           |
|                 |                                       | 0 1 1 1 1 0: TMTRG0AN_1                                           |
|                 |                                       | 0 1 1 1 1 1: TMTRG0AN_2                                           |
|                 |                                       | 1 0 0 0 0: TMTRG0AN_3                                             |
|                 |                                       | 1 0 0 0 0 1: TRG9AEN                                              |
|                 |                                       | 1 0 0 0 1 0: TRG0AEN                                              |
|                 |                                       | 1 0 0 0 1 1: TRGA09N                                              |
|                 |                                       | 1 0 0 1 0 0: TRG09N                                               |
|                 |                                       | 1 1 0 0 1 0: ELCTRG00N*1/ELCTRG10N*2/<br>ELCTRG20N*3              |
|                 |                                       | 1 1 0 0 1 1: ELCTRG01N*1/ELCTRG11N*2/<br>ELCTRG21N*3              |
|                 |                                       | 1 1 1 0 1 0: ELCTRG00N or ELCTRG01N*1<br>ELCTRG10N or ELCTRG11N*2 |
|                 |                                       | ELCTRG20N or ELCTRG21N*3                                          |
| Notoc: 1 Unit 0 | 1                                     |                                                                   |

Notes: 1. Unit 0

2. Unit 1

3. Unit 2



# 2.26 RAM

Table 2.54 is a comparative overview of RAM, and Table 2.55 is a comparison of RAM registers.

|            |                                                                                                                                    | RX72T                                                                                                                      |                                                                                                                                                                                      |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Item       | RX62T (RAM)                                                                                                                        | Without ECC Error<br>Correction (RAM)                                                                                      | With ECC Error Correction<br>(ECCRAM)                                                                                                                                                |  |
| Capacity   | 16 KB or 8 KB                                                                                                                      | 128 KB                                                                                                                     | 16 KB                                                                                                                                                                                |  |
| Address    | <ul> <li>0000 0000h to 0000<br/>3FFFh (16 KB)</li> <li>0000 0000h to 0000<br/>1FFFh (8 KB)</li> </ul>                              | 0000 0000h to 0001 FFFFh                                                                                                   | 00FF C000h to 00FF FFFFh                                                                                                                                                             |  |
| Memory bus | Memory bus 1                                                                                                                       | Memory bus 1                                                                                                               | Memory bus 3                                                                                                                                                                         |  |
| Access     | <ul> <li>Single-cycle access is possible for both reading and writing.</li> <li>On-chip RAM can be enabled or disabled.</li> </ul> | <ul> <li>Single-cycle access is possible for both reading and writing.</li> <li>RAM can be enabled or disabled.</li> </ul> | The FCC function can be                                                                                                                                                              |  |
|            |                                                                                                                                    |                                                                                                                            | • The ECC function can be enabled or disabled.                                                                                                                                       |  |
|            |                                                                                                                                    |                                                                                                                            | [When MEMWAIT = 0]                                                                                                                                                                   |  |
|            |                                                                                                                                    |                                                                                                                            | <ul> <li>The ECC function is<br/>disabled: Access takes<br/>two cycles for reading or<br/>writing.</li> </ul>                                                                        |  |
|            |                                                                                                                                    |                                                                                                                            | • The ECC function is<br>enabled (when no error<br>has occurred): Access<br>takes two cycles for<br>reading or writing.                                                              |  |
|            |                                                                                                                                    |                                                                                                                            | The ECC function is     enabled (when an error     has occurred): Access     takes three cycles for     reading or writing.                                                          |  |
|            |                                                                                                                                    |                                                                                                                            | [When MEMWAIT = 1]                                                                                                                                                                   |  |
|            |                                                                                                                                    |                                                                                                                            | • The ECC function is<br>disabled: Access takes<br>three cycles for reading or<br>writing.                                                                                           |  |
|            |                                                                                                                                    |                                                                                                                            | <ul> <li>The ECC function is<br/>enabled (when no error<br/>has occurred): Reading<br/>takes three cycles and<br/>writing takes four cycles.</li> <li>The ECC function is</li> </ul> |  |

| Table 2.54 | Comparative | Overview | of RAM |
|------------|-------------|----------|--------|
|------------|-------------|----------|--------|

Not available in deep

software standby mode

Data retention

function



Not available in deep software standby mode

enabled (when an error has occurred): Access takes five cycles for reading or writing.
|                                      |                                                    | RX72T                                                                                               |                                                                                                                                                                                |  |
|--------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ltem                                 | RX62T (RAM)                                        | Without ECC Error<br>Correction (RAM)                                                               | With ECC Error Correction<br>(ECCRAM)                                                                                                                                          |  |
| Low power<br>consumption<br>function | Ability to specify transition to module stop state | Transition to module stop sta for RAM and ECCRAM.                                                   | te can be enabled <mark>separately</mark>                                                                                                                                      |  |
| Error checking                       |                                                    | <ul> <li>Detection of 1-bit errors</li> <li>A non-maskable<br/>interrupt or interrupt is</li> </ul> | <ul> <li>ECC error correction:<br/>Correction of 1-bit errors<br/>and detection of 2-bit<br/>errors</li> <li>A non-maskable interrupt<br/>or interrupt is generated</li> </ul> |  |
|                                      |                                                    | generated in response<br>to an error.                                                               | in response to an error.                                                                                                                                                       |  |

# Table 2.55 Comparison of RAM Registers

| Register     | Bit | RX62T (RAM) | RX72T (RAM, ECCRAM)                |
|--------------|-----|-------------|------------------------------------|
| ECCRAMMODE   |     |             | ECCRAM operating mode control      |
|              |     |             | register                           |
| ECCRAM2STS   |     | _           | ECCRAM 2-bit error status register |
| ECCRAM1STSEN |     |             | ECCRAM 1-bit error information     |
|              |     |             | update enable register             |
| ECCRAM1STS   |     | _           | ECCRAM 1-bit error status register |
| ECCRAMPRCR   |     |             | ECCRAM protection register         |
| ECCRAM2ECAD  |     |             | ECCRAM 2-bit error address         |
|              |     |             | capture register                   |
| ECCRAM1ECAD  | —   | —           | ECCRAM 1-bit error address         |
|              |     |             | capture register                   |
| ECCRAMPRCR2  |     | _           | ECCRAM protection register 2       |
| ECCRAMETST   |     |             | ECCRAM test control register       |
| RAMMODE      |     |             | RAM operating mode control         |
|              |     |             | register                           |
| RAMSTS       |     |             | RAM error status register          |
| RAMECAD      | —   | —           | RAM error address capture register |
| RAMPRCR      | _   |             | RAM protection register            |



# 2.27 Flash Memory

Table 2.56 is a comparative overview of flash memory, and Table 2.57 is a comparison of flash memory registers.

|                    | RX62T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RX62T                                                                                                                             |                                                                                                                                                                               | RX72T                       |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
|                    | Flash Memory for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Flash Memory for Flash Memory for                                                                                                 |                                                                                                                                                                               |                             |  |
| ltem               | Code Storage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Data Storage                                                                                                                      | Code Flash Memory                                                                                                                                                             | Data Flash Memory           |  |
| Memory<br>capacity | User area:<br>256 KB, 128 KB, 64 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data area:<br>32 KB, <mark>8 KB</mark>                                                                                            | <ul> <li>User area:<br/>1 MB, 512 KB</li> <li>User boot area:<br/>32 KB</li> </ul>                                                                                            | Data area:<br>32 KB         |  |
| Address            | <ul> <li>[User area]</li> <li>Capacity of 64 KB <ul> <li>FFFF 0000h to</li> <li>FFFF FFFFh (for reading)</li> <li>00FF 0000h to</li> <li>00FF FFFFh (for writing/erasing)</li> </ul> </li> <li>Capacity of 128 KB <ul> <li>FFFE 0000h to</li> <li>FFFF FFFFh (for reading)</li> <li>00FE 0000h to</li> <li>00FF 0000h to</li> <li>00FF 0000h to</li> <li>00FF FFFFh (for writing/erasing)</li> </ul> </li> <li>Capacity of 256 KB <ul> <li>FFFC 0000h to</li> <li>FFFF FFFFh (for reading)</li> <li>00FC 0000h to</li> <li>00FF FFFFh (for writing/erasing)</li> </ul> </li> </ul> | <ul> <li>Capacity of 32 KB<br/>0010 0000h to<br/>0010 7FFFh</li> <li>Capacity of 8 KB<br/>0010 0000h to<br/>0010 1FFFh</li> </ul> | [User area]<br>• Capacity of<br>512 KB<br>FFF8 0000h to<br>FFFF FFFFh<br>• Capacity of 1 MB<br>FFF0 0000h to<br>FFFF FFFFh<br>[User boot area]<br>FF7F 8000h to FF7F<br>FFFFh | 0010 0000h to<br>0010 7FFFh |  |
| ROM cache          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <u> </u>                                                                                                                          | <ul> <li>Capacity: 8 KB</li> <li>Mapping method:<br/>direct mapping</li> <li>Line size: 16 bytes</li> </ul>                                                                   |                             |  |

#### Table 2.56 Comparative Overview of Flash Memory



|                                   | RX62T                                                                                                                                  |                                                                                                                                                  | RX72T                                                                                                                                                                                                                                                                                                                                                |                                                                               |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
|                                   | Flash Memory for                                                                                                                       | Flash Memory for                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                      |                                                                               |  |
| Item                              | Code Storage                                                                                                                           | Data Storage                                                                                                                                     | Code Flash Memory                                                                                                                                                                                                                                                                                                                                    | Data Flash Memory                                                             |  |
| Read cycle                        | Support for fast read<br>operation using one<br>cycle of ICLK.                                                                         | A read operation takes<br>three cycles of PCLK<br>for word or byte<br>access.                                                                    | <ul> <li>While ROM cache operation is enabled:<br/>When the cache is hit, one cycle; when the cache is missed:         <ul> <li>One to two cycles if ICLK ≤ 120 MHz</li> <li>Two to three cycles if ICLK &gt; 120 MHz</li> </ul> </li> <li>When ROM cache operation is disabled:         <ul> <li>One cycle if ICLK ≤ 120 MHz</li> </ul> </li> </ul> | A read operation takes<br>eight cycles of FCLK<br>for word or byte<br>access. |  |
| Programming/<br>erasing<br>method | The chip<br>incorporates a<br>dedicated<br>sequencer (FCU)<br>for programming the<br>ROM.                                              | The chip<br>incorporates a<br>dedicated<br>sequencer (FCU)<br>for programming<br>the data flash.                                                 | <ul> <li>A dedicated sequence incorporated for programmemory.</li> </ul>                                                                                                                                                                                                                                                                             |                                                                               |  |
|                                   | <ul> <li>Programming and<br/>erasing the ROM<br/>are accomplished<br/>by issuing<br/>commands to the<br/>FCU.</li> </ul>               | <ul> <li>Programming and<br/>erasing the data<br/>flash are<br/>accomplished by<br/>issuing commands<br/>to the FCU.</li> </ul>                  | <ul> <li>Programming and er<br/>memory/data flash rr<br/>using FACI comman<br/>command issuing ar</li> </ul>                                                                                                                                                                                                                                         | nemory are handled ds specified in the FACI                                   |  |
|                                   | <ul> <li>Programming/<br/>erasure through<br/>data transfer by a<br/>flash-memory<br/>programmer via a<br/>serial interface</li> </ul> | <ul> <li>Programming/<br/>erasure through<br/>data transfer by a<br/>flash-memory<br/>programmer via a<br/>serial interface</li> </ul>           | <ul> <li>Programming/erasur<br/>flash-memory progra<br/>interface (serial prog</li> </ul>                                                                                                                                                                                                                                                            |                                                                               |  |
|                                   | <ul> <li>(serial programming)</li> <li>Programming/ erasure of flash memory by a user program (self-programming)</li> </ul>            | <ul> <li>(serial<br/>programming)</li> <li>Programming/<br/>erasure of flash<br/>memory by a user<br/>program (self-<br/>programming)</li> </ul> | <ul> <li>Programming/erasur<br/>user program (self-p</li> </ul>                                                                                                                                                                                                                                                                                      | e of flash memory by a<br>rogramming)                                         |  |
| Value after                       | FFh                                                                                                                                    | Undefined                                                                                                                                        | FFh                                                                                                                                                                                                                                                                                                                                                  | Undefined                                                                     |  |
| erasure                           |                                                                                                                                        |                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                      |                                                                               |  |
| Unique ID                         | —                                                                                                                                      |                                                                                                                                                  | A 12-byte ID code provid                                                                                                                                                                                                                                                                                                                             |                                                                               |  |
| Security function                 | Protects against illicit tam<br>in flash memory                                                                                        | pering or reading of data                                                                                                                        | Protects against illicit tar<br>data in flash memory                                                                                                                                                                                                                                                                                                 | mpering or reading of                                                         |  |



|                                                                             | RX62T                                                                                                                                                                                      |                                                                                                                                                                                          | RX72T                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                             | Flash Memory for                                                                                                                                                                           | Flash Memory for                                                                                                                                                                         |                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                  |
| Item<br>Protection<br>function                                              | Code Storage<br>Protects against erroneou<br>memory (software protect                                                                                                                      |                                                                                                                                                                                          | Code Flash Memory<br>Protects against erroned<br>memory (software prote<br>and boot program prote                                                                                                                                                                 |                                                                                                                                                                                                                                                                  |
| Trusted<br>memory (TM)<br>function                                          | —                                                                                                                                                                                          |                                                                                                                                                                                          | Protects against illicit re<br>in the code flash memor                                                                                                                                                                                                            | ading of blocks 8 and 9                                                                                                                                                                                                                                          |
| Background<br>operation<br>(BGO)                                            | <ul> <li>The CPU is able to ex<br/>from areas other than<br/>while the ROM is bein<br/>erased.</li> <li>Execution of program<br/>area is possible while<br/>is being programmed</li> </ul> | the ROM/data flash<br>og programmed or<br>code from the ROM<br>the data flash memory                                                                                                     | from areas other tha<br>while the ROM is be<br>erased.                                                                                                                                                                                                            | e read while the data                                                                                                                                                                                                                                            |
| Units of<br>programming<br>and erasure                                      | <ul> <li>Unit of programming<br/>for the user area:<br/>256 bytes</li> <li>Unit of erasure for<br/>the user area:<br/>Block</li> </ul>                                                     | <ul> <li>Unit of<br/>programming for<br/>the data area:<br/>8 bytes or<br/>128 bytes</li> <li>Unit of erasure for<br/>the data area:<br/>Block</li> </ul>                                | <ul> <li>Unit of<br/>programming for<br/>the user area or<br/>user boot area:<br/>256 bytes</li> <li>Unit of erasure for<br/>the user area:<br/>Block</li> </ul>                                                                                                  | <ul> <li>Unit of<br/>programming for<br/>the data area:<br/>4 bytes</li> <li>Unit of erasure for<br/>the data area:<br/>Block</li> </ul>                                                                                                                         |
| Blank checking                                                              |                                                                                                                                                                                            | <ul> <li>The blank checking command can be executed to check the erasure state of the data flash.</li> <li>The size of the area that can be blank checked is 8 bytes or 2 KB.</li> </ul> |                                                                                                                                                                                                                                                                   | <ul> <li>The blank<br/>checking<br/>command can be<br/>executed to check<br/>the erasure state<br/>of the data flash.</li> <li>The size of the<br/>area to be blank-<br/>checked is<br/>4 bytes to 32 KB<br/>(specifed in<br/>4-byte<br/>increments).</li> </ul> |
| On-board<br>programming<br>(serial<br>programming/<br>self-<br>programming) | is used.                                                                                                                                                                                   | mode<br>s serial interface (SCI1)<br>s adjusted automatically.                                                                                                                           | <ul> <li>SCI interface)</li> <li>The asynchronou is used.</li> <li>The transfer rate automatically.</li> <li>The user boot ar programmed or e</li> <li>Programming/erasul interface)</li> <li>USBb is used.</li> <li>Dedicated hardw direct connection</li> </ul> | re in boot mode (for the<br>us serial interface (SCI1)<br>is adjusted<br>ea can also be<br>erased.<br>re in boot mode (USB<br>vare is not required, so<br>in to a PC is possible.<br>re in boot mode (FINE<br>re in user boot mode<br>hal boot programs          |



|                                                                                          | RX62T                                                                                                                                                                              |                                                                  | RX72T                                                                                                                                                         |                                                                                               |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| ltem                                                                                     | Flash Memory for<br>Code Storage                                                                                                                                                   | Flash Memory for<br>Data Storage                                 | Code Flash Memory                                                                                                                                             | Data Flash Memory                                                                             |
| On-board<br>programming<br>(serial<br>programming/<br>self-<br>programming)              | <ul> <li>Programming by a routine for flash memory<br/>programming within the user program</li> <li>Allows ROM/data flash programming<br/>without resetting the system.</li> </ul> |                                                                  | <ul> <li>Programming/erasure by self-programming</li> <li>Allows user area/data area programming<br/>and erasure without resetting the<br/>system.</li> </ul> |                                                                                               |
| Off-board<br>programming<br>(programming<br>and erasure<br>using parallel<br>programmer) | A PROM programmer<br>can be used to program<br>the data area.                                                                                                                      | A PROM programmer<br>cannot be used to<br>program the data area. | Programming and<br>erasure of the user<br>area and user boot<br>area by a parallel<br>programmer is<br>possible.                                              | Programming or<br>erasure of the data<br>area by a parallel<br>programmer is not<br>possible. |

| Table 2.57 | Comparison | of Flash | Memory | Registers |
|------------|------------|----------|--------|-----------|
|------------|------------|----------|--------|-----------|

| Register           | Bit                               | RX62T                                                                           | RX72T                                                   |
|--------------------|-----------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|
| FMODR              | —                                 | Flash mode register                                                             |                                                         |
| FASTAT             | DFLWPE                            | Data flash programming/<br>erasure protection violation bit                     | —                                                       |
|                    | DFLRPE                            | Data flash read protection violation bit                                        | —                                                       |
|                    | DFLAE (RX62T)<br>DFAE (RX72T)     | Data flash access violation bit                                                 | Data flash memory access violation flag                 |
|                    | ROMAE (RX62T)<br>CFAE (RX72T)     | ROM access violation bit                                                        | Code flash memory access violation flag                 |
| FAEINT             | DFLWPEIE                          | Data flash programming/<br>erasure protection violation<br>interrupt enable bit | —                                                       |
|                    | DFLRPEIE                          | Data flash read protection violation interrupt enable bit                       | —                                                       |
|                    | DFLAEIE (RX62T)<br>DFAEIE (RX72T) | Data flash access violation<br>interrupt enable bit                             | Data flash memory access violation interrupt enable bit |
|                    | ROMAEIE (RX62T)<br>CFAEIE (RX72T) | ROM access violation interrupt enable bit                                       | Code flash memory access violation interrupt enable bit |
| FCURAME            |                                   | FCU RAM enable register                                                         | · · · · · · · · · · · · · · · · · · ·                   |
| FSTATR0<br>(RX62T) | FLWEERR                           |                                                                                 | Flash write/erase protect error flag                    |
| FSTATR<br>(RX72T)  | PRGSPD                            | Programming suspend status bit (b0)                                             | Programming suspend status flag (b8)                    |
|                    | ERSSPD                            | Erasure suspend status bit (b1)                                                 | Erasure suspend status flag<br>(b9)                     |
|                    | DBFULL                            | —                                                                               | Data Buffer Full Flag                                   |
|                    | SUSRDY                            | Suspend ready bit (b3)                                                          | Suspend ready flag (b11)                                |
|                    | PRGERR                            | Programming error bit (b4)                                                      | Programming error flag (b12)                            |
|                    | ERSERR                            | Erasure error bit (b5)                                                          | Erasure error flag (b13)                                |
|                    | ILGLERR                           | Illegal command error bit (b6)                                                  | Illegal error command flag (b14)                        |
|                    | FRDY                              | Flash ready bit (b7)                                                            | Flash ready flag (b15)                                  |
| FSTATR1            | —                                 | Flash status register 1                                                         | —                                                       |



| Register                        | Bit                                       | RX62T                                                                                                            | RX72T                                                                                                                                  |
|---------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| FENTRYR                         | FENTRY0(RX62T)                            | ROM P/E mode entry bit 0                                                                                         | Code flash memory P/E mode                                                                                                             |
|                                 | FENTRYC (RX72T)                           |                                                                                                                  | entry bit                                                                                                                              |
|                                 | FEKEY[7:0]<br>(RX62T)                     | Key code bits                                                                                                    | Key code bits                                                                                                                          |
|                                 | KEY[7:0] (RX72T)                          |                                                                                                                  |                                                                                                                                        |
| FPROTR                          | FPKEY[7:0]<br>(RX62T)<br>KEY[7:0] (RX72T) | Key code bits                                                                                                    | Key code bits                                                                                                                          |
| FRESETR                         | —                                         | Flash reset register                                                                                             | _                                                                                                                                      |
| PCKAR<br>(RX62T)<br>FPCKAR      | PCKA[7:0]                                 | Peripheral clock notification bits                                                                               | Flash sequencer processing<br>clock frequency notification bits                                                                        |
| (RX72T)                         |                                           | These bits are used to set the<br>peripheral clock (PCLK) at<br>programming/erasure of the<br>ROM or data flash. | These bits are used to set the<br>frequency of the FlashIF clock<br>(FCLK) and notify the flash<br>sequencer of the frequency<br>used. |
|                                 | KEY[7:0]                                  | —                                                                                                                | Key code bits                                                                                                                          |
| DFLRE0                          |                                           | Data flash read enable register<br>0                                                                             | —                                                                                                                                      |
| DFLRE1                          |                                           | Data flash read enable register<br>1                                                                             | —                                                                                                                                      |
| DFLWE0                          | —                                         | Data flash programming/<br>erasure enable register 0                                                             | _                                                                                                                                      |
| DFLWE1                          | _                                         | Data flash programming/<br>erasure enable register 1                                                             | _                                                                                                                                      |
| DFLBCCNT                        | —                                         | Data flash blank check control register                                                                          | —                                                                                                                                      |
| DFLBCSTAT<br>(RX62T)<br>FBCSTAT | _                                         | Data flash blank check status register                                                                           | Data flash blank check status register                                                                                                 |
| (RX72T)                         |                                           | DFLBCSTAT is a 16-bit register.                                                                                  | DFLBCSTAT is an 8-bit register.                                                                                                        |
| ROMCE                           | —                                         | _                                                                                                                | ROM cache enable register                                                                                                              |
| ROMCIV                          | —                                         | —                                                                                                                | ROM cache invalidate register                                                                                                          |
| NCRGn                           |                                           |                                                                                                                  | Non-cacheable area n address register (n = 0 or 1)                                                                                     |
| NCRCn                           |                                           |                                                                                                                  | Non-cacheable area n setting register (n = 0 or 1)                                                                                     |
| FSADDR                          |                                           |                                                                                                                  | FACI command processing start<br>address register                                                                                      |
| FEADDR                          |                                           |                                                                                                                  | FACI command processing end address register                                                                                           |
| FSUINITR                        | -                                         | —                                                                                                                | Flash sequencer set-up<br>initialization register                                                                                      |
| FLKSTAT                         | —                                         |                                                                                                                  | Lock bit status register                                                                                                               |
| FBCCNT                          | —                                         |                                                                                                                  | Data flash blank check control register                                                                                                |
| FPSADDR                         | —                                         |                                                                                                                  | Data flash programming start<br>address register                                                                                       |
| UIDRn                           | —                                         | —                                                                                                                | Unique ID register n (n = 0 to 2)                                                                                                      |



# 2.28 Packages

As indicated in Table 2.58, there are discrepancies in the package drawing codes and availability of some package types, and this should be borne in mind at the board design stage. For details, refer to Design Guide for Migration between RX Family: Differences in Package External form (R01AN4591EJ).

#### Table 2.58 Packages

|               | Renesas Code |              |
|---------------|--------------|--------------|
| Package Type  | RX62T        | RX72T        |
| 112-pin LQFP  | 0            | ×            |
| 100-pin LFQFP | PLQP0100KB-A | PLQP0100KB-B |
| 80-pin LQFP   | 0            | X            |
| 64-pin LQFP   | 0            | X            |

 $\bigcirc$ : Package available (Renesas code omitted);  $\times$ : Package not available



# 3. Comparison of Pin Functions

This section presents a comparative description of pin functions as well as a comparison of the pins for the power supply, clocks, and system control. Items that exist only on one group are indicated by <u>blue text</u>. Items that exists on both groups with different specifications are indicated by <u>red text</u>. **Black text** indicates there is no differences in the item's specifications between groups.

# 3.1 100-Pin Package (RX72T: With PGA Pseudo-Differential Input and USB Pins)

Table 3.1 is a comparative listing of the pin functions of 100-pin package products (RX72T: with PGA Pseudo-Differential Input and USB Pins).

#### Table 3.1 Comparative Listing of 100-Pin Package Pin Functions (RX72T: With PGA Pseudo-Differential Input and USB Pins)

| 100 Pins | RX62T                            | RX72T<br>(With PGA Pseudo-Differential Input and<br>USB Pin)                                                                                          |
|----------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | PE5/IRQ0-B                       | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/<br>GTETRGB/GTIOC3A#/GTETRGD/SCK9/<br>CTS9#/RTS9#/SS9#/IRQ0/ADST0                                                   |
| 2        | EMLE                             | EMLE                                                                                                                                                  |
| 3        | VSS                              | VSS                                                                                                                                                   |
| 4        | MDE                              | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/<br>RXD9/SMISO9/SSCL9/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ2/ADST1/COMP0                                             |
| 5        | VCL                              | VCL                                                                                                                                                   |
| 6        | MD1                              | MD/FINED                                                                                                                                              |
| 7        | MD0                              | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE12#/<br>TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 |
| 8        | PE4/MTCLKC-C/POE10#-B/IRQ1-B     | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE10#/<br>SCK9/IRQ1                                                                        |
| 9        | PE3/MTCLKD-C/POE11#/IRQ2-A       | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE11#/<br>CTS9#/RTS9#/SS9#/IRQ2_DS                                                         |
| 10       | RES#                             | RES#                                                                                                                                                  |
| 11       | XTAL                             | XTAL/P37                                                                                                                                              |
| 12       | VSS                              | VSS                                                                                                                                                   |
| 13       | EXTAL                            | EXTAL/P36                                                                                                                                             |
| 14       | VCC                              | VCC                                                                                                                                                   |
| 15       | PE2/POE10#-A/NMI                 | UPSEL/PE2/POE10#/NMI                                                                                                                                  |
| 16       | PE1/ <mark>SSL3-C</mark>         | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/<br>TMO5/CTS5#/RTS5#/SS5#/CTS12#/<br>RTS12#/SS12#/SSLA3/IRQ15                                                           |
| 17       | PE0/SSL2-C/CRX-C                 | PE0/WR1#/BC1#/WAIT#/MTIOC9B/<br>MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/<br>SSCL5/SSLA2/CRX0/USB0_OVRCURB/<br>IRQ7                                           |
| 18       | TRST#/PD7/GTIOC0A-B/SSL1-C/CTX-C | TRST#/PD7/MTIOC9A/MTIOC9A#/<br>GTIOC0A/GTIOC3A/GTIOC0A#/<br>GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/<br>SSDA5/SSLA1/CTX0/IRQ8                                |



|          |                                  | RX72T<br>(With PGA Pseudo-Differential Input and                                                                                       |
|----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 100 Pins | RX62T                            | USB Pin)                                                                                                                               |
| 19       | TMS/PD6/GTIOC0B-B/SSL0-C         | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/<br>GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/                                                                   |
|          |                                  | CTS1#/RTS1#/SS1#/CTS11#/RTS11#/<br>SS11#/SSLA0/IRQ5/ADST0                                                                              |
| 20       | TDI/PD5/GTIOC1A-B/RXD1           | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/<br>TMRI0/TMRI6/RXD1/SMISO1/SSCL1/<br>RXD11/SMISO11/SSCL11/IRQ6                                       |
| 21       | TCK/PD4/GTIOC1B-B/SCK1           | TCK/PD4/GTIOC1B/GTETRGB/<br>GTIOC1B#/TMCI0/TMCI6/SCK1/SCK11/<br>IRQ2                                                                   |
| 22       | TDO/PD3/GTIOC2A-B/TXD1           | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/<br>TMO0/TXD1/SMOSI1/SSDA1/TXD11/<br>SMOSI11/SSDA11                                                   |
| 23       | TRCLK/PD2/GTIOC2B-B/MOSI-C       | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA/USB0_VBUS                                            |
| 24       | TRDATA3/PD1/GTIOC3A/MISO-C       | USB0_DM                                                                                                                                |
| 25       | TRDATA2/PD0/GTIOC3B/RSPCK-C      | USB0_DP                                                                                                                                |
| 26       | TRDATA1/PB7/SCK2-A               | VCC_USB                                                                                                                                |
| 27       | TRDATA0/PB6/RXD2-A/CRX-A         | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/<br>RXD5/SMISO5/SSCL5/RXD11/SMISO11/<br>SSCL11/RXD12/SMISO12/SSCL12/<br>RXDX12/CRX0/USB0_OVRCURA/IRQ2  |
| 28       | TRSYNC/PB5/TXD2-A/CTX-A          | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/<br>TXD5/ SMOSI5/SSDA5/TXD11/SMOSI11/<br>SSDA11/TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12/CTX0/USB0_VBUSEN |
| 29       | PLLVCC                           | VCC                                                                                                                                    |
| 30       | PB4/GTETRG/POE8#/IRQ3            | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/<br>USB0_OVRCURB/IRQ3_DS               |
| 31       | PLLVSS                           | VSS/VSS_USB                                                                                                                            |
| 32       | PB3/MTIOC0A-A/SCK0               | PB3/A7/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/RSPCKA/IRQ9                                                                                    |
| 33       | PB2/MTIOC0B-A/TXD0/SDA           | PB2/A6/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0                                                                  |
| 34       | PB1/MTIOC0C/RXD0/SCL             | PB1/A5/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1                                                         |
| 35       | PB0/MTIOC0D/MOSI-B               | PB0/A0/A4/BC0#/MTIOC0D/MTIOC0D#/<br>TMO0/TXD6/SMOSI6/SSDA6/CTS11#/<br>RTS11#/SS11#/MOSIA/IRQ8/ADTRG2#                                  |
| 36       | PA5/MTIOC1A/MISO-B/ADTRG1#-A     | PA5/A3/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1#                                           |
| 37       | PA4/MTIOC1B/RSPCK-B/ADTRG0#-A    | PA4/A2/MTIOC1B/MTIOC1B#/TMCI7/<br>SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/<br>ADTRG0#                                                            |
| 38       | PA3/MTIOC2A/ <mark>SSL0-B</mark> | PA3/A1/MTIOC2A/MTIOC2A#/GTADSM0/<br>TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0                                                                 |



| 400 <b>Dine</b> | DVCOT                            | RX72T<br>(With PGA Pseudo-Differential Input and                       |
|-----------------|----------------------------------|------------------------------------------------------------------------|
| 100 Pins        |                                  |                                                                        |
| 39              | PA2/MTIOC2B/ <mark>SSL1-B</mark> | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/                                          |
|                 |                                  | GTADSM1/TMO7/CTS6#/RTS6#/SS6#/                                         |
| 40              |                                  | RXD9/SMISO9/SSCL9/SCK11/SSLA1                                          |
| 40              | PA1/MTIOC6A/ <mark>SSL2-B</mark> | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/                                        |
|                 |                                  | SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/<br>SSLA2/CRX0/USB0 ID/USB0 OVRCURA/ |
|                 |                                  | IRQ14_DS/ADTRG0#                                                       |
| 41              | PA0/MTIOC6C/ <mark>SSL3-B</mark> | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/                                        |
| 41              | PAU/MITIOCOC/SSL3-B              | TXD11/SMOSI11/SSDA11/SSLA3/CTX0/                                       |
|                 |                                  | USB0_EXICEN/USB0_VBUSEN                                                |
| 42              | VCC                              | VCC                                                                    |
| 42              | P96/POE4#/IRQ4                   | P96/CS0#/WAIT#/GTETRGA/GTETRGB/                                        |
| 43              | P96/POE4#/IRQ4                   | GTETRGC/GTETRGD/POE4#/CTS8#/                                           |
|                 |                                  | RTS8#/SS8#/IRQ4 DS                                                     |
| 44              | VSS                              | VSS                                                                    |
| 45              | P95/MTIOC6B                      | P95/MTIOC6B/MTIOC6B#/GTIOC4A/                                          |
| 45              | P95/MITIOC6B                     | GTIOC7A/GTIOC4A#/GTIOC7A#                                              |
| 40              |                                  |                                                                        |
| 46              | P94/MTIOC7A                      | P94/MTIOC7A/MTIOC7A#/GTIOC5A/                                          |
| 47              |                                  | GTIOC8A/GTIOC5A#/GTIOC8A#                                              |
| 47              | P93/MTIOC7B                      | P93/MTIOC7B/MTIOC7B#/GTIOC6A/                                          |
|                 |                                  | GTIOC9A/GTIOC6A#/GTIOC9A#                                              |
| 48              | P92/MTIOC6D                      | P92/MTIOC6D/MTIOC6D#/GTIOC4B/                                          |
|                 |                                  | GTIOC7B/GTIOC4B#/GTIOC7B#                                              |
| 49              | P91/MTIOC7C                      | P91/MTIOC7C/MTIOC7C#/GTIOC5B/                                          |
|                 |                                  | GTIOC8B/GTIOC5B#/GTIOC8B#                                              |
| 50              | P90/MTIOC7D                      | P90/MTIOC7D/MTIOC7D#/GTIOC6B/                                          |
|                 |                                  | GTIOC9B/GTIOC6B#/GTIOC9B#                                              |
| 51              | P76/MTIOC4D/GTIOC2B-A            | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/                                        |
|                 |                                  | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B#                                      |
| 52              | P75/MTIOC4C/GTIOC1B-A            | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/                                        |
|                 |                                  | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B#                                      |
| 53              | P74/MTIOC3D/GTIOC0B-A            | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/                                        |
|                 |                                  | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B#                                      |
| 54              | P73/MTIOC4B/GTIOC2A-A            | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/                                        |
|                 |                                  | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A#                                      |
| 55              | P72/MTIOC4A/GTIOC1A-A            | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/                                        |
|                 |                                  | GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A#                                      |
| 56              | P71/MTIOC3B/GTIOC0A-A            | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/                                        |
|                 |                                  | GTIOC0A/GTIOC4A/GTIOC0A#/GTIOC4A#                                      |
| 57              | P70/POE0#/IRQ5                   | P70/D6[A6/D6]/GTETRGA/GTETRGB/                                         |
|                 |                                  | GTETRGC/GTETRGD/POE0#/CTS9#/                                           |
|                 |                                  | RTS9#/SS9#/IRQ5_DS                                                     |
| 58              | P33/MTIOC3A/MTCLKA-A/SSL3-A      | P33/D7[A7/D7]/MTIOC3A/MTCLKA/                                          |
|                 |                                  | MTIOC3A#/MTCLKA#/GTIOC3B/                                              |
|                 |                                  | GTIOC3B#/TMO0/SSLA3/IRQ13_DS                                           |
| 59              | P32/MTIOC3C/MTCLKB-A/SSL2-A      | P32/D8[A8/D8]/MTIOC3C/MTCLKB/                                          |
|                 |                                  | MTIOC3C#/MTCLKB#/GTIOC3A/                                              |
|                 |                                  | GTIOC3A#/TMO6/SSLA2/IRQ12_DS                                           |
| 60              | VCC                              | VCC                                                                    |
| 61              | P31/MTIOC0A-B/MTCLKC-A/SSL1-A    | P31/D9[A9/D9]/MTIOC0A/MTCLKC/                                          |
|                 |                                  | MTIOCOA#/MTCLKC#/TMRI6/SSLA1/IRQ6                                      |
| 62              | VSS                              | VSS                                                                    |



| 100 Pins | RX62T                         | RX72T<br>(With PGA Pseudo-Differential Input and<br>USB Pin)                                                                                                   |
|----------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63       | P30/MTIOC0B-B/MTCLKD-A/SSL0-A | P30/D10[A10/D10]/MTIOC0B/MTCLKD/<br>MTIOC0B#/MTCLKD#/TMCI6/SCK8/<br>CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3                                                          |
| 64       | P24/RSPCK-A                   | P27/CS3#/MTIOC1A/MTIOC0C/<br>MTIOC1A#/MTIOC0C#/POE9#/IRQ15                                                                                                     |
| 65       | P23/CTX-B/LTX/MOSI-A          | P24/D11[A11/D11]/MTIC5U/MTIC5U#/<br>TMCl2/TMO6/CTS8#/RTS8#/SS8#/SCK8/<br>RSPCKA/IRQ4/COMP0                                                                     |
| 66       | P22/CRX-B/LRX/MISO-A/ADTRG#   | P23/D12[A12/D12]/MTIC5V/MTIC5V#/<br>TMO2/CACREF/TXD8/SMOSI8/SSDA8/<br>TXD12/SMOSI12/SSDA12/TXDX12/<br>SIOX12/MOSIA/CTX0/IRQ11/COMP1                            |
| 67       | P21/MTCLKA-B/IRQ6/ADTRG1#-B   | P22/D13[A13/D13]/MTIC5W/MTCLKD/<br>MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/<br>TMO4/RXD8/SMISO8/SSCL8/RXD12/<br>SMISO12/SSCL12/RXDX12/MISOA/CRX0/<br>IRQ10/ADTRG2#/COMP2 |
| 68       | P20/MTCLKB-B/IRQ7/ADTRG0#-B   | P21/D14[A14/D14]/MTIOC9A/MTCLKA/<br>MTIOC9A#/MTCLKA#/TMCI4/TXD8/<br>SMOSI8/SSDA8/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/MOSIA/<br>IRQ6_DS/AN217/ADTRG1#/COMP5  |
| 69       | P65/AN5                       | P20/D15[A15/D15]/MTIOC9C/MTCLKB/<br>MTIOC9C#/MTCLKB#/TMRI4/CTS8#/<br>RTS8#/SS8#/SCK8/RSPCKA/IRQ7_DS/<br>AN216/ADTRG0#/COMP4                                    |
| 70       | P64/AN4                       | P65/A12/IRQ9/AN211/CMPC53/DA1                                                                                                                                  |
| 71       | AVCC                          | P64/A13/IRQ8/AN210/CMPC33/DA0                                                                                                                                  |
| 72       | VREF                          | AVCC2                                                                                                                                                          |
| 73       | AVSS                          | AVSS2                                                                                                                                                          |
| 74       | P63/AN3                       | P63/A12/A14/IRQ7/AN209/CMPC23                                                                                                                                  |
| 75       | P62/AN2                       | P62/A13/A15/IRQ6/AN208/CMPC43                                                                                                                                  |
| 76       | P61/AN1                       | P61/A14/A16/IRQ5/AN207/CMPC13                                                                                                                                  |
| 77       | P60/AN0                       | P60/A15/A17/IRQ4/AN206/CMPC03                                                                                                                                  |
| 78       | P55/AN11                      | P55/A16/A18/IRQ3/AN203/CMPC32                                                                                                                                  |
| 79       | P54/AN10                      | P54/A17/A19/IRQ2/AN202/CMPC22                                                                                                                                  |
| 80       | P53/AN9                       | P53/A18/A20/IRQ1/AN201/CMPC12                                                                                                                                  |
| 81       | P52/AN8                       | P52/IRQ0/AN200/CMPC02                                                                                                                                          |
| 82       | P51/AN7                       | P47/AN103                                                                                                                                                      |
| 83       | P50/AN6                       | P46/AN102/CMPC50/CMPC51                                                                                                                                        |
| 84       | P47/AN103/CVREFH              | P45/AN101/CMPC40/CMPC41                                                                                                                                        |
| 85       | P46/AN102                     | P44/AN100/CMPC30/CMPC31                                                                                                                                        |
| 86       | P45/AN101                     | PH4/AN107/PGAVSS1                                                                                                                                              |
| 87       | P44/AN100                     | P43/AN003                                                                                                                                                      |
| 88       | P43/AN003/CVREFL              | P42/AN002/CMPC20/CMPC21                                                                                                                                        |
| 89       | P42/AN002                     | P41/AN001/CMPC10/CMPC11                                                                                                                                        |
| 90       | P41/AN001                     | P40/AN000/CMPC00/CMPC01                                                                                                                                        |
| 91       | P40/AN000                     | PH0/AN007/PGAVSS0                                                                                                                                              |
| 92       | AVCC0                         | AVCC1                                                                                                                                                          |
| 93       | VREFH0                        | AVCC0                                                                                                                                                          |
| 94       | VREFLO                        | AVSS0                                                                                                                                                          |



|          |                                 | RX72T                                            |
|----------|---------------------------------|--------------------------------------------------|
| 100 Pins | RX62T                           | (With PGA Pseudo-Differential Input and USB Pin) |
| 95       | AVSS0                           | AVSS1                                            |
| 96       | P82/MTIC5U/ <mark>SCK2-B</mark> | P82/ALE/WAIT#/MTIC5U/MTIC5U#/                    |
|          |                                 | TMO4/SCK6/SCK12/IRQ3/COMP5                       |
| 97       | P81/MTIC5V/TXD2-B               | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/                   |
|          |                                 | TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/                 |
|          |                                 | SSDA12/TXDX12/SIOX12/COMP4                       |
| 98       | P80/MTIC5W/RXD2-B               | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/                   |
|          |                                 | RXD6/SMISO6/SSCL6/RXD12/SMISO12/                 |
|          |                                 | SSCL12/RXDX12/IRQ5/COMP3                         |
| 99       | P11/MTCLKC-B/IRQ1-A             | P11/RD#/MTIOC3A/MTCLKC/                          |
|          |                                 | MTIOC3A#/MTCLKC#/MTIOC9D/                        |
|          |                                 | GTIOC3B/GTETRGA/GTIOC3B#/                        |
|          |                                 | GTETRGC/TMO3/POE9#/IRQ1_DS                       |
| 100      | P10/MTCLKD-B/IRQ0-A             | P10/MTIOC9B/MTCLKD/MTIOC9B#/                     |
|          |                                 | MTCLKD#/GTETRGB/GTETRGD/TMRI3/                   |
|          |                                 | POE12#/CTS6#/RTS6#/SS6#/IRQ0_DS                  |



# 3.2 100-Pin Package (RX72T: With PGA Pseudo-Differential Input and Without USB Pins)

Table 3.2 is a comparative listing of the pin functions of 100-pin package products (RX72T: with PGA pseudo-differential input and without USB pins).

#### Table 3.2 Comparative Listing of 100-Pin Package Pin Functions (RX72T: With PGA Pseudo-Differential Input and Without USB Pins)

| 100 Pins | RX62T                            | RX72T<br>(With PGA Pseudo-Differential Input and<br>Without USB Pin)                                                                                  |
|----------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | PE5/IRQ0-B                       | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/<br>GTETRGB/GTIOC3A#/GTETRGD/SCK9/<br>CTS9#/RTS9#/SS9#/IRQ0/ADST0                                                   |
| 2        | EMLE                             | EMLE                                                                                                                                                  |
| 3        | VSS                              | VSS                                                                                                                                                   |
| 4        | MDE                              | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/<br>RXD9/SMISO9/SSCL9/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ2/ADST1/COMP0                                             |
| 5        | VCL                              | VCL                                                                                                                                                   |
| 6        | MD1                              | MD/FINED                                                                                                                                              |
| 7        | MD0                              | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE12#/<br>TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 |
| 8        | PE4/MTCLKC-C/POE10#-B/IRQ1-B     | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE10#/<br>SCK9/IRQ1                                                                        |
| 9        | PE3/MTCLKD-C/POE11#/IRQ2-A       | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE11#/<br>CTS9#/RTS9#/SS9#/IRQ2_DS                                                         |
| 10       | RES#                             | RES#                                                                                                                                                  |
| 11       | XTAL                             | XTAL/P37                                                                                                                                              |
| 12       | VSS                              | VSS                                                                                                                                                   |
| 13       | EXTAL                            | EXTAL/P36                                                                                                                                             |
| 14       | VCC                              | VCC                                                                                                                                                   |
| 15       | PE2/POE10#-A/NMI                 | PE2/POE10#/NMI                                                                                                                                        |
| 16       | PE1/ <mark>SSL3-C</mark>         | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/<br>TMO5/CTS5#/RTS5#/SS5#/CTS12#/<br>RTS12#/SS12#/SSLA3/IRQ15                                                           |
| 17       | PE0/SSL2-C/CRX-C                 | PE0/WR1#/BC1#/WAIT#/MTIOC9B/<br>MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/<br>SSCL5/SSLA2/CRX0/IRQ7                                                            |
| 18       | TRST#/PD7/GTIOC0A-B/SSL1-C/CTX-C | TRST#/PD7/MTIOC9A/MTIOC9A#/<br>GTIOC0A/GTIOC3A/GTIOC0A#/<br>GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/<br>SSDA5/SSLA1/CTX0/IRQ8                                |
| 19       | TMS/PD6/GTIOC0B-B/SSL0-C         | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/<br>GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/<br>CTS1#/RTS1#/SS1#/CTS11#/RTS11#/<br>SS11#/SSLA0/IRQ5/ADST0                     |
| 20       | TDI/PD5/GTIOC1A-B/RXD1           | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/<br>TMRI0/TMRI6/RXD1/SMISO1/SSCL1/<br>RXD11/SMISO11/SSCL11/IRQ6                                                      |



|          |                                  | RX72T<br>(With PGA Pseudo-Differential Input and                                                                           |
|----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| 100 Pins | RX62T                            | Without USB Pin)                                                                                                           |
| 21       | TCK/PD4/GTIOC1B-B/SCK1           | TCK/PD4/GTIOC1B/GTETRGB/<br>GTIOC1B#/TMCI0/TMCI6/SCK1/SCK11/<br>IRQ2                                                       |
| 22       | TDO/PD3/GTIOC2A-B/TXD1           | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/<br>TMO0/TXD1/SMOSI1/SSDA1/TXD11/<br>SMOSI11/SSDA11                                       |
| 23       | TRCLK/PD2/GTIOC2B-B/MOSI-C       | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA                                          |
| 24       | TRDATA3/PD1/GTIOC3A/MISO-C       | TRDATA3/PD1/A6/GTIOC3A/GTIOC0B/<br>GTIOC3A#/GTIOC0B#/TMO2/RXD8/<br>SMISO8/SSCL8/MISOA                                      |
| 25       | TRDATA2/PD0/GTIOC3B/RSPCK-C      | TRDATA2/PD0/A5/GTIOC3B/GTIOC1A/<br>GTIOC3B#/GTIOC1A#/TMO6/TXD8/<br>SMOSI8/SSDA8/RSPCKA                                     |
| 26       | TRDATA1/PB7/ <mark>SCK2-A</mark> | TRDATA1/PB7/A4/GTIOC1B/GTIOC1B#/<br>SCK5/SCK11/SCK12                                                                       |
| 27       | TRDATA0/PB6/RXD2-A/CRX-A         | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/<br>RXD5/SMISO5/SSCL5/RXD11/SMISO11/<br>SSCL11/RXD12/SMISO12/SSCL12/<br>RXDX12/CRX0/IRQ2   |
| 28       | TRSYNC/PB5/TXD2-A/CTX-A          | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/<br>TXD5/ SMOSI5/SSDA5/TXD11/SMOSI11/<br>SSDA11/TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12/CTX0 |
| 29       | PLLVCC                           | VCC                                                                                                                        |
| 30       | PB4/GTETRG/POE8#/IRQ3            | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/IRQ3 DS                    |
| 31       | PLLVSS                           | VSS                                                                                                                        |
| 32       | PB3/MTIOC0A-A/SCK0               | PB3/A7/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/RSPCKA/IRQ9                                                                        |
| 33       | PB2/MTIOC0B-A/TXD0/SDA           | PB2/A6/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0                                                      |
| 34       | PB1/MTIOC0C/RXD0/SCL             | PB1/A5/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1                                             |
| 35       | PB0/MTIOC0D/MOSI-B               | PB0/A0/A4/BC0#/MTIOC0D/MTIOC0D#/<br>TMO0/TXD6/SMOSI6/SSDA6/CTS11#/<br>RTS11#/SS11#/MOSIA/IRQ8/ADTRG2#                      |
| 36       | PA5/MTIOC1A/MISO-B/ADTRG1#-A     | PA5/A3/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1#                               |
| 37       | PA4/MTIOC1B/RSPCK-B/ADTRG0#-A    | PA4/A2/MTIOC1B/MTIOC1B#/TMCI7/<br>SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/<br>ADTRG0#                                                |
| 38       | PA3/MTIOC2A/SSL0-B               | PA3/A1/MTIOC2A/MTIOC2A#/GTADSM0/<br>TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0                                                     |
| 39       | PA2/MTIOC2B/ <mark>SSL1-B</mark> | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/<br>GTADSM1/TMO7/CTS6#/RTS6#/SS6#/<br>RXD9/SMISO9/SSCL9/SCK11/SSLA1                           |



| 100 Pins | RX62T                         | RX72T<br>(With PGA Pseudo-Differential Input and<br>Without USB Pin) |
|----------|-------------------------------|----------------------------------------------------------------------|
| 40       | PA1/MTIOC6A/SSL2-B            | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/                                      |
| 40       |                               | SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/                                   |
|          |                               | SSLA2/CRX0/IRQ14_DS/ADTRG0#                                          |
| 41       | PA0/MTIOC6C/SSL3-B            | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/                                      |
| 41       | PAOMINOCOC/SSLS-D             | TXD11/SMOSI11/SSDA11/SSLA3/CTX0                                      |
| 42       | VCC                           | VCC                                                                  |
| 43       | P96/POE4#/IRQ4                | P96/CS0#/WAIT#/GTETRGA/GTETRGB/                                      |
| 43       |                               | GTETRGC/GTETRGD/POE4#/CTS8#/<br>RTS8#/SS8#/IRQ4_DS                   |
| 44       | VSS                           | VSS                                                                  |
| 45       | P95/MTIOC6B                   | P95/MTIOC6B/MTIOC6B#/GTIOC4A/                                        |
| 40       | P95/MITIOC6B                  | GTIOC7A/GTIOC4A#/GTIOC7A#                                            |
| 40       |                               | P94/MTIOC7A/MTIOC7A#/GTIOC5A/                                        |
| 46       | P94/MTIOC7A                   |                                                                      |
| 47       |                               | GTIOC8A/GTIOC5A#/GTIOC8A#                                            |
| 47       | P93/MTIOC7B                   | P93/MTIOC7B/MTIOC7B#/GTIOC6A/                                        |
| 40       |                               | GTIOC9A/GTIOC6A#/GTIOC9A#                                            |
| 48       | P92/MTIOC6D                   | P92/MTIOC6D/MTIOC6D#/GTIOC4B/                                        |
|          |                               | GTIOC7B/GTIOC4B#/GTIOC7B#                                            |
| 49       | P91/MTIOC7C                   | P91/MTIOC7C/MTIOC7C#/GTIOC5B/                                        |
|          |                               | GTIOC8B/GTIOC5B#/GTIOC8B#                                            |
| 50       | P90/MTIOC7D                   | P90/MTIOC7D/MTIOC7D#/GTIOC6B/                                        |
|          |                               | GTIOC9B/GTIOC6B#/GTIOC9B#                                            |
| 51       | P76/MTIOC4D/GTIOC2B-A         | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/                                      |
|          |                               | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B#                                    |
| 52       | P75/MTIOC4C/GTIOC1B-A         | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/                                      |
|          |                               | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B#                                    |
| 53       | P74/MTIOC3D/GTIOC0B-A         | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/                                      |
|          |                               | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B#                                    |
| 54       | P73/MTIOC4B/GTIOC2A-A         | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/                                      |
|          |                               | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A#                                    |
| 55       | P72/MTIOC4A/GTIOC1A-A         | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/                                      |
|          |                               | GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A#                                    |
| 56       | P71/MTIOC3B/GTIOC0A-A         | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/                                      |
|          |                               | GTIOC0A/GTIOC4A/GTIOC0A#/GTIOC4A#                                    |
| 57       | P70/POE0#/IRQ5                | P70/D6[A6/D6]/GTETRGA/GTETRGB/                                       |
|          |                               | GTETRGC/GTETRGD/POE0#/CTS9#/                                         |
|          |                               | RTS9#/SS9#/IRQ5_DS                                                   |
| 58       | P33/MTIOC3A/MTCLKA-A/SSL3-A   | P33/D7[A7/D7]/MTIOC3A/MTCLKA/                                        |
|          |                               | MTIOC3A#/MTCLKA#/GTIOC3B/                                            |
|          |                               | GTIOC3B#/TMO0/SSLA3/IRQ13_DS                                         |
| 59       | P32/MTIOC3C/MTCLKB-A/SSL2-A   | P32/D8[A8/D8]/MTIOC3C/MTCLKB/                                        |
|          |                               | MTIOC3C#/MTCLKB#/GTIOC3A/                                            |
|          |                               | GTIOC3A#/TMO6/SSLA2/IRQ12_DS                                         |
| 60       | VCC                           | VCC                                                                  |
| 61       | P31/MTIOC0A-B/MTCLKC-A/SSL1-A | P31/D9[A9/D9]/MTIOC0A/MTCLKC/                                        |
|          |                               | MTIOCOA#/MTCLKC#/TMRI6/SSLA1/IRQ6                                    |
| 62       | VSS                           | VSS                                                                  |
| 63       | P30/MTIOC0B-B/MTCLKD-A/SSL0-A | P30/D10[A10/D10]/MTIOC0B/MTCLKD/                                     |
|          |                               | MTIOC0B#/MTCLKD#/TMCI6/SCK8/                                         |
|          |                               | CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3                                    |
| 64       | P24/RSPCK-A                   | P27/CS3#/MTIOC1A/MTIOC0C/                                            |
| -        |                               | MTIOC1A#/MTIOC0C#/POE9#/IRQ15                                        |



|          |                             | RX72T<br>(With PGA Pseudo-Differential Input and                   |
|----------|-----------------------------|--------------------------------------------------------------------|
| 100 Pins | RX62T                       | Without USB Pin)                                                   |
| 65       | P23/CTX-B/LTX/MOSI-A        | P24/D11[A11/D11]/MTIC5U/MTIC5U#/                                   |
|          |                             | TMCI2/TMO6/CTS8#/RTS8#/SS8#/SCK8/                                  |
| 00       |                             |                                                                    |
| 66       | P22/CRX-B/LRX/MISO-A/ADTRG# | P23/D12[A12/D12]/MTIC5V/MTIC5V#/<br>TMO2/CACREF/TXD8/SMOSI8/SSDA8/ |
|          |                             | TXD12/SMOSI12/SSDA12/TXDX12/                                       |
|          |                             | SIOX12/MOSIA/CTX0/IRQ11/COMP1                                      |
| 67       | P21/MTCLKA-B/IRQ6/ADTRG1#-B | P22/D13[A13/D13]/MTIC5W/MTCLKD/                                    |
| 01       |                             | MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/                                     |
|          |                             | TMO4/RXD8/SMISO8/SSCL8/RXD12/                                      |
|          |                             | SMISO12/SSCL12/RXDX12/MISOA/CRX0/                                  |
|          |                             | IRQ10/ADTRG2#/COMP2                                                |
| 68       | P20/MTCLKB-B/IRQ7/ADTRG0#-B | P21/D14[A14/D14]/MTIOC9A/MTCLKA/                                   |
|          |                             | MTIOC9A#/MTCLKA#/TMCI4/TXD8/                                       |
|          |                             | SMOSI8/SSDA8/TXD12/SMOSI12/                                        |
|          |                             | SSDA12/TXDX12/SIOX12/MOSIA/                                        |
|          |                             | IRQ6_DS/AN217/ADTRG1#/COMP5                                        |
| 69       | P65/AN5                     | P20/D15[A15/D15]/MTIOC9C/MTCLKB/                                   |
|          |                             | MTIOC9C#/MTCLKB#/TMRI4/CTS8#/                                      |
|          |                             | RTS8#/SS8#/SCK8/RSPCKA/IRQ7_DS/                                    |
| 70       |                             | AN216/ADTRG0#/COMP4                                                |
| 70       | P64/AN4                     | P65/A12/IRQ9/AN211/CMPC53/DA1                                      |
| 71       | AVCC                        | P64/A13/IRQ8/AN210/CMPC33/DA0                                      |
| 72       | VREF                        | AVCC2                                                              |
| 73       | AVSS                        | AVSS2                                                              |
| 74       | P63/AN3                     | P63/A12/A14/IRQ7/AN209/CMPC23                                      |
| 75       | P62/AN2                     | P62/A13/A15/IRQ6/AN208/CMPC43                                      |
| 76       | P61/AN1                     | P61/A14/A16/IRQ5/AN207/CMPC13                                      |
| 77       | P60/AN0                     | P60/A15/A17/IRQ4/AN206/CMPC03                                      |
| 78       | P55/AN11                    | P55/A16/A18/IRQ3/AN203/CMPC32                                      |
| 79       | P54/AN10                    | P54/A17/A19/IRQ2/AN202/CMPC22                                      |
| 80       | P53/AN9                     | P53/A18/A20/IRQ1/AN201/CMPC12                                      |
| 81       | P52/AN8                     | P52/IRQ0/AN200/CMPC02                                              |
| 82       | P51/AN7                     | P47/AN103                                                          |
| 83       | P50/AN6                     | P46/AN102/CMPC50/CMPC51                                            |
| 84       | P47/AN103/CVREFH            | P45/AN101/CMPC40/CMPC41                                            |
| 85       | P46/AN102                   | P44/AN100/CMPC30/CMPC31                                            |
| 86       | P45/AN101                   | PH4/AN107/PGAVSS1                                                  |
| 87       | P44/AN100                   | P43/AN003                                                          |
| 88       | P43/AN003/CVREFL            | P42/AN002/CMPC20/CMPC21                                            |
| 89       | P42/AN002                   | P41/AN001/CMPC10/CMPC11                                            |
| 90       | P41/AN001                   | P40/AN000/CMPC00/CMPC01                                            |
| 91       | P40/AN000                   | PH0/AN007/PGAVSS0                                                  |
| 92       | AVCC0                       | AVCC1                                                              |
| 93       | VREFH0                      | AVCC0                                                              |
| 94       | VREFL0                      | AVSS0                                                              |
| 95       | AVSS0                       | AVSS1                                                              |
| 96       | P82/MTIC5U/SCK2-B           | P82/ALE/WAIT#/MTIC5U/MTIC5U#/                                      |
|          |                             | TMO4/SCK6/SCK12/IRQ3/COMP5                                         |



| 100 Pins | RX62T               | RX72T<br>(With PGA Pseudo-Differential Input and<br>Without USB Pin)                                            |
|----------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| 97       | P81/MTIC5V/TXD2-B   | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/<br>TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/COMP4                |
| 98       | P80/MTIC5W/RXD2-B   | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/<br>RXD6/SMISO6/SSCL6/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ5/COMP3                  |
| 99       | P11/MTCLKC-B/IRQ1-A | P11/RD#/MTIOC3A/MTCLKC/<br>MTIOC3A#/MTCLKC#/MTIOC9D/<br>GTIOC3B/GTETRGA/GTIOC3B#/<br>GTETRGC/TMO3/POE9#/IRQ1_DS |
| 100      | P10/MTCLKD-B/IRQ0-A | P10/MTIOC9B/MTCLKD/MTIOC9B#/<br>MTCLKD#/GTETRGB/GTETRGD/TMRI3/<br>POE12#/CTS6#/RTS6#/SS6#/IRQ0_DS               |



# 3.3 100-Pin Package (RX72T: Without PGA Pseudo-Differential Input and USB Pins)

Table 3.3 is a comparative listing of the pin functions of 100-pin package products (RX72T: without PGA pseudo-differential input and USB pins).

# Table 3.3 Comparative Listing of 100-Pin Package Pin Functions (RX72T: Without PGA Pseudo-Differential Input and USB Pins)

| 100 Pins | RX62T                            | RX72T<br>(Without PGA Pseudo-Differential Input<br>and USB Pin)                                                                                       |
|----------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | PE5/IRQ0-B                       | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/<br>GTETRGB/GTIOC3A#/GTETRGD/SCK9/<br>CTS9#/RTS9#/SS9#/IRQ0/ADST0                                                   |
| 2        | EMLE                             | EMLE                                                                                                                                                  |
| 3        | VSS                              | VSS                                                                                                                                                   |
| 4        | MDE                              | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/<br>RXD9/SMISO9/SSCL9/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ2/ADST1/COMP0                                             |
| 5        | VCL                              | VCL                                                                                                                                                   |
| 6        | MD1                              | MD/FINED                                                                                                                                              |
| 7        | MD0                              | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE12#/<br>TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 |
| 8        | PE4/MTCLKC-C/POE10#-B/IRQ1-B     | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE10#/<br>SCK9/IRQ1                                                                        |
| 9        | PE3/MTCLKD-C/POE11#/IRQ2-A       | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE11#/<br>CTS9#/RTS9#/SS9#/IRQ2_DS                                                         |
| 10       | RES#                             | RES#                                                                                                                                                  |
| 11       | XTAL                             | XTAL/P37                                                                                                                                              |
| 12       | VSS                              | VSS                                                                                                                                                   |
| 13       | EXTAL                            | EXTAL/P36                                                                                                                                             |
| 14       | VCC                              | VCC                                                                                                                                                   |
| 15       | PE2/POE10#-A/NMI                 | PE2/POE10#/NMI                                                                                                                                        |
| 16       | PE1/SSL3-C                       | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/<br>TMO5/CTS5#/RTS5#/SS5#/CTS12#/<br>RTS12#/SS12#/SSLA3/IRQ15                                                           |
| 17       | PE0/SSL2-C/CRX-C                 | PE0/WR1#/BC1#/WAIT#/MTIOC9B/<br>MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/<br>SSCL5/SSLA2/CRX0/IRQ7                                                            |
| 18       | TRST#/PD7/GTIOC0A-B/SSL1-C/CTX-C | TRST#/PD7/MTIOC9A/MTIOC9A#/<br>GTIOC0A/GTIOC3A/GTIOC0A#/<br>GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/<br>SSDA5/SSLA1/CTX0/IRQ8                                |
| 19       | TMS/PD6/GTIOC0B-B/SSL0-C         | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/<br>GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/<br>CTS1#/RTS1#/SS1#/CTS11#/RTS11#/<br>SS11#/SSLA0/IRQ5/ADST0                     |
| 20       | TDI/PD5/GTIOC1A-B/RXD1           | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/<br>TMRI0/TMRI6/RXD1/SMISO1/SSCL1/<br>RXD11/SMISO11/SSCL11/IRQ6                                                      |



|          |                                  | RX72T<br>(Without PGA Pseudo-Differential Input                                                                           |
|----------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 100 Pins | RX62T                            | and USB Pin)                                                                                                              |
| 21       | TCK/PD4/GTIOC1B-B/SCK1           | TCK/PD4/GTIOC1B/GTETRGB/<br>GTIOC1B#/TMCI0/TMCI6/SCK1/SCK11/<br>IRQ2                                                      |
| 22       | TDO/PD3/GTIOC2A-B/TXD1           | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/<br>TMO0/TXD1/SMOSI1/SSDA1/TXD11/<br>SMOSI11/SSDA11                                      |
| 23       | TRCLK/PD2/GTIOC2B-B/MOSI-C       | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA                                         |
| 24       | TRDATA3/PD1/GTIOC3A/MISO-C       | TRDATA3/PD1/A6/GTIOC3A/GTIOC0B/<br>GTIOC3A#/GTIOC0B#/TMO2/RXD8/<br>SMISO8/SSCL8/MISOA                                     |
| 25       | TRDATA2/PD0/GTIOC3B/RSPCK-C      | TRDATA2/PD0/A5/GTIOC3B/GTIOC1A/<br>GTIOC3B#/GTIOC1A#/TMO6/TXD8/<br>SMOSI8/SSDA8/RSPCKA                                    |
| 26       | TRDATA1/PB7/ <mark>SCK2-A</mark> | TRDATA1/PB7/A4/GTIOC1B/GTIOC1B#/<br>SCK5/SCK11/SCK12                                                                      |
| 27       | TRDATA0/PB6/CRX-A/RXD2-A         | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/<br>RXD5/SMISO5/SSCL5/RXD11/SMISO11/<br>SSCL11/RXD12/SMISO12/SSCL12/<br>RXDX12/CRX0/IRQ2  |
| 28       | TRSYNC/PB5/TXD2-A/CTX-A          | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/<br>TXD5/SMOSI5/SSDA5/TXD11/SMOSI11/<br>SSDA11/TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12/CTX0 |
| 29       | PLLVCC                           | VCC                                                                                                                       |
| 30       | PB4/GTETRG/POE8#/IRQ3            | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/IRQ3 DS                   |
| 31       | PLLVSS                           | VSS                                                                                                                       |
| 32       | PB3/MTIOC0A-A/SCK0               | PB3/A7/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/ RSPCKA/IRQ9                                                                      |
| 33       | PB2/MTIOC0B-A/TXD0/SDA           | PB2/A6/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0                                                     |
| 34       | PB1/MTIOC0C/RXD0/SCL             | PB1/A5/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1                                            |
| 35       | PB0/MTIOC0D/MOSI-B               | PB0/A0/A4/BC0#/MTIOC0D/MTIOC0D#/<br>TMO0/TXD6/SMOSI6/SSDA6/CTS11#/<br>RTS11#/SS11#/MOSIA/IRQ8/ADTRG2#                     |
| 36       | PA5/MTIOC1A/MISO-B/ADTRG1#-A     | PA5/A3/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1#                              |
| 37       | PA4/MTIOC1B/RSPCK-B/ADTRG0#-A    | PA4/A2/MTIOC1B/MTIOC1B#/TMCI7/<br>SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/<br>ADTRG0#                                               |
| 38       | PA3/MTIOC2A/ <mark>SSL0-B</mark> | PA3/A1/MTIOC2A/MTIOC2A#/GTADSM0/<br>TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0                                                    |
| 39       | PA2/MTIOC2B/ <mark>SSL1-B</mark> | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/<br>GTADSM1/TMO7/CTS6#/RTS6#/SS6#/<br>RXD9/SMISO9/SSCL9/SCK11/SSLA1                          |



| 400 B:   | DV007                            | RX72T<br>(Without PGA Pseudo-Differential Input                       |
|----------|----------------------------------|-----------------------------------------------------------------------|
| 100 Pins | RX62T                            | and USB Pin)                                                          |
| 40       | PA1/MTIOC6A/ <mark>SSL2-B</mark> | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/<br>SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/ |
|          |                                  | SSLA2/CRX0/IRQ14_DS/ADTRG0#                                           |
| 41       | PA0/MTIOC6C/ <mark>SSL3-B</mark> | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/                                       |
|          |                                  | TXD11/SMOSI11/SSDA11/SSLA3/CTX0                                       |
| 42       | VCC                              | VCC                                                                   |
| 43       | P96/POE4#/IRQ4                   | P96/CS0#/WAIT#/GTETRGA/                                               |
|          |                                  | GTETRGB/GTETRGC/GTETRGD/<br>POE4#/CTS8#/RTS8#/SS8#/IRQ4_DS            |
| 44       | VSS                              | VSS                                                                   |
|          |                                  |                                                                       |
| 45       | P95/MTIOC6B                      | P95/MTIOC6B/MTIOC6B#/GTIOC4A/<br>GTIOC7A/GTIOC4A#/GTIOC7A#            |
| 46       | P94/MTIOC7A                      | P94/MTIOC7A/MTIOC7A#/GTIOC5A/                                         |
|          |                                  | GTIOC8A/GTIOC5A#/GTIOC8A#                                             |
| 47       | P93/MTIOC7B                      | P93/MTIOC7B/MTIOC7B#/GTIOC6A/                                         |
|          |                                  | GTIOC9A/GTIOC6A#/GTIOC9A#                                             |
| 48       | P92/MTIOC6D                      | P92/MTIOC6D/MTIOC6D#/GTIOC4B/                                         |
|          |                                  | GTIOC7B/GTIOC4B#/GTIOC7B#                                             |
| 49       | P91/MTIOC7C                      | P91/MTIOC7C/MTIOC7C#/GTIOC5B/                                         |
|          |                                  | GTIOC8B/GTIOC5B#/GTIOC8B#                                             |
| 50       | P90/MTIOC7D                      | P90/MTIOC7D/MTIOC7D#/GTIOC6B/                                         |
|          |                                  | GTIOC9B/GTIOC6B#/GTIOC9B#                                             |
| 51       | P76/MTIOC4D/GTIOC2B-A            | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/                                       |
|          |                                  | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B#                                     |
| 52       | P75/MTIOC4C/GTIOC1B-A            | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/                                       |
|          |                                  | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B#                                     |
| 53       | P74/MTIOC3D/GTIOC0B-A            | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/                                       |
|          |                                  | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B#                                     |
| 54       | P73/MTIOC4B/GTIOC2A-A            | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/                                       |
|          |                                  | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A#                                     |
| 55       | P72/MTIOC4A/GTIOC1A-A            | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/                                       |
|          |                                  | GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A#                                     |
| 56       | P71/MTIOC3B/GTIOC0A-A            | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/                                       |
|          |                                  | GTIOC0A/GTIOC4A/GTIOC0A#/GTIOC4A#                                     |
| 57       | P70/POE0#/IRQ5                   | P70/D6[A6/D6]/GTETRGA/GTETRGB/                                        |
|          |                                  | GTETRGC/GTETRGD/POE0#/CTS9#/                                          |
|          |                                  | RTS9#/SS9#/IRQ5_DS                                                    |
| 58       | P33/MTIOC3A/MTCLKA-A/SSL3-A      | P33/D7[A7/D7]/MTIOC3A/MTCLKA/                                         |
|          |                                  | MTIOC3A#/MTCLKA#/GTIOC3B/                                             |
|          |                                  | GTIOC3B#/TMO0/SSLA3/IRQ13_DS                                          |
| 59       | P32/MTIOC3C/MTCLKB-A/SSL2-A      | P32/D8[A8/D8]/MTIOC3C/MTCLKB/                                         |
|          |                                  | MTIOC3C#/MTCLKB#/GTIOC3A/                                             |
|          |                                  | GTIOC3A#/TMO6/SSLA2/IRQ12_DS                                          |
| 60       | VCC                              | VCC                                                                   |
| 61       | P31/MTIOC0A-B/MTCLKC-A/SSL1-A    | P31/D9[A9/D9]/MTIOC0A/MTCLKC/<br>MTIOC0A#/MTCLKC#/TMRI6/SSLA1/IRQ6    |
| 62       | VSS                              | VSS                                                                   |
| 63       | P30/MTIOC0B-B/MTCLKD-A/SSL0-A    | P30/D10[A10/D10]/MTIOC0B/MTCLKD/                                      |
|          |                                  | MTIOC0B#/MTCLKD#/TMCI6/SCK8/                                          |
|          |                                  | CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3                                     |



| 400 Bin a      | DYCOT                           | RX72T<br>(Without PGA Pseudo-Differential Input            |
|----------------|---------------------------------|------------------------------------------------------------|
| 100 Pins<br>64 | RX62T<br>P24/RSPCK-A            | and USB Pin)<br>P24/D11[A11/D11]/MTIC5U/MTIC5U#/           |
| 04             | P24/RSPCK-A                     | TMCI2/TMO6/CTS8#/RTS8#/SS8#/SCK8/                          |
|                |                                 | RSPCKA/IRQ4/COMP0                                          |
| 65             | P23/LTX/MOSI-A/CTX-B            | P23/D12[A12/D12]/MTIC5V/MTIC5V#/                           |
| 00             |                                 | TMO2/CACREF/TXD8/SMOSI8/SSDA8/                             |
|                |                                 | TXD12/SMOSI12/SSDA12/TXDX12/                               |
|                |                                 | SIOX12/MOSIA/CTX0/IRQ11/COMP1                              |
| 66             | P22/LRX/MISO-A/CRX-B/ADTRG#     | P22/D13[A13/D13]/MTIC5W/MTCLKD/                            |
|                |                                 | MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/                             |
|                |                                 | TMO4/RXD8/SMISO8/SSCL8/RXD12/                              |
|                |                                 | SMISO12/SSCL12/RXDX12/MISOA/CRX0/                          |
|                |                                 | IRQ10/ADTRG2#/COMP2                                        |
| 67             | P21/MTCLKA-B/IRQ6/ADTRG1#-B     | P21/D14[A14/D14]/MTIOC9A/MTCLKA/                           |
|                |                                 | MTIOC9A#/MTCLKA#/TMCI4/TXD8/                               |
|                |                                 | SMOSI8/SSDA8/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/MOSIA/ |
|                |                                 | IRQ6_DS/AN217/ADTRG1#/COMP5                                |
| 68             | P20/MTCLKB-B/IRQ7/ADTRG0#-B     | P20/D15[A15/D15]/MTIOC9C/MTCLKB/                           |
| 00             | F 20/WITCERD-D/IRQ//ADTICOO#-D  | MTIOC9C#/MTCLKB#/TMRI4/CTS8#/                              |
|                |                                 | RTS8#/SS8#/SCK8/RSPCKA/IRQ7 DS/                            |
|                |                                 | AN216/ADTRG0#/COMP4                                        |
| 69             | P65/AN5                         | P65/A12/IRQ9/AN211/CMPC53/DA1                              |
| 70             | P64/AN4                         | P64/A13/IRQ8/AN210/CMPC33/DA0                              |
| 71             | AVCC                            | AVCC2                                                      |
| 72             | VREF                            | AVCC2                                                      |
| 73             | AVSS                            | AVSS2                                                      |
| 74             | P63/AN3                         | P63/A12/A14/IRQ7/AN209/CMPC23                              |
| 75             | P62/AN2                         | P62/A13/A15/IRQ6/AN208/CMPC43                              |
| 76             | P61/AN1                         | P61/A14/A16/IRQ5/AN207/CMPC13                              |
| 77             | P60/AN0                         | P60/A15/A17/IRQ4/AN206/CMPC03                              |
| 78             | P55/AN11                        | P55/A16/A18/IRQ3/AN203/CMPC32                              |
| 79             | P54/AN10                        | P54/A17/A19/IRQ2/AN202/CMPC22                              |
| 80             | P53/AN9                         | P53/A18/A20/IRQ1/AN201/CMPC12                              |
| 81             | P52/AN8                         | P52/IRQ0/AN200/CMPC02                                      |
| 82             | P51/AN7                         | P51/AN205/CMPC52                                           |
| 83             | P50/AN6                         | P50/AN204/CMPC42                                           |
| 84             | P47/AN103/CVREFH                | P47/AN103                                                  |
| 85             | P46/AN102                       | P46/AN102/CMPC50/CMPC51                                    |
| 86             | P45/AN101                       | P45/AN101/CMPC40/CMPC41                                    |
| 87             | P44/AN100                       | P44/AN100/CMPC30/CMPC31                                    |
| 88             | P43/AN003/CVREFL                | P43/AN003                                                  |
| 89             | P42/AN002                       | P42/AN002/CMPC20/CMPC21                                    |
|                |                                 |                                                            |
| 90<br>91       | P41/AN001<br>P40/AN000          | P41/AN001/CMPC10/CMPC11<br>P40/AN000/CMPC00/CMPC01         |
|                |                                 |                                                            |
| 92             |                                 | AVCC1                                                      |
| 93             | VREFH0                          | AVCCO                                                      |
| 94             | VREFLO                          | AVSSO                                                      |
| 95             | AVSS0                           | AVSS1                                                      |
| 96             | P82/MTIC5U/ <mark>SCK2-B</mark> | P82/ALE/WAIT#/MTIC5U/MTIC5U#/                              |



| 100 Pins | RX62T               | RX72T<br>(Without PGA Pseudo-Differential Input<br>and USB Pin)                                                 |
|----------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| 97       | P81/MTIC5V/TXD2-B   | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/<br>TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/COMP4                |
| 98       | P80/MTIC5W/RXD2-B   | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/<br>RXD6/SMISO6/SSCL6/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ5/COMP3                  |
| 99       | P11/MTCLKC-B/IRQ1-A | P11/RD#/MTIOC3A/MTCLKC/<br>MTIOC3A#/MTCLKC#/MTIOC9D/<br>GTIOC3B/GTETRGA/GTIOC3B#/<br>GTETRGC/TMO3/POE9#/IRQ1_DS |
| 100      | P10/MTCLKD-B/IRQ0-A | P10/MTIOC9B/MTCLKD/MTIOC9B#/<br>MTCLKD#/GTETRGB/GTETRGD/TMRI3/<br>POE12#/CTS6#/RTS6#/SS6#/IRQ0_DS               |



# 4. Important Information when Migrating Between MCUs

This section presents important information on differences between the RX72T Group and the RX62T/RX62G Group. 4.1, Notes on Pin Design, presents information regarding the hardware, and 4.2, Notes on Functional Design, presents information regarding the software.

# 4.1 Notes on Pin Design

Migration between the RX62T/RX62G Group (100 pins) and the RX72T Group (100 pins: without PGA pseudo-differential input and USB) is simple because are largely pin-to-pin compatible with only a few suggestions. Note that some pins need to be handled differently between the two groups. Refer to Table 3.3, Comparative Listing of 100-Pin Package Pin Functions (RX72T: Without PGA Pseudo-Differential Input and USB Pins), for details.

# 4.1.1 VCL Pin (External Capacitor)

When using a smoothing capacitor connected to the VCL pin to stabilize the internal power supply, use a 0.1 µF capacitor for the RX62T/RX62G Group and a 0.47 µF capacitor for the RX72T Group.

# 4.1.2 PLLVCC Pin

The RX72T Group does not have a PLLVCC pin.

# 4.1.3 Mode Setting Pins

On the RX62T/RX62G Group the pins for setting the mode on release from the reset state are MD0, MD1, and MDE, but on the RX72T Group they are MD and UB (multiplexed with P00).

### 4.1.4 Inputting an External Clock

When an external clock is input on the EXTAL pin, the counter-phase clock can be input on the XTAL pin on the RX62T/RX62G Group, but the XTAL pin must be left open on the RX72T Group.

# 4.1.5 PGA Pseudo-Differential Input–Related Pins (P40 to P42, P44 to P46, PH0, and PH4)

On the RX72T Group a negative voltage may be input on the PGA pseudo-differential input pins from the reset state. Therefore, regardless of whether or not the PGA is used, it is necessary to change the settings of the PGA-related registers in order to use the pin functions of P40 to P42, P44 to P46, PH0, and PH4 after cancellation of a reset.

For details, refer to the descriptions of the VOLSR.PGAVLS bit, the initial setting sequence of the A/D converter, and the PIDR register in RX72T Group User's Manual: Hardware.

Note that the above-mentioned setting changes are necessary even on products not equipped with PGA pseudo-differential inputs.

# 4.1.6 Inserting Decoupling Capacitors between AVCC and AVSS Pins

To prevent destruction of the RX72T Group's analog input pins (AN000 to AN007, AN100 to AN107, AN200 to AN211, AN216, and AN217) by abnormal voltage such as an excessive surge, insert capacitors between AVCCn and AVSSn, and connect a protective circuit to protect the analog input pins (AN000 to AN007, AN100 to AN107, AN200 to AN211, AN216, and AN217).

For details, refer to the 12-Bit A/D Converter chapter in RX72T Group User's Manual: Hardware.



# 4.2 Notes on Functional Design

Some software that runs on the RX62T/RX62G Group is compatible with the RX72T Group. However, careful evaluation is required since specifications such as operating timing and electrical characteristics differ between the groups.

This section presents notes on software regarding the settings of functions that differ between the RX72T Group and the RX62T/RX62G Group.

For differences in modules and functions, refer to 2, Comparative Overview of Specifications. For further information, refer to the User's Manual: Hardware listed in 5, Reference Documents.

#### 4.2.1 Running RAM Self-Diagnostics on Save Register Banks

On the RX72T Group the save register banks are configured in the RAM. The save register banks are buffered, so writing to a bank with the SAVE instruction and then reading from the same bank with the RSTR instruction immediately afterwards may result in data being read from the buffer rather than from the RAM memory cells. When running RAM self-diagnostics on a save register bank, follow the steps below to ensure that the previously written data is read from the RAM rather than from the buffer.

(1) Use the SAVE instruction to write data to the bank on which self-diagnostics will be run.

(2) Use the SAVE instruction to write data to a bank other than that written to in step (1).

(3) Use the RSTR instruction to read data from the bank written to in step (1).

### 4.2.2 RIIC Operating Voltage Setting

When using the RIIC on the RX72T Group, it is necessary to specify the power supply voltage range in order to maintain the proper slope characteristics.

The initial setting is VCC = 4.5 V or greater. If a power supply voltage lower than 4.5 V will be used, change the voltage range setting before starting RIIC operation.

For details, refer to the description of the VOLSR.RICVLS bit in RX72T Group User's Manual: Hardware.

# 4.2.3 USB Operating Voltage Setting

When using the USB module on the RX72T Group, it is necessary to set the UBS power supply control bit to 1 before starting USB operation.

For details, refer to the description of the VOLSR.USBVON bit in RX72T Group User's Manual: Hardware.

#### 4.2.4 Exception Vector Table

Addresses allocated in the vector table are fixed on the RX62T/RX62G Group. On the RX72T Group, the vector table addresses are relocatable using the value set in the exception table register (EXTB) as the start address.

#### 4.2.5 Voltage Level Setting

On the RX72T Group, values for the voltage level setting register (VOLSR) for operating modes, the voltage detection level select register (LVDLVLR) of the voltage detection circuit, and option function select register 1 (OFS1) for the option-setting memory need to be changed to appropriate values depending on the operating voltage. Make sure to set these values using a program.

#### 4.2.6 Endian Setting

On the RX62T/RX62G Group the endian setting is specified by the MDE pin, but on the RX72T Group the endian setting is specified in the MDE register in the option-setting memory.



#### 4.2.7 Option-Setting Memory

ID codes used for ID code protection and ID code protection on connection of the on-chip debugger are located in the ROM (flash memory for code storage) on the RX62T/RX62G Group and in the option-setting memory on the RX72T Group. Note that the setting procedures differ between the two groups.

#### 4.2.8 Clock Frequency Settings

On the RX62T/RX62G Group the clock frequency settings must be such that ICLK  $\ge$  PCLK, but on the RX72T Group the settings must be as indicated below:

Requirements for clock frequency settings: ICLK ≥ BCLK, PCLKC ≥ PCLKA ≥ PCLKB

Requirements for clock frequency ratios: (N: integer)

ICLK:FCLK = N:1 or 1:N, ICLK:PCLKA = N:1 or 1:N,

ICLK:PCLKB = N:1 or 1:N,

ICLK:PCLKC = N:1 or 1:N,

ICLK:PCLKD = N:1 or 1:N,

PCLKA:PCLKC = 1:1 or 1:2,

PCLKB:PCLKD = 1:1, 2:1, 4:1, or 1:2

Also, on the RX72T Group it is necessary to change the value of the MEMWAIT register when setting the frequency of ICLK to a frequency greater than 120 MHz.

#### 4.2.9 Main Clock Oscillator

On the RX62T/RX62G Group the main clock starts oscillating after a reset is canceled, but on the RX72T Group the LOCO clock is used for operation after a reset is canceled, so it is necessary to use a program to start oscillation of the main clock.

#### 4.2.10 PLL Circuit

On the RX62T/RX62G Group the multiplication factor setting range of the PLL circuit is  $8\times$ , but on the RX72T Group it is  $10\times$  to  $30\times$  (in  $0.5\times$  increments). Change the setting to an appropriate value when using the PLL circuit. Also, on the RX72T Group use a program to switch the PLL clock.

#### 4.2.11 Operation of Main Clock Oscillation Stop Detection Function

The oscillation stop detection function detects when the operation of the main clock oscillator stops and supplies a LOCO clock using the output of the low-speed on-chip oscillator as the clock source for the system clock, instead of the main clock or PLL clock.

Note that on the RX72T Group, when the HOCO clock is selected as the PLL clock source and the PLL clock is selected as the system clock source, the system clock does not switch to the LOCO clock even if main clock oscillation stop is detected.

#### 4.2.12 All-Module Clock Stop Mode

On the RX72T Group, 1 must be written to MSTPA24, MSTPA27, MSTPA29, and MSTPD0 to MSTPD7 when a transition is made to all-module clock stop mode.



# 4.2.13 Input Buffer Control by DIRQnE Bits (n = 0 to 15)

On the RX72T Group, setting the DPSIERy.DIRQnE (y = 0 or 1, n = 0 to 15) bit to 1 enables the input buffer of the corresponding pin among IRQ0-DS to IRQ15-DS. Note that once the input buffer is enabled, inputs on these pins are sent to the corresponding DPSIFRy.DIRQnF (y = 0 or 1, n = 0 to 15) bits, but they are not sent to the interrupt controller, peripheral modules, and I/O ports.

# 4.2.14 Register Write Protection Function

A register write protection function has been added on the RX72T Group to prevent important registers from being overwritten in case of program runaway. The initial setting is protection enabled, but the value of the protect bit needs to be changed in order to use functions that utilize the protected registers.

### 4.2.15 Software Configurable Interrupts

On the RX62T/RX62G Group the interrupt sources have fixed vector numbers, but on the RX72T Group the MTU and GPTW interrupt sources are classified as software configurable interrupt A and set in software configurable interrupt A source select register n (SLIARn). This allows interrupt sources to be allocated to 208 to 255 in the interrupt vector table.

### 4.2.16 Initialization of Port Direction Register (PDR)

The method of initializing the PDR differs between the RX62T/RX62G Group and RX72T Group, even on products with the same pin count.

# 4.2.17 Note on Controlling Switching to General I/O Port Pin Operation by POE3

On the RX72T Group, when an output disable request is generated by making a setting in POE3, pins for which the setting is 1 in the corresponding PMMCRn register (n = 0 to 3) of the POE3 are switched to general I/O port pin operation. Therefore, set the bits in the corresponding POECRn register (n = 0 to 3) to 0 beforehand.

#### 4.2.18 Bus Priority

On the RX62T/RX62G Group the bus priority is fixed at internal main bus 2 > internal main bus 1, but on the RX72T Group the bus priority can be set in the bus priority control register (BUSPRI).

#### 4.2.19 Pin Assignments

On the RX62T/RX62G Group the port function registers listed in section 15, I/O Ports, in RX62T Group, RX62G Group User's Manual: Hardware are used to assign pins to module functions, but on the RX72T Group the pin function control registers described in the multi-function pin controller section of the documentation of the RX72T Group can be used to assign functions of multiple modules to the pins corresponding to the registers. Note that the pin function control registers are covered by the register write protection function. It is necessary to disable protection before writing to these registers.

# 4.2.20 Operating Frequencies of the GPTW and MTU3d

On the RX72T Group, the count clock for the GPTW and MTU3d is PCLKC, and the bus clock is PCLKA. Note that restrictions apply to the combinations of frequencies that may be used.

#### 4.2.21 DMAC Activation by the MTU

On the RX72T Group, if the DMAC is activated by the MTU, the activation source is cleared when the DMAC requests ownership of the internal bus. Accordingly, the state of the internal bus may lead to a wait before the DMA transfer starts, even though the activation source has been cleared.



### 4.2.22 MTIOC Pin Output Level when Counter Stopped

When operating with the MTIOC pin in the output state, clearing the CSTn bit to 0 causes the counter to stop. When this happens in complementary PWM mode or reset synchronous PWM mode on the RX72T Group, the initial output level set in the TOCR1A or TOCR2A register is output on the MTIOC pin.

When operating in other than complementary PWM mode or reset synchronous PWM mode, the output compare output level of the MTIOC is maintained.

When a write to the TIOR register occurs while the value of the CSTn bit is 0, the output level of the pin is updated to the initial output value setting.

### 4.2.23 Note on Timer Mode Register Setting for ELC Event Input

When using the MTU for ELC operation on the RX72T Group, set the timer mode register (TMDR) of the relevant channel to its initial value (00h).

### 4.2.24 Port Output Enable

The port output enable registers on the RX72T Group are quite different from those on the RX62T/RX62G Group. Note that software compatibility is low with regard to this function.

### 4.2.25 Control in Response to Output Disabling Request on Port Output Enable 3

When a request to disable outputs is generated on the RX72T Group, pins for which the corresponding bits in the POECR1 to POECR3 and POECR7 registers are set to 1 enter the high-impedance state, and pins for which the corresponding bits in the PMMCR0 to PMMCR3 registers are set to 1 are switched to general I/O port pin operation.

When both bits are set to 1 for the same pin, the settings of the POECR1 to POECR3 and POECR7 registers take priority, and the pins enter the high-impedance state.

After a pin is switched to general I/O port pin operation, the settings of the corresponding bits in the PDR and PODR registers determine the state of the pin.

#### 4.2.26 Setting the Active Level with MTU or GPTW Set to Inverted Output

On the RX72T Group the MPC.PmnPFS register can be used to specify normal output or inverted output for the MTU and GPTW.

When inverted output is selected on the MTU, the active level specified by the MTU.TOCR1j and MTU.TOCR2j registers (j = A, B) and the active level of the signals which are output to the pins is inverted. To use detection of simultaneous conduction in this case, specify in the ALR1 and ALR2 registers the active level based on the signals which are output to the pins.

When inverted output is selected on the GPTW, the active level of the signals which are output to the pins is inverted. To use detection of simultaneous conduction in this case, specify in the ALR3 to ALR5 registers the active level based on the signals which are output to the pins.

# 4.2.27 Reading Pins in High-Impedance State

When pins are put into the high-impedance state by the POE on the RX72T Group, their level cannot be read. The value when read is undefined. To read the level of the pins, release them from the high-impedance state.

This limitation does not apply when port switching control is selected instead of high-impedance control.

# 4.2.28 Note on Using POE and POEG Together

When using the POE and POEG together on the RX72T Group, do not apply output disable control by both the POE and POEG to the same GPTW output pin.



#### 4.2.29 General PWM Timer

Registers for the general PWM timer on the RX72T Group are quite different from those on the RX62T/RX62G Group. Note that software compatibility is low with regard to this function.

#### 4.2.30 Watchdog Timer and Independent Watchdog Timer

On the RX72T Group it is possible to select either maskable or non-maskable as the type of the WDT underflow and refresh error interrupts and the IWDT underflow and refresh error interrupts.

#### 4.2.31 Eliminating I<sup>2</sup>C Bus Interface Noise

The RX62T Group has integrated analog noise filters on the SCL and SDA lines, but the RX72T Group has no integrated analog noise filters.

#### 4.2.32 12-Bit A/D Converter

Registers for the 12-bit A/D converter on the RX72T Group are quite different from those on the RX62T/RX62G Group. Note that software compatibility is low with regard to this function.

#### 4.2.33 A/D Conversion Start Bit

On the RX72T Group, when the single-scan continuous function is used (ADGSPCR.GBRP bit = 1) with group priority control operation mode enabled on the 12-bit A/D converter (ADCSR.ADCS[1:0] bits = 01b and ADGSPCR.PGS bit = 1), the value of the ADCSR.ADST bit is maintained as 1.

#### 4.2.34 Restrictions on Comparison Function

On the RX72T Group the comparison function of the 12-bit A/D converter has the following restrictions:

- 1. Use of self-diagnostics and double trigger mode are prohibited. (ADRD, ADDBLDR, ADDBLDRA, and ADDBLDRB are not covered by the comparison function)
- 2. To use matching or unmatching output, it is necessary to select single scan mode.
- 3. When temperature sensor or internal reference voltage is selected for window A, operation of window B is prohibited.
- 4. When temperature sensor or internal reference voltage is selected for window B, operation of window A is prohibited.
- 5. The same channel cannot be set for both window A and window B.
- 6. It is necessary to make settings such that high-side reference value  $\geq$  low-side reference value.

#### 4.2.35 Generation of A/D Scan Conversion End Interrupt

On the RX72T Group, when scanning was started by a software trigger, an A/D scan conversion end interrupt is generated if the ADCSR.ADIE bit is set to 1 when the scan ends, even when double-trigger mode has been selected.

#### 4.2.36 D/A Converter Settings

When making D/A converter settings on the RX72T Group, first set comparator C as the output destination using the D/A destination select register (DADSELR), then wait for the D/A converter output to stabilize before enabling comparator operation.

Similarly, stop the comparator temporarily before making changes to the settings of the D/A converter, then wait for the D/A converter output to stabilize before enabling comparator operation.

#### 4.2.37 Transferring Firmware to FCU RAM

On the RX62T/RX62G Group it is necessary to store FCU firmware in the FCU RAM in order to use FCU commands, but this processing is not needed on the RX72T Group.



# 4.2.38 ROM Cache

The RX72T Group has an 8 KB ROM cache, and ROM cache operation is disabled after a reset is canceled.

To use the ROM cache, set the ROMCE.ROMCEN bit to 1.

# 4.2.39 Using Flash Memory Programming Commands

On the RX62T/RX62G Group, programming and erasing the flash memory are performed by issuing commands to the FCU. On the RX72T Group, programming and erasing the flash memory are performed by controlling the FCU with the FACI commands specified in the FACI command issuing area.

Table 4.1 is a comparative listing of FCU and FACI commands.

| Item                 | FCU Command (RX62T)                                                     | FACI Command (RX72T)      |
|----------------------|-------------------------------------------------------------------------|---------------------------|
| Command issuing area | ROM programming/erasure address                                         | FACI command issuing area |
|                      | (00FC 0000h to 00FF FFFFh)                                              | (007E 0000h)              |
| Available command    | P/E normal mode transition                                              |                           |
|                      | Status read mode transition                                             |                           |
|                      | <ul> <li>Lock bit read mode transition<br/>(lock bit read 1)</li> </ul> |                           |
|                      | Peripheral clock notification                                           |                           |
|                      | Programming                                                             | Programming               |
|                      | Block erase                                                             | Block erase               |
|                      | P/E suspend                                                             | P/E suspend               |
|                      | P/E resume                                                              | P/E resume                |
|                      | Status register clear                                                   | Status clear              |
|                      |                                                                         | Forced stop               |
|                      | <ul> <li>Lock bit read 2/blank check</li> </ul>                         | Lock-bit read             |
|                      |                                                                         | Blank check               |
|                      |                                                                         | Configuration setting     |
|                      | <ul> <li>Lock bit programming</li> </ul>                                | Lock-bit programming      |

Table 4.1 Comparison of FCU and FACI Command Specifications



### 5. Reference Documents

User's Manual: Hardware

RX62T Group, RX62G Group User's Manual: Hardware, Rev. 2.00 (R01UH0034EJ0200) (The latest version can be downloaded from the Renesas Electronics website.)

RX72T Group User's Manual: Hardware, Rev. 1.00 (R01UH0803EJ0100) (The latest version can be downloaded from the Renesas Electronics website.)

**Application Note** 

Design Guide for Migration between RX Family: Differences in Package External form (R01AN4591EJ) (The latest version can be downloaded from the Renesas Electronics website.)

Technical Updates/Technical News

(The latest version can be downloaded from the Renesas Electronics website.)



# **Related Technical Updates**

This application note reflects the content of the following technical updates:

- TN-RX\*-A094A/E
- TN-RX\*-A095A/E
- TN-RX\*-A096A/E
- TN-RX\*-A098A/E
- TN-RX\*-A099A/E
- TN-RX\*-A119A/E
- TN-RX\*-A141A/E
- TN-RX\*-A152A/E
- TN-RX\*-A161A/E
- TN-RX\*-A185B/E
- TN-RX\*-A193A/E
- TN-RX\*-A0218A/E
- TN-RX\*-A0219A/E
- TN-RX\*-A0227A/E
- TN-RX\*-A0231A/E



# **Revision History**

| Date           Apr. 22, 2019 | Page     | Summary                                                                                                              |
|------------------------------|----------|----------------------------------------------------------------------------------------------------------------------|
|                              |          |                                                                                                                      |
| 0 1 1 1 0000                 | —        | First edition issued                                                                                                 |
| Oct. 14, 2020                | 5        | 1 Table 1.1 Comparison of Built-In Functions of RX72T Group                                                          |
| , ,                          |          | and RX62T Group revised                                                                                              |
|                              | 9        | 2.2 Table 2.3 Comparative Overview of Operating Modes                                                                |
|                              |          | revised                                                                                                              |
|                              | 10 to 12 | 2.3 Table 2.5 to Table 2.7 deleted, Figure 2.1 to Figure 2.3                                                         |
|                              |          | added                                                                                                                |
|                              | 22       | 2.6 Table 2.12 Comparison of Clock Generation Circuit                                                                |
|                              |          | Registers revised                                                                                                    |
|                              |          | 2.8 Exception Handling added                                                                                         |
|                              | 30       | 2.9 Table 2.17 Comparison of Interrupt Controller Registers                                                          |
|                              |          | revised                                                                                                              |
|                              |          | 2.13 Table 2.22 and Table 2.23 revised                                                                               |
|                              |          | 2.13 Table 2.24 I/O Port Functions added                                                                             |
|                              |          | 2.13 Table 2.25 Comparison of I/O Port Registers revised                                                             |
|                              | 42       | 2.14 Table 2.27 Comparison of Multi-Function Timer Pulse                                                             |
|                              |          | Unit 3 Registers revised                                                                                             |
|                              | 43       | 2.14 Table 2.28 Comparison of TPSC Bit Settings (Other                                                               |
|                              | 10       | Than MTU5) added                                                                                                     |
|                              | 46       | 2.14 Table 2.29 Comparison of TPSC Bit Settings (MTU5) added                                                         |
|                              | 50       |                                                                                                                      |
|                              | 50       | 2.15 Table 2.31 Comparison of Port Output Enable 3<br>Registers revised                                              |
|                              | 65       | 2.16 Table 2.33 Comparison of General PWM Timer                                                                      |
|                              | 00       | Registers revised                                                                                                    |
|                              | 72       | 2.16 Table 2.34 Comparative Listing of GTIOA and GTIOB Bit                                                           |
|                              | 12       | Settings added                                                                                                       |
|                              | 74       | 2.18 Table 2.36 Comparative Overview of Watchdog Timers                                                              |
|                              |          | revised                                                                                                              |
|                              | 78       | 2.19 Table 2.39 Comparison of Independent Watchdog Timer                                                             |
|                              |          | Registers revised                                                                                                    |
|                              | 83       | 2.20 Table 2.42 Comparison of Serial Communications                                                                  |
|                              |          | Interface Registers revised                                                                                          |
|                              | 97       | 2.24 Table 2.50 Comparison of CRC Calculator Registers                                                               |
|                              |          | revised                                                                                                              |
|                              | 98       | 2.25 Table 2.51 Comparative Overview of 12-Bit A/D                                                                   |
|                              |          | Converters revised                                                                                                   |
|                              | 103      | 2.25 Table 2.52 Comparison of 12-Bit A/D Converter                                                                   |
|                              | 400      | Registers revised                                                                                                    |
|                              | 106      | 2.25 Table 2.53 Comparison of A/D Conversion Start Triggers                                                          |
|                              | 110      | added                                                                                                                |
|                              | 110      | 2.27 Table 2.56 Comparative Overview of Flash Memory revised                                                         |
|                              | 116      |                                                                                                                      |
|                              | 011      | 3.1 Table 3.1 Comparative Listing of 100-Pin Package Pin<br>Functions (RX72T: With PGA Pseudo-Differential Input and |
|                              |          | USB Pins) revised                                                                                                    |
|                              | 121      | 3.2 Table 3.2 Comparative Listing of 100-Pin Package Pin                                                             |
|                              | 121      | Functions (RX72T: With PGA Pseudo-Differential Input and                                                             |
|                              |          | Without USB Pins) revised                                                                                            |
|                              |          | 22<br>27<br>30<br>37<br>38<br>39<br>42<br>43<br>46<br>50<br>65<br>72<br>74<br>78<br>83<br>97                         |



|      |               | Description |                                                                                                                                              |
|------|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date          | Page        | Summary                                                                                                                                      |
| 1.10 | Oct. 14, 2020 | 126         | 3.3 Table 3.3 Comparative Listing of 100-Pin Package Pin<br>Functions (RX72T: Without PGA Pseudo-Differential Input<br>and USB Pins) revised |
|      |               | 131         | 4.1.4 General I/O Ports deleted                                                                                                              |
|      |               | 132         | 4.2.1 added and 4.2.4 revised                                                                                                                |
|      |               | 133, 134    | 4.2.11, 4.2.13, 4.2.16, and 4.2.17 added                                                                                                     |
|      |               | 135         | 4.2.22, 4.2.23, and 4.2.25 added                                                                                                             |
|      |               | 135, 136    | 4.2.26 to 4.2.28, 4.2.30, 4.2.31, and 4.2.33 added                                                                                           |
|      |               | 136         | 4.2.34 and 4.2.35 added                                                                                                                      |
|      |               | 137         | 4.2.39 Table 4.1 Comparison of FCU and FACI Command Specifications revised                                                                   |
|      |               | 138         | 5 Reference Documents revised                                                                                                                |
|      |               | 139         | Related Technical Updates revised                                                                                                            |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.)

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
   "Standard": Computers: office computing and using an and using a standard and a standa
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.