# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M16C/62P, M32C/84 Group

## Differences between M16C/62P and M32C/84

#### 1. Abstract

The following document describes differences between M16C/62P 128-pin version and M32C/84 144-pin version. Refer to each device's hardware manual or software manual for details.

## 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: M16C/62P 128-pin version, M32C/84 144-pin version



## 3. Differences Outline

## 3.1 Differences Outline of Functions

Table 3.1.1 lists the differences of functions.

Table 3.1.1 Differences of Functions (1)

| Item                             | M16C/62P                                                                                                                                                                           | M32C/84                                                                                                                                                                                                       |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Basic Instructions               | 91 instructions                                                                                                                                                                    | 108 instructions                                                                                                                                                                                              |
| Minimum Instruction              | 41.7ns(f(BCLK) = 24MHz, VCC1 = 3.0 V to 5.5 V)                                                                                                                                     | 31.3ns(f(BCLK) = 32MHz, VCC1 = 4.2 V to 5.5 V)                                                                                                                                                                |
| Execution Time                   | 100ns(f(BCLK) = 10MHz, VCC1 = 2.7 V to 5.5 V)                                                                                                                                      | 41.7ns(f(BCLK) = 24MHz, VCC1 = 3.0 V to 5.5 V)                                                                                                                                                                |
| Address Space                    | 1-Mbyte (Available to 4 Mbytes by memory space expansion function)                                                                                                                 | 16-Mbyte                                                                                                                                                                                                      |
| I/O Port                         | I/O Port: 113, Input Port: 1                                                                                                                                                       | I/O Port: 123, Input Port: 1                                                                                                                                                                                  |
| Intelligent I/O                  | N/A                                                                                                                                                                                | Time measurement function: 16 bits x 8 channels Waveform generating function: 16 bits x 8 channels Communication function (Clock synchronous serial I/O, Clock asynchronous serial I/O, HDLC data processing) |
| Serial Interface                 | 3 channels Clock synchronous serial I/O Clock asynchronous serial I/O I <sup>2</sup> C bus, IEBus <sup>(2)</sup> 2 channels Clock synchronous serial I/O                           | 5 channels Clock synchronous serial I/O Clock asynchronous serial I/O I <sup>2</sup> C bus IEBus (optional) (2) (3)                                                                                           |
| CAN Module                       | N/A                                                                                                                                                                                | 1 channels                                                                                                                                                                                                    |
| A/D Converter                    | 10-bit A/D converter: 1 circuit, 26 channels                                                                                                                                       | 10-bit A/D converter: 1 circuit, 34 channels                                                                                                                                                                  |
| DMAC                             | 2 channels                                                                                                                                                                         | 4 channels                                                                                                                                                                                                    |
| DMAC II                          | N/A                                                                                                                                                                                | Available                                                                                                                                                                                                     |
| X/Y Converter                    | N/A                                                                                                                                                                                | 16 bits x 16 bits                                                                                                                                                                                             |
| Interrupt                        | 29 internal and 8 external sources, 4 software sources                                                                                                                             | 38 internal and 8 external sources, 5 software sources                                                                                                                                                        |
| Oscillation Stop Detect Function | Stop detection of main clock oscillation, re-oscillation detection function                                                                                                        | Stop detection of main clock oscillation                                                                                                                                                                      |
| Supply Voltage                   | VCC1 = 3.0 V to 5.5 V, VCC2 = 2.7 V to VCC1<br>(f(BCLK) = 24MHz)<br>VCC1 = 2.7 V to 5.5 V, VCC2 = 2.7 V to VCC1<br>(f(BCLK) = 10MHz)                                               | VCC1 = 4.2 V to 5.5 V, VCC2 = 3.0 V to VCC1<br>(f(BCLK) = 32MHz)<br>VCC1 = 3.0 V to 5.5 V, VCC2 = 3.0 V to VCC1<br>(f(BCLK) = 24MHz)                                                                          |
| Power Consumption                | 14mA(VCC1 = VCC2 = 5 V, f(BCLK) = 24MHz)<br>8mA(VCC1 = VCC2 = 3 V, f(BCLK) = 10MHz)<br>2.0μA(VCC1 = VCC2 = 5 V, f(XCIN) = 32kHz, wait mode)<br>0.8μA(VCC1 = VCC2 = 5 V, stop mode) | 28mA(VCC1 = VCC2 = 5 V, f(BCLK) = 32MHz) 22mA(VCC1 = VCC2 = 3.3 V, f(BCLK) = 24MHz) 10μA(VCC1 = VCC2 = 5 V, f(BCLK) = 32kHz, wait mode) 0.8μA(VCC1 = VCC2 = 5 V, stop mode)                                   |
| Program and Erase<br>Endurance   | 100 times (all area) or 1,000 times (user ROM area without block A and block 1) / 10,000 times (block A, block 1)                                                                  | 100 times (all area)                                                                                                                                                                                          |

#### NOTES:

- 1. Refer to hardware manual for Electrical Characteristics and details.
- 2. IEBus is a trademark of NEC Electronics Corporation.
- 3. Please contact a Renesas sales office for optional features.



## 3.2 Differences of Pin Characteristics

Tables 3.2.1 and 3.2.2 list the differences of pin characteristics.

Table 3.2.1 Differences of Pin Characteristics (1/2)

| Table 3.2.1 Differences of Pir   | . ,                                                          |                                       |
|----------------------------------|--------------------------------------------------------------|---------------------------------------|
| M16C/62P                         | M32C/84                                                      | Differences from M16C/62P             |
| P9_7/SIN4/ADTRG                  | P9_7/RXD4/SCL4/STXD4/ADTRG                                   | Add RXD4/SCL4/STXD4<br>Delete SIN4    |
| P9_6/SOUT4/ANEX1                 | P9_6/TXD4/SDA4/SRXD4/ ANEX1                                  | Add TXD4/SDA4/SRXD4<br>Delete SOUT4   |
| P9_4/TB4IN/DA1                   | P9_4/TB4IN/CTS4/RTS4/SS4/DA1                                 | Add CTS4/RTS4/SS4                     |
| P9_3/TB3IN/DA0                   | P9_3/TB3IN/CTS3/RTS3/SS3/DA0                                 | Add CTS3/RTS3/SS3                     |
| P9_2/TB2IN/SOUT3                 | P9_2/TB2IN/TXD3/SDA3/SRXD3                                   | Add TXD3/SDA3/SRXD3<br>Delete SOUT3   |
| P9_1/TB1IN/SIN3                  | P9_1/TB1IN/RXD3/SCL3/STXD3                                   | Add RXD3/SCL3/STXD3<br>Delete SIN3    |
| P14_1                            | P14_1/INPC1_5/OUTC1_5                                        | Add INPC1_5/OUTC1_5                   |
| P14_0                            | P14_0/INPC1_4/OUTC1_4                                        | Add INPC1_4/OUTC1_4                   |
| P8_4/INT2/ZP                     | P8 4/INT2                                                    | ZP is shared with INT2                |
| P8_3/INT1                        | P8_3/INT1/CAN0IN                                             | Add CANOIN                            |
| P8_2/INT0                        | P8_2/INT0/CAN0OUT                                            | Add CAN0OUT                           |
| P8_1/TA4IN/ <del>U</del>         | P8_1/TA4IN/Ū/INPC1_5/OUTC1_5                                 | Add INPC1_5/OUTC1_5                   |
| P8_0/TA4OUT/U                    | P8 0/TA40UT/U/ISRXD0                                         | Add ISRXD0                            |
| P7_7/TA3IN                       | P7_7/TA3IN/CAN0IN/INPC1_4/OUTC1_4/ISCLK0                     | Add CAN0IN/INPC1_4/OUTC1_4/ISCLK0     |
| _                                |                                                              |                                       |
| P7_6/TA3OUT                      | P7_6/TA3OUT/ CAN0OUT/INPC1_3/<br>OUTC1_3/ISTXD0              | Add CAN0OUT/INPC1_3/OUTC1_3/ISTXD0    |
| P7_5/TA2IN/W                     | P7_5/TA2IN/W/INPC1_2/OUTC1_2/ISRXD1/BE1IN                    | Add INPC1_2/OUTC1_2/ISRXD1/BE1IN      |
| P7_4/TA2OUT/W                    | P7_4/TA2OUT/W/ INPC1_1/OUTC1_1/ISCLK1                        | Add INPC1_1/OUTC1_1/ISCLK1            |
| P7_3/TA1IN/V/CTS2/RTS2           | P7_3/TA1IN/V/CTS2/RTS2/SS2/INPC1_0/<br>OUTC1_0/ISTXD1/BE1OUT | Add SS2/INPC1_0/OUTC1_0/ISTXD1/BE1OUT |
| P7_1/TA0IN/TB5IN/RXD2/SCL2       | P7_1/TB5IN/TA0IN/RXD2/SCL2/STXD2/<br>INPC1_7/OUTC1_7         | Add STXD2/INPC1_7/OUTC1_7/            |
| P7_0/TA0OUT/TXD2/SDA2            | P7_0/TA0OUT/TXD2/SDA2/SRXD2/<br>INPC1_6/OUTC1_6              | Add SRXD2/INPC1_6/OUTC1_6             |
| P6_7/TXD1/SDA1                   | P6_7/TXD1/SDA1/SRXD1                                         | Add SRXD1                             |
| P6_6/RXD1/SCL1                   | P6_6/RXD1/SCL1/STXD1                                         | Add STXD1                             |
| P6_4/CTS1/RTS1/CTS0/CLKS1        | P6_4/CTS1/RTS1/SS1                                           | Add SS1                               |
| DE 2/TVD0/EDA0                   | DE 2/TYD0/CD40/CDYD0                                         | Delete CTS0/CLKS1                     |
| P6_3/TXD0/SDA0<br>P6_2/RXD0/SCL0 | P6_3/TXD0/SDA0/SRXD0<br>P6_2/RXD0/SCL0/STXD0                 | Add SRXD0<br>Add STXD0                |
| P6_0/CTS0/RTS0                   | P6 0//CTS0/RTS0/SS0                                          | Add SS0                               |
| P5 7/RDY/CLKOUT                  | P5_7/RDY                                                     | Delete CLKOUT                         |
| P5 4/HLDA                        | P5 4/HLDA/ALE                                                | Add ALE                               |
| P5_3/BCLK                        | P5_3/CLKOUT/BCLK/ALE                                         | Add CLKOUT/ALE                        |
| P4_7/ <del>CS3</del>             | P4_7/CS0/A23                                                 | Add CS0/A23                           |
| 14_77633                         | 14_1/030/A23                                                 | Delete CS3                            |
| D4 0/000                         | D4 0/004/400                                                 |                                       |
| P4_6/CS2                         | P4_6/CS1/A22                                                 | Add CS1/A22                           |
|                                  |                                                              | Delete CS2                            |
| P4_5/CS1                         | P4_5/CS2/A21                                                 | Add CS2/A21                           |
|                                  |                                                              | Delete CS1                            |
| P4_4/CS0                         | P4_4/ <del>CS3</del> /A20                                    | Add CS3/A20 Delete CS0                |
| P3_7/A15                         | P3_7/A15(/D15)                                               | Add /D15                              |
| P3_6/A14                         | P3_6/A14(/D14)                                               | Add /D14                              |
| P3_5/A13                         | P3_5/A13(/D13)                                               | Add /D13                              |
| P3_4/A12                         | P3_4/A12(/D12)                                               | Add /D12                              |
| P3_3/A11<br>P3_2/A10             | P3_3/A11(/D11)<br>P3_2/A10(/D10)                             | Add /D11<br>Add /D10                  |
| P3_1/A9                          | P3_2/A10(/D10)<br>P3_1/A9(/D9)                               | Add /D10<br>Add /D9                   |
| 1 3_1/A3                         | (פטו/שמו/סם)                                                 | מטו מטח                               |



Table 3.2.2 Differences of Pin Characteristics (2/2)

| M16C/62P              | M32C/84                             | Differences from M16C/62P         |
|-----------------------|-------------------------------------|-----------------------------------|
| P3_0/A8(/-/D7)        | P3_0/A8(/D8)                        | Add /D8                           |
|                       |                                     | Delete /-/D7                      |
| P2_7/AN2_7/A7(/D7/D6) | P2_7/AN2_7/A7(/D7)                  | Delete /D6                        |
| P2_6/AN2_6/A6(/D6/D5) | P2_6/AN2_6/A6(/D6)                  | Delete /D5                        |
| P2_5/AN2_5/A5(/D5/D4) | P2_5/AN2_5/A5(/D5)                  | Delete /D4                        |
| P2_4/AN2_4/A4(/D4/D3) | P2_4/AN2_4/A4(/D4)                  | Delete /D3                        |
| P2_3/AN2_3/A3(/D3/D2) | P2_3/AN2_3/A3(/D3)                  | Delete /D2                        |
| P2_2/AN2_2/A2(/D2/D1) | P2_2/AN2_2/A2(/D2)                  | Delete /D1                        |
| P2_1/AN2_1/A1(/D1/D0) | P2_1/AN2_1/A1(/D1)                  | Delete /D0                        |
| P2_0/AN2_0/A0(/D0/-)  | P2_0/AN2_0/A0(/D0)                  | Delete /-                         |
| P11_7                 | -                                   | Only M16C/62P                     |
| P11_6                 |                                     |                                   |
| P11_5                 |                                     |                                   |
| P11_3                 | P11_3/INPC1_3/OUTC1_3               | Add INPC1_3/OUTC1_3               |
| P11_2                 | P11_2/INPC1_2/OUTC1_2/ISRXD1/BE1IN  | Add INPC1_2/OUTC1_2/ISRXD1/BE1IN  |
| P11_1                 | P11_1/INPC1_1/OUTC1_1/ISCLK1        | Add INPC1_1/OUTC1_1/ISCLK1        |
| P11_0                 | P11_0/INPC1_0/OUTC1_0/ISTXD1/BE1OUT | Add INPC1_0/OUTC1_0/ISTXD1/BE1OUT |
| -                     | P14_6                               | Only M32C/84                      |
|                       | P14_5                               |                                   |
|                       | P14_4                               |                                   |
|                       | P14_3/INPC1_7/OUTC1_7               |                                   |
|                       | P14_2/INPC1_6/OUTC1_6               |                                   |
|                       | P15_7/AN15_7                        |                                   |
|                       | P15_6/AN15_6                        |                                   |
|                       | P15_5/AN15_5                        |                                   |
|                       | P15_4/AN15_4                        |                                   |
|                       | P15_3/AN15_3                        |                                   |
|                       | P15_2/ISRXD0/AN15_2                 |                                   |
|                       | P15 1/ISCLK0/AN15 1                 |                                   |
|                       | P15 0/ISTXD0/AN15 0                 |                                   |



#### 4. Detailed Differences

## 4.1 Differences of CPU Functions

Table 4.1.1 lists the differences of Instructions, Table 4.1.2 lists the differences of CPU registers, and Table 4.1.3 lists the differences of register banks.

Table 4.1.1 Differences of Instructions

| Item                    | M16C/62P                             | M32C/84                             |
|-------------------------|--------------------------------------|-------------------------------------|
| Additional Instructions | -                                    | ADDX, BITINDEX, BRK2,               |
|                         |                                      | CLIP, CMPX, EXTZ, FREIT,            |
|                         |                                      | INDEXcnd, MAX, MIN,                 |
|                         |                                      | MOVX, MULEX, SCcnd,                 |
|                         |                                      | SCMPU, SHANC, SHLNC, SIN,           |
|                         |                                      | SMOVU, SOUT, SUBX                   |
| Deleted Instructions    | -                                    | LDE (use MOV instruction)           |
|                         |                                      | STE (use MOV instruction)           |
|                         |                                      | LDINTB (use LDC #IMM, INTB)         |
| Bit Operation           | Register bit 0 to 15 can be operated | Register bit 0 to 7 can be operated |
|                         | BSET bit, R0 (bit 0 to 15)           | BSET bit, R0L (bit 0 to 7)          |
|                         | ,                                    | BSET bit, R0H (bit 0 to 7)          |

Table 4.1.2 Differences of Bit Length

| Internal register                        | M16C/62P             | M32C/84 |        |
|------------------------------------------|----------------------|---------|--------|
| Address register                         | A0, A1               | 16 bit  | 24 bit |
| Static base register                     | SB                   |         |        |
| Frame base register                      | FB                   |         |        |
| User stack pointer                       | USP                  | ]       |        |
| Interrupt stack pointer                  | ISP                  | ]       |        |
| Interrupt table register                 | INTB                 | 20 bit  | 24 bit |
|                                          | INTBL                | 16 bit  | -      |
|                                          | INTBH                | 4 bit   | -      |
| Program counter                          | PC                   | 20 bit  | 24 bit |
| High-speed interrupt register            | SVF                  | -       | 16 bit |
|                                          | SVP                  | -       | 16 bit |
|                                          | VCT                  | -       | 24 bit |
| DMAC associated register                 | DMD0, DMD1           | -       | 8 bit  |
| (When using three or more DMAC channels, | DCT0, DCT1,          | -       | 16 bit |
| Register bank 1 and high-speed interrupt | DCT2(R0), DCT3(R1)   |         |        |
| register are extended for use as DMAC    | DRC0, DRC1,          | -       | 16 bit |
| register)                                | DRC2(R2), DRC3(R3)   |         |        |
|                                          | DMA0, DMA1,          | -       | 24 bit |
|                                          | DMA2(A0), DMA3(A1)   |         |        |
|                                          | DRA0, DRA1,          | -       | 24 bit |
|                                          | DRA2(SVP), DRA3(VCT) |         |        |
|                                          | DSA0, DSA1,          | -       | 24 bit |
|                                          | DSA2(SB), DSA3(FB)   |         |        |

Table 4.1.3 Differences of Register Banks

| Table 4.1.3 Differences of Register Banks |      |                 |                 |  |  |  |  |
|-------------------------------------------|------|-----------------|-----------------|--|--|--|--|
| Internal regi                             | ster | M16C/62P        | M32C/84         |  |  |  |  |
| Static base register                      | SB   | Register bank 0 | Register bank 0 |  |  |  |  |
|                                           |      |                 | Register bank 1 |  |  |  |  |



#### 4.2 Differences of Reset

There are five kinds of reset which are hardware reset 1, low voltage detection reset (hardware reset 2), software reset, watchdog timer reset, and oscillation stop detection reset (only M16C/62P). Some of SFR maintain values set before reset, even after each reset has been performed. Table 4.2.1 lists details.

Table 4.2.1 Register Maintaining Values Even after Reset

| Kind of reset                                  | Register | Value after reset                                                                                                                         |                                           |  |
|------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|
|                                                |          | M16C/62P                                                                                                                                  | M32C/84                                   |  |
| Hardware reset 1                               | PUR1     | Varies according to CNVSS level<br>00h (CNVSS pin "L")<br>02h (CNVSS pin "H")                                                             | Initialized regardless of the CNVSS level |  |
|                                                | WDC      | WDC5 bit is not initialized                                                                                                               |                                           |  |
| Low voltage detection reset (Hardware reset 2) | PUR1     | Varies according to CNVSS level 00h (CNVSS pin "L") 02h (CNVSS pin "H")  Initialized regardless of CNVSS level                            |                                           |  |
|                                                | WDC      | WDC5 bit is not initialized                                                                                                               |                                           |  |
| Software reset                                 | PM0      | Bits PM01 and PM00 are not initialize                                                                                                     | d                                         |  |
|                                                | VCR1     | Not initialized                                                                                                                           | Initialized                               |  |
|                                                | VCR2     | Not initialized                                                                                                                           | Initialized                               |  |
|                                                | PUR1     | Varies according to the value of<br>registers PM01 and PM00<br>00h (PM01, PM00 = 00b)<br>02h (PM01, PM00 = 01b)<br>02h (PM01, PM00 = 11b) | Initialized regardless of the CNVSS level |  |
|                                                | TCSPR    | -                                                                                                                                         | Not initialized                           |  |
|                                                | WDC      | WDC5 bit is not initialized                                                                                                               |                                           |  |
| Watchdog timer reset                           | PM0      | Bits PM01 and PM00 are not initialized                                                                                                    |                                           |  |
|                                                | VCR1     | Not initialized                                                                                                                           | Initialized                               |  |
|                                                | VCR2     | Not initialized                                                                                                                           | Initialized                               |  |
|                                                | PUR1     | Varies according to the value of<br>registers PM01 and PM00<br>00h (PM01, PM00 = 00b)<br>02h (PM01, PM00 = 01b)<br>02h (PM01, PM00 = 11b) | Initialized regardless of the CNVSS level |  |
|                                                | TCSPR    | -                                                                                                                                         | Not initialized                           |  |
|                                                | WDC      | WDC5 bit is not initialized                                                                                                               | •                                         |  |
| Oscillation stop detection reset               | PM0      | Bits PM01 and PM00 are not initialized                                                                                                    | -                                         |  |
|                                                | CM2      | Bits CM20, CM21 and CM27 are not initialized                                                                                              | -                                         |  |
|                                                | VCR1     | Not initialized                                                                                                                           | -                                         |  |
|                                                | VCR2     | Not initialized                                                                                                                           | -                                         |  |
|                                                | PUR1     | Varies according to the value of<br>registers PM01 and PM00<br>00h (PM01, PM00 = 00b)<br>02h (PM01, PM00 = 01b)<br>02h (PM01, PM00 = 11b) | -                                         |  |
|                                                |          |                                                                                                                                           |                                           |  |

## 4.3 Differences of Low Voltage Detection Circuit

Table 4.3.1 lists the differences of low voltage detection circuit associated SFR.

Table 4.3.1 Differences of Low Voltage Detection Circuit associated SFR

| Symbol  | Ado      | Iress   | bit | Differ                         | rences                              |
|---------|----------|---------|-----|--------------------------------|-------------------------------------|
| Symbol  | M16C/62P | M32C/84 | DIL | M16C/62P                       | M32C/84                             |
| VCR1    | 0019h    | 001Bh   | -   | Different address              |                                     |
| VCR2    | 001Ah    | 0017h   | -   | Different address              |                                     |
| D4INT   | 001Fh    | 002Fh   | 1   | STOP Mode Deactivation Control | STOP/WAIT Mode Deactivation Control |
| D4IIN I | 001111   | 002F11  | 6-7 | Nothing is assigned.           | Reserved bit                        |



#### 4.4 Differences of Processor Mode

Table 4.4.1 lists the differences of processor mode associated SFR.

Table 4.4.1 Differences of Processor Mode associated SFR

| Symbol | Add      | dress   |     | Diff                               | erences                    |
|--------|----------|---------|-----|------------------------------------|----------------------------|
|        | M16C/62P | M32C/84 | bit | M16C/62P                           | M32C/84                    |
| PM0    | 0004h    | 0004h   | 6   | Ports P4_0 to P4_3 Function Select | Reserved bit               |
|        |          |         | 7   | BCLK Output Disable                | BCLK Output Disable        |
| PM1    | 0005h    | 0005h   | 0   | CS2 Area Switch                    | External Memory Space Mode |
|        |          |         | 1   | Ports P3_7 to P3_4 Function Select |                            |
|        |          |         | 2   | Watchdog Timer Function Select     | Internal Memory Wait       |
|        |          |         | 3   | Internal Reserved Area Expansion   | SFR Area Wait              |
|        |          |         | 4-5 | Memory Area Expansion              | ALE Pin Select             |
|        |          |         | 7   | Wait Bit                           | Reserved bit               |

#### 4.5 Differences of Bus

Table 4.5.1 lists the Differences of bus, Table 4.5.2 lists the Differences of bus setting, Table 4.5.3 lists the Differences of bus control pin, and Table 4.5.4 lists the Differences of bus associated SFR.

Table 4.5.1 Differences of Bus

| Item                    | M16C/62P M32C/84                                             |                                  |
|-------------------------|--------------------------------------------------------------|----------------------------------|
| Address space           | 1-Mbyte / 4-Mbyte (refer to memory space expansion function) | 16-Mbyte                         |
| Address bus width       | 12 bit / 16bit / 20bit                                       | 24 bit fixed                     |
| External Area wait      | 1 to 3 waits                                                 | 1 to 7 waits                     |
| Recovery Cycle Addition | N/A                                                          | Available                        |
| Page Mode               | N/A                                                          | Available (Only ROMless version) |
| SFR Area wait number    | 1 wait / 2 waits (at PLL operation)                          | 1 wait / 2 waits                 |

Table 4.5.2 Differences of Bus Setting

| Item                    | M16C/62P                                 | M32C/84                                       |
|-------------------------|------------------------------------------|-----------------------------------------------|
| Address bus width       | PM06 bit in the PM0 register             | -                                             |
|                         | PM11 bit in the PM1 register             |                                               |
| Data bus width          | Set bus width in all area                | Set bus width per external space              |
|                         | BYTE pin                                 | Bits DS0 to DS3 in the DS register            |
|                         | "H": 8 bit bus width                     | 0:8 bit bus width                             |
|                         | "L" : 16 bit bus width                   | 1 : 16 bit bus width                          |
|                         |                                          | Set bus width after reset                     |
|                         |                                          | Only the external space 3 is set by BYTE pin. |
|                         |                                          | BYTE pin                                      |
|                         |                                          | "H": 8 bit bus width                          |
|                         |                                          | "L" : 16 bit bus width                        |
| Chip select signal      | Csi bit (i = 0 to 3) in the CSR register | Bits PM10 and PM11 in the PM1 register        |
| SFR Area wait number    | PM20 bit in the PM2 register             | PM13 bit in the PM1 register                  |
| External Area wait      | CsiW bit in the CSR register             | Bits EWCRi00 to EWCRi04 in the EWCRi register |
|                         | Bits CSEi0 and CSEi1 in the CSE register | (i = 0 to 3)                                  |
| Recovery Cycle Addition | -                                        | EWCRi06 bit in the EWCRi register             |
| BCLK output             | PM07 bit in the PM0 register             | PM07 bit in the PM0 register                  |
|                         |                                          | Bits CM00 and CM01 in the CM0 register        |



Table 4.5.3 Differences of Bus associated Pin

| Pin name                   | M16C/62P        | M32C/84          |
|----------------------------|-----------------|------------------|
| ALE                        | P5_6            | P5_6             |
|                            |                 | P5_4/HLDA        |
|                            |                 | P5_3/CLKOUT/BCLK |
| CS0                        | P4_4            | P4_7/A23         |
| CS1                        | P4_5            | P4_6/A22         |
| CS2                        | P4_6            | P4_5/A21         |
| CS3                        | P4_7            | P4_4/A20         |
| Multiplexed bus associated | P3_7/A15        | P3_7/A15(/D15)   |
|                            | P3_6/A14        | P3_6/A14(/D14)   |
|                            | P3_5/A13        | P3_5/A13(/D13)   |
|                            | P3_4/A12        | P3_4/A12(/D12)   |
|                            | P3_3/A11        | P3_3/A11(/D11)   |
|                            | P3_2/A10        | P3_2/A10(/D10)   |
|                            | P3_1/A9         | P3_1/A9(/D9)     |
|                            | P3_0/A8(/-/D7)  | P3_0/A8(/D8)     |
|                            | P2_7/A7(/D7/D6) | P2_7/A7(/D7)     |
|                            | P2_6/A6(/D6/D5) | P2_6/A6(/D6)     |
|                            | P2_5/A5(/D5/D4) | P2_5/A5(/D5)     |
|                            | P2_4/A4(/D4/D3) | P2_4/A4(/D4)     |
|                            | P2_3/A3(/D3/D2) | P2_3/A3(/D3)     |
|                            | P2_2/A2(/D2/D1) | P2_2/A2(/D2)     |
|                            | P2_1/A1(/D1/D0) | P2_1/A1(/D1)     |
|                            | P2_0/A0(/D0/-)  | P2_0/A0(/D0)     |
|                            |                 |                  |

Table 4.5.4 Differences of Bus associated SFR

| Symbol | Address  |         | L :4 | Differences   |              |
|--------|----------|---------|------|---------------|--------------|
| Symbol | M16C/62P | M32C/84 | bit  | M16C/62P      | M32C/84      |
| CSR    | 0008h    | -       | -    | Only M16C/62P | -            |
| CSE    | 001Bh    | -       | -    | Only M16C/62P | -            |
| DBR    | 000Bh    | -       | -    | Only M16C/62P | -            |
| DS     | -        | 000Bh   | -    | -             | Only M32C/84 |
| EWCR0  | -        | 0048h   | -    | -             | Only M32C/84 |
| EWCR1  | -        | 0049h   | -    | -             | Only M32C/84 |
| EWCR2  | -        | 004Ah   | -    | -             | Only M32C/84 |
| EWCR3  | -        | 004Bh   | -    | -             | Only M32C/84 |
| PWCR0  | -        | 004Ch   | -    | -             | Only M32C/84 |
| PWCR1  | -        | 004Dh   | -    | -             | Only M32C/84 |



#### 4.6 Differences of Clock

Table 4.6.1 lists the Differences of clock, Table 4.6.2 lists the Differences of clock associated setting, Table 4.6.3 lists the Differences of clock associated pin, and Table 4.6.4 lists the Differences of clock associated SFR.

Table 4.6.1 Differences of Clock

| Item                                    | M16C/62P                                        | M32C/84                                                     |
|-----------------------------------------|-------------------------------------------------|-------------------------------------------------------------|
| XIN-XOUT Drive Capacity                 | Enable to switch                                | Unable to switch                                            |
| Main Clock Division                     | Select from no division, 2, 4, 8, 16 division   | Select from no division, 2, 3, 4, 6, 8, 10, 12, 14, 16      |
|                                         |                                                 | division                                                    |
| Peripheral Function Clock               | f1, <u>f2<sup>(1)</sup></u> , f8, f32,          | f1, f8, <u>f32<sup>(2)</sup></u> , <u>f2n<sup>(3)</sup></u> |
|                                         | f1SIO, f2SIO, f8SIO, f32SIO                     | fAD,                                                        |
|                                         | fAD,                                            | fc32,                                                       |
|                                         | fc32                                            | fCAN                                                        |
| PLL Multiplying Factor                  | Multiply-by-2/ Multiply-by-4/ Multiply-by-6/    | Divide-by-2 or Divide-by-3 after Multiply-by-6,             |
|                                         | Multiply-by-8                                   | Multiply-by-8                                               |
| Operations when Oscillation Stop        | Oscillation Stop Detection Reset/               | Oscillation Stop Detection Interrupt                        |
|                                         | Oscillation Stop, Re-oscillation Stop Interrupt |                                                             |
| Oscillation Stop Detect Function        | Detect Oscillation Stop, Re-oscillation         | Detect Oscillation Stop                                     |
| Wait mode, Stop mode                    | Exiting procedure is different between M16C/62P | and M32C/84.                                                |
| Transition from low-speed mode or       | Enable                                          | Disable                                                     |
| low-power mode to stop mode             |                                                 |                                                             |
| Transition from on-chip oscillator mode |                                                 |                                                             |
| to stop mode                            |                                                 |                                                             |

The underlined items represent the differences between the two MCUs.

#### NOTES:

- 1. f1 or f2 is selected as a count source of the timers A and B and as an operating clock of the serial I/O by setting PCLKR register.
- 2. f32 is not selected as a count source of the timers but is selected for the CLKOUT pin output.
- 3. f2 is not used in M32C/84 and f2n is used as the clock (n = 0 to 15, (n = 0 : no division)).

#### Table 4.6.2 Differences of Clock associated Setting

| Item                                  | M16C/62P                               | M32C/84                           |
|---------------------------------------|----------------------------------------|-----------------------------------|
| XIN-XOUT Drive Capacity               | CM15 bit in the CM1 register           | -                                 |
| Main Clock Division                   | CM06 bit in the CM0 register           | Bits MCD0 to MCD4 in MCD register |
|                                       | Bits CM16 and CM17 in the CM1 register |                                   |
| PLL Multiplying Factor                | PLC0 register                          | PLC0 register                     |
|                                       |                                        | PLC1 register                     |
| Operation Select (when an oscillation | CM27 bit in the CM2 register           | -                                 |
| stop)                                 |                                        |                                   |

#### Table 4.6.3 Differences of Clock associated Pin

| Pin name | M16C/62P | M32C/84 |
|----------|----------|---------|
| CLKOUT   | P5_7     | P5_3    |



## Table 4.6.4 Differences of Clock associated SFR

| Symbol Address |          | dress   | bit | Differences                                       |                                   |  |
|----------------|----------|---------|-----|---------------------------------------------------|-----------------------------------|--|
|                | M16C/62P | M32C/84 |     | M16C/62P                                          | M32C/84                           |  |
| CM0            | 0006h    | 0006h   | 6   | Main Clock Division Select 0                      | Watchdog Timer Function Select    |  |
| CM1            | 0007h    | 0007h   | 1   | System Clock Select 1                             | Reserved bit                      |  |
|                |          |         | 5   | XIN-XOUT Drive Capacity Select Bit                | Reserved bit                      |  |
|                |          |         | 6   | Main Clock Division Select                        | Reserved bit                      |  |
|                |          |         | 7   |                                                   | CPU Clock Select Bit 1            |  |
| CM2            | 000Ch    | 000Dh   | 0   | Oscillation Stop, Re-Oscillation Detection Enable | Oscillation Stop Detection Enable |  |
|                |          |         | 1   | System Clock Select 2                             | CPU Clock Select Bit 2            |  |
|                |          |         | 2   | Oscillation Stop, Re-Oscillation Detection Flag   | Oscillation Stop Detection Flag   |  |
|                |          |         | 6   | Nothing is assigned.                              | Reserved bit                      |  |
|                |          |         | 7   | Operation Select (when an oscillation stop,       | Reserved bit                      |  |
|                |          |         |     | re-oscillation is detected)                       |                                   |  |
| MCD            | -        | 000Ch   | -   | -                                                 | Only M32C/84                      |  |
| PCLKR          | 025Eh    | -       | -   | Only M16C/62P                                     | -                                 |  |
| PLC0           | 001Ch    | 0026h   | 0-2 | PLL Multiplying Factor Select                     | PLL Multiplying Factor Select     |  |
|                |          |         |     | (Multiply-by-2, 4, 6, 8)                          | (Multiply-by-6, 8)                |  |
| PLC1           | -        | 0027h   | -   | -                                                 | Only M32C/84                      |  |
| PM2            | 001Eh    | 0013h   | 0   | Specifying Wait when Accessing SFR at PLL         | Reserved bit                      |  |
|                |          |         |     | Operation                                         |                                   |  |
|                |          |         | 4   | Reserved bit                                      | CPU Clock Select 3                |  |
|                |          |         | 5   | Nothing is assigned.                              | CAN Clock Select                  |  |
|                |          |         | 6-7 | Nothing is assigned.                              | f2n Count source Select           |  |
| TCSPR          | -        | 035Fh   | -   | -                                                 | Only M32C/84                      |  |



#### 4.7 Differences of Protection

Table 4.7.1 lists the differences of protection associated SFR.

Table 4.7.1 Differences of Protection associated SFR

| Table 4.7.1 Differences of Frotection associated of IX |          |         |     |                                                                                                                                                      |                                                                                                                                                   |  |  |
|--------------------------------------------------------|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol                                                 | Address  |         | bit | Differences                                                                                                                                          |                                                                                                                                                   |  |  |
|                                                        | M16C/62P | M32C/84 |     | M16C/62P                                                                                                                                             | M32C/84                                                                                                                                           |  |  |
| PRCR                                                   | 000Ah    | 000Ah   | 1   | Protect 0 Enables writing to registers CM0, CM1, CM2, PLC0, and PCLKR  Protect 1 Enables writing to registers PM0, PM1, PM2, TB2SC, INVC0, and INVC1 | Protect 0 Enables writing to registers CM0, CM1, CM2, MCD, PLC0, and PLC1  Protect 1 Enables writing to registers PM0, PM1, PM2, INVC0, and INVC1 |  |  |
|                                                        |          |         | 2   | Protect 2 Enables writing to registers PD9, S3C, and S4C                                                                                             | Protect 2 Enables writing to registers PD9 and PS3                                                                                                |  |  |

The underlined items represent the differences between the two MCUs.

## 4.8 Differences of Interrupt

Table 4.8.1 lists the differences of interrupt and Tables 4.8.2 and 4.8.3 list the differences of interrupt associated SFR. The re-locatable vector tables and the interrupt priority level select circuits are different.

Table 4.8.1 Differences of Interrupt

| Item                    | M16C/62P                  | M32C/84                   |
|-------------------------|---------------------------|---------------------------|
| High-speed interrupt    | N/A                       | Available                 |
| Address match interrupt | Can be set in 4 addresses | Can be set in 8 addresses |

Table 4.8.2 Differences of Interrupt associated SFR (1/2)

| Symbol  | Address  |         | bit | D                    | Differences                       |  |
|---------|----------|---------|-----|----------------------|-----------------------------------|--|
|         | M16C/62P | M32C/84 |     | M16C/62P             | M32C/84                           |  |
| AD0IC   | -        | 0073h   | -   | -                    | Only M32C/84                      |  |
| ADIC    | 004Eh    | -       | -   | Only M16C/62P        | -                                 |  |
| AIER    | 0009h    | 0009h   | 2   | Nothing is assigned. | Enables Address Match Interrupt 2 |  |
|         |          |         | 3   | Nothing is assigned. | Enables Address Match Interrupt 3 |  |
|         |          |         | 4   | Nothing is assigned. | Enables Address Match Interrupt 4 |  |
|         |          |         | 5   | Nothing is assigned. | Enables Address Match Interrupt 5 |  |
|         |          |         | 6   | Nothing is assigned. | Enables Address Match Interrupt 6 |  |
|         |          |         | 7   | Nothing is assigned. | Enables Address Match Interrupt 7 |  |
| AIER2   | 01BBh    | -       | -   | Only M16C/62P        | -                                 |  |
| BCN0IC/ | -        | 0071h   | -   | -                    | Only M32C/84                      |  |
| BCN3IC  |          |         |     |                      |                                   |  |
| BCN1IC/ | -        | 0091h   | -   | -                    | Only M32C/84                      |  |
| BCN4IC  |          |         |     |                      |                                   |  |
| BCN2IC  | -        | 008Fh   | -   | -                    | Only M32C/84                      |  |
| BCNIC   | 004Ah    | -       | -   | Only M16C/62P        | -                                 |  |
| DM0IC   | 004Bh    | 0068h   | -   | Different address    |                                   |  |
| DM1IC   | 004Ch    | 0088h   | -   | Different address    |                                   |  |
| DM2IC   | -        | 006Ah   | -   | -                    | Only M32C/84                      |  |
| DM3IC   | -        | 008Ah   | -   | -                    | Only M32C/84                      |  |



Table 4.8.3 Differences of Interrupt associated SFR (1/2)

| Symbol |             | ress        | bit | ociated SFR (1/2) Diffe                | rences                                  |
|--------|-------------|-------------|-----|----------------------------------------|-----------------------------------------|
| -      | M16C/62P    | M32C/84     |     | M16C/62P                               | M32C/84                                 |
| IFSR   | 035Fh       | 031Fh       | 6   | Interrupt Source Select (SI/O3 / TNT4) | Interrupt Source Select (UART0 / UART3) |
|        |             |             | 7   | Interrupt Source Select (SI/O4 / TNT5) | Interrupt Source Select (UART1 / UART4) |
| IFSR2A | 035Eh       | -           | -   | Only M16C/62P                          | -                                       |
| INT0IC | 005Dh       | 009Eh       | 5   | Reserved bit                           | Level / Edge Sensitive Switch Bit       |
| INT1IC | 005Eh       | 007Eh       | 5   | Reserved bit                           | Level / Edge Sensitive Switch Bit       |
| INT2IC | 005Fh       | 009Ch       | 5   | Reserved bit                           | Level / Edge Sensitive Switch Bit       |
| INT3IC | 0044h       | 007Ch       | 5   | Reserved bit                           | Level / Edge Sensitive Switch Bit       |
| INT4IC | 0049h       | 009Ah       | 5   | Reserved bit                           | Level / Edge Sensitive Switch Bit       |
| INT5IC | 0048h       | 007Ah       | 5   | Reserved bit                           | Level / Edge Sensitive Switch Bit       |
| KUPIC  | 004Dh       | 0093h       | -   | Different address                      |                                         |
| RLVL   | -           | 009Fh       | -   | -                                      | Only M32C/84                            |
| RMAD0  | 0010h-0012h | 0010h-0012h | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                  |
| RMAD1  | 0014h-0016h | 0014h-0016h | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                  |
| RMAD2  | 01B8h-01BAh | 0018h-001Ah | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                  |
| RMAD3  | 01BCh-01BEh | 001Ch-001Eh | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                  |
| RMAD4  | -           | 0028h-002Ah | -   | -                                      | Only M32C/84, Setting Range : 24 bit    |
| RMAD5  | -           | 002Ch-002Eh | -   | -                                      | Only M32C/84, Setting Range : 24 bit    |
| RMAD6  | -           | 0038h-003Ah | -   | -                                      | Only M32C/84, Setting Range : 24 bit    |
| RMAD7  | -           | 003Ch-003Eh | -   | -                                      | Only M32C/84, Setting Range : 24 bit    |
| S0RIC  | 0052h       | 0072h       | -   | Different address                      |                                         |
| S0TIC  | 0051h       | 0090h       | -   | Different address                      |                                         |
| S1RIC  | 0054h       | 0074h       | -   | Different address                      |                                         |
| S1TIC  | 0053h       | 0092h       | -   | Different address                      |                                         |
| S2RIC  | 0050h       | 006Bh       | -   | Different address                      |                                         |
| S2TIC  | 004Fh       | 0089h       | -   | Different address                      |                                         |
| S3IC   | 0049h       | -           | -   | Only M16C/62P                          | -                                       |
| S3RIC  | -           | 006Dh       | -   | -                                      | Only M32C/84                            |
| S3TIC  | -           | 008Bh       | -   | -                                      | Only M32C/84                            |
| S4RIC  | -           | 006Fh       | -   | -                                      | Only M32C/84                            |
| S4TIC  | -           | 008Dh       | -   | -                                      | Only M32C/84                            |
| S4IC   | 0048h       | -           | -   | Only M16C/62P                          | -                                       |
| TA0IC  | 0055h       | 006Ch       | -   | Different address                      |                                         |
| TA1IC  | 0056h       | 008Ch       | -   | Different address                      |                                         |
| TA2IC  | 0057h       | 006Eh       | -   | Different address                      |                                         |
| TA3IC  | 0058h       | 008Eh       | -   | Different address                      |                                         |
| TA4IC  | 0059h       | 0070h       | -   | Different address                      |                                         |
| TB0IC  | 005Ah       | 0094h       | -   | Different address                      |                                         |
| TB1IC  | 005Bh       | 0076h       | -   | Different address                      |                                         |
| TB2IC  | 005Ch       | 0096h       | -   | Different address                      |                                         |
| TB3IC  | 0047h       | 0078h       | -   | Different address                      |                                         |
| TB4IC  | 0046h       | 0098h       | -   | Different address                      |                                         |
|        |             | 0069h       |     | Different address                      | · · · · · · · · · · · · · · · · · · ·   |



## 4.9 Differences of Watchdog Timer

Table 4.9.1 lists the differences of Watchdog Timer.

Table 4.9.1 Differences of Watchdog Timer

| Item                           | M16C/62P                     | M32C/84                      |
|--------------------------------|------------------------------|------------------------------|
| Watchdog Timer Function Select | PM12 bit in the PM1 register | CM06 bit in the CM0 register |
| (selects interrupt or reset)   |                              |                              |

#### 4.10 Differences of DMAC

Table 4.10.1 lists the Differences of DMAC, Table 4.10.2 lists the differences of DMAC settings, and Table 4.10.3 lists the differences of DMAC associated SFR. DMAC associated registers are assigned to SFR in M16C/62P and are assigned to internal register and SFR in M32C/84. Therefore, DMAC settings procedures are different between M16C/62P and M32C/84.

Table 4.10.1 Differences of DMAC

| Item                     | M16C/62P                                            | M32C/84                                          |
|--------------------------|-----------------------------------------------------|--------------------------------------------------|
| DMAC-Associated register | Assigned to SFR                                     | Assigned to internal register and SFR            |
| Number of Channels       | 2 channels                                          | 4 channels                                       |
| Transfer Memory Space    | - From a given address in a 1-Mbyte space to a      | - From a given address in a 16-Mbyte space to a  |
|                          | fixed address                                       | fixed address                                    |
|                          | - From a fixed address to a given address in a      | - From a fixed address to a given address in a   |
|                          | 1-Mbyte space                                       | 16-Mbyte space                                   |
|                          | - From a fixed address to a fixed address           |                                                  |
| Number of Transfer Time  | Number set in DMAi transfer counter (i = 0 to 1) +1 | Number set in DMAi transfer counter (i = 0 to 3) |
| Interrupt Request        | When the DMAi transfer counter underflows           | When the DMAi transfer counter changes "0001h"   |
| Generation Timing        |                                                     | to "0000h"                                       |

Table 4.10.2 Differences of DMAC Settings

| Item                | M16C/62P                                            | M32C/84                                                 |
|---------------------|-----------------------------------------------------|---------------------------------------------------------|
| DMA Transfer Factor | Set bits DSEL0 to DSEL3 and DMS bit in the          | Set DSEL0 to DSEL4 bit in the DMiSL register            |
| Select              | DMiSL register                                      |                                                         |
| Transfer Mode       | DMiCON register                                     | Set DMDi register                                       |
| Source Address      | SARi register                                       | When the Source Address is fixed: DSAi register         |
| Destination Address | DARi register                                       | When the Source Address is in memory: DMAi register     |
|                     |                                                     | (Re-loaded value in repeat transfer mode is set to DRAi |
|                     |                                                     | register)                                               |
| Transfer Count      | Set (the number of transfers - 1) to TCRi register. | Set the number of transfers to DCTi register            |
|                     |                                                     | (Re-loaded value in repeat transfer mode is set to DRCi |
|                     |                                                     | register)                                               |



## Table 4.10.3 Differences of DMAC associated SFR

| Symbol | Address     |              | bit | Differences                         |                                                 |  |
|--------|-------------|--------------|-----|-------------------------------------|-------------------------------------------------|--|
|        | M16C/62P    | M32C/84      |     | M16C/62P                            | M32C/84                                         |  |
| DAR0   | 0024h-0026h | -            | -   | Only M16C/62P                       | -                                               |  |
| DAR1   | 0034h-0036h | -            | -   | Only M16C/62P                       | -                                               |  |
| DCT0   | -           | CPU internal | -   | -                                   | Only M32C/84                                    |  |
| to     |             | register     |     |                                     | DCT0 <sup>(1)</sup> , DCT1 <sup>(1)</sup>       |  |
| DCT3   |             |              |     |                                     | DCT2 <sup>(2)</sup> , DCT3 <sup>(2)</sup>       |  |
| DM0CON | 002Ch       | -            | -   | Only M16C/62P                       | -                                               |  |
| DM0SL  | 03B8h       | 0378h        | 0-3 | DMA Request Factor Select           | DMA Request Factor Select                       |  |
|        |             |              | 4   | Nothing is assigned.                |                                                 |  |
|        |             |              | 5   | Nothing is assigned.                | Software DMA Request                            |  |
|        |             |              | 6   | DMA Request Factor Expansion Select | Reserved bit                                    |  |
|        |             |              | 7   | Software DMA Request                | DMA Request                                     |  |
| DM1CON | 003Ch       | -            | -   | Only M16C/62P                       | -                                               |  |
| DM1SL  | 03BAh       | 0379h        | 0-3 | DMA Request Factor Select           | DMA Request Factor Select                       |  |
|        |             |              | 4   | Nothing is assigned.                |                                                 |  |
|        |             |              | 5   | Nothing is assigned.                | Software DMA Request                            |  |
|        |             |              | 6   | DMA Request Factor Expansion Select | Reserved bit                                    |  |
|        |             |              | 7   | Software DMA Request                | DMA Request                                     |  |
| DM2SL  | -           | 037Ah        | -   | -                                   | Only M32C/84                                    |  |
| DM3SL  | -           | 037Bh        | -   | -                                   | Only M32C/84                                    |  |
| DMA0   | -           | CPU internal | -   | -                                   | Only M32C/84                                    |  |
| to     |             | register     |     |                                     | DMA0 <sup>(1)</sup> , DMA1 <sup>(1)</sup>       |  |
| DMA3   |             |              |     |                                     | DMA2 <sup>(2)</sup> , DMA3 <sup>(2)</sup>       |  |
| DMD0   | -           | CPU internal | -   | -                                   | Only M32C/84 <sup>(1)</sup>                     |  |
| DMD1   |             | register     |     |                                     |                                                 |  |
| DRA0   | -           | CPU internal | -   | -                                   | Only M32C/84                                    |  |
| to     |             | register     |     |                                     | DRA0 <sup>(1)</sup> , DRA1 <sup>(1)</sup>       |  |
| DRA3   |             |              |     |                                     | DRA2 <sup>(1)(2)</sup> , DRA3 <sup>(1)(2)</sup> |  |
| DRC0   | -           | CPU internal | -   | -                                   | Only M32C/84                                    |  |
| to     |             | register     |     |                                     | DRC0 <sup>(1)</sup> , DRC1 <sup>(1)</sup>       |  |
| DRC3   |             |              |     |                                     | DRC2 <sup>(2)</sup> , DRC3 <sup>(2)</sup>       |  |
| DSA0   | -           | CPU internal | -   | -                                   | Only M32C/84                                    |  |
| to     |             | register     |     |                                     | DSA0 <sup>(1)</sup> , DSA1 <sup>(1)</sup>       |  |
| DSA3   |             |              |     |                                     | DSA2 <sup>(1)(2)</sup> , DSA3 <sup>(1)(2)</sup> |  |
| SAR0   | 0020h-0022h | -            | -   | Only M16C/62P                       | -                                               |  |
| SAR1   | 0030h-0032h | -            | -   | Only M16C/62P                       | -                                               |  |
| TCR0   | 0028h-0029h | -            | -   | Only M16C/62P                       | -                                               |  |
| TCR1   | 0038h-0039h | -            | -   | Only M16C/62P                       | -                                               |  |

#### NOTES:

- 1. Use the LDC instruction to set the registers.
- 2. Use the register bank 1 or the high-speed interrupt registers when DMA2 and/or DMA3 is used.



## 4.11 Differences of Timer

Table 4.11.1 lists the differences of timer and Table 4.11.2 lists the differences of timer associated SFR.

Table 4.11.1 Differences of Timer

| Item                  | M16C/62P                                   | M32C/84                           |
|-----------------------|--------------------------------------------|-----------------------------------|
| Count Source          | <u>f1/f2</u> , f8, <u>f32</u> , fc32       | <u>f1</u> , f8, <u>f2n</u> , fc32 |
| Pulse output function | MR0 bit (i = 0 to 4) in the TAiMR register | Function select register          |
| select                |                                            |                                   |

The underlined items represent the differences between the two MCUs.

Table 4.11.1 Differences of Timer associated SFR

| Symbol | Ado         | Iress       | bit | Diffe                            | erences                       |
|--------|-------------|-------------|-----|----------------------------------|-------------------------------|
|        | M16C/62P    | M32C/84     |     | M16C/62P                         | M32C/84                       |
| ONSF   | 0382h       | 0342h       | 1   | Different address                | ·                             |
| TA0    | 0386h-0387h | 0346h-0347h | 1   | Different address                |                               |
| to     | to          | to          |     |                                  |                               |
| TA4    | 038Eh-038Fh | 034Eh-034Fh |     |                                  |                               |
| TA0MR  | 0396h       | 0356h       | 2   | Pulse output function select     | Reserved bit                  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32) | Count Source select (f1, f2n) |
| TA1MR  | 0397h       | 0357h       | 2   | Pulse output function select     | Reserved bit                  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32) | Count Source select (f1, f2n) |
| TA2MR  | 0398h       | 0358h       | 2   | Pulse output function select     | Reserved bit                  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32) | Count Source select (f1, f2n) |
| TA3MR  | 0399h       | 0359h       | 2   | Pulse output function select     | Reserved bit                  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32) | Count Source select (f1, f2n) |
| TA4MR  | 039Ah       | 035Ah       | 2   | Pulse output function select     | Reserved bit                  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32) | Count Source select (f1, f2n) |
| TABSR  | 0380h       | 0340h       | ı   | Different address                |                               |
| TB0    | 0390h-0391h | 0350h-0351h | -   | Different address                |                               |
| to     | to          | to          |     |                                  |                               |
| TB2    | 0394h-0395h | 0354h-0355h |     |                                  |                               |
| TB0MR  | 039Bh       | 035Bh       | 6-7 | Count Source select (f1/f2,f32)  | Count Source select (f1,f2n)  |
| TB1MR  | 039Ch       | 035Ch       | 6-7 | Count Source select (f1/f2,f32)  | Count Source select (f1,f2n)  |
| TB2MR  | 039Dh       | 035Dh       | 6-7 | Count Source select (f1/f2,f32)  | Count Source select (f1,f2n)  |
| TB3    | 0350h-0351h | 0310h-0311h | -   | Different address                |                               |
| to     | to          | to          |     |                                  |                               |
| TB5    | 0354h-0355h | 0314h-0315h |     |                                  |                               |
| TB3MR  | 035Bh       | 031Bh       | 6-7 | Count Source select (f1/f2,f32)  | Count Source select (f1,f2n)  |
| TB4MR  | 035Ch       | 031Ch       | 6-7 | Count Source select (f1/f2,f32)  | Count Source select (f1,f2n)  |
| TB5MR  | 035Dh       | 031Dh       | 6-7 | Count Source select (f1/f2,f32)  | Count Source select (f1,f2n)  |
| TBSR   | 0340h       | 0300h       | -   | Different address                |                               |
| TRGSR  | 0383h       | 0343h       | -   | Different address                |                               |
| UDF    | 0384h       | 0344h       | •   | Different address                |                               |
| TCSPR  | -           | 035Fh       | ı   |                                  | Only M32C/84                  |



#### 4.12 Three-Phase Motor Control Timer Functions

Table 4.12.1 lists the differences of three-phase motor control timer functions associated SFR.

Table 4.12.1 Differences of Three-Phase Motor Control Timer Functions associated SFR

| Symbol | Add         | Iress       | bit | Differences                                  |                              |  |
|--------|-------------|-------------|-----|----------------------------------------------|------------------------------|--|
|        | M16C/62P    | M32C/84     |     | M16C/62P                                     | M32C/84                      |  |
| DTT    | 034Ch       | 030Ch       | -   | Different address                            |                              |  |
| ICTB2  | 034Dh       | 030Dh       | -   | Different address                            |                              |  |
| IDB0   | 034Ah       | 030Ah       | -   | Different address                            |                              |  |
| IDB1   | 034Bh       | 030Bh       | -   | Different address                            |                              |  |
| INVC0  | 0348h       | 0308h       | -   | Different address                            |                              |  |
| INVC1  | 0349h       | 0309h       | 2   | Dead Time Timer Count Source                 | Dead Time Timer Count Source |  |
|        |             |             |     | (f1/f2 or f1 divided-by-2 / f2 divided-by-2) | (f1 / f1 divided-by-2)       |  |
| TA11   | 0342h-0343h | 0302h-0303h | -   | Different address                            |                              |  |
| TA21   | 0344h-0345h | 0304h-0305h | -   | Different address                            |                              |  |
| TA41   | 0346h-0347h | 0306h-0307h | -   | Different address                            |                              |  |
| TB2SC  | 039Eh       | 035Eh       | 1   | Three Phase Output Port NMI Control          | Reserved bit (Set to 0.)     |  |

#### 4.13 Differences of Serial Interface

Table 4.13.1 lists the differences of serial interface, Table 4.13.2 lists the differences of serial interface associated pin, and Tables 4.13.3 and 4.13.4 list the differences of serial interface associated SFR. To output from each serial interface associated pin in M32C/84, set using the function select registers.

Table 4.13.1 Differences of Serial Interface

| Item                                | M16C/62P                             | M32C/84                              |
|-------------------------------------|--------------------------------------|--------------------------------------|
| Configuration                       | 3 channels (UART0 to UART2)          | 5 channels (UART0 to UART4)          |
|                                     | Clock Synchronous                    | Clock Synchronous                    |
|                                     | Clock Asynchronous                   | Clock Asynchronous                   |
|                                     | I <sup>2</sup> C Mode                | I <sup>2</sup> C Mode                |
|                                     | Special Mode2                        | Special Mode 2                       |
|                                     | IE Mode                              | GCI Mode                             |
|                                     | SIM Mode                             | IE Mode                              |
|                                     | 2 channels (SI/O3, SI/O4)            | SIM Mode                             |
|                                     | Clock Synchronous                    |                                      |
| Count Source                        | <u>f1/f2</u> , f8, <u>f32</u>        | <u>f1</u> , f8, <u>f2n</u>           |
| Transfer Clock Output from multiple | Selectable using UART1               | N/A                                  |
| pins Function                       |                                      |                                      |
| CTS/RTS Separate Function           | Selectable using UART0               | N/A                                  |
| Pin Output Settings                 | When using UART associated registers | When using Function Select Registers |

The underlined items represent the differences between the two MCUs.



## Table 4.13.2 Differences of Serial Interface associated Pin

| Channel       | Pin  | M16C/62P             | M32C/84         |
|---------------|------|----------------------|-----------------|
| UART0         | P6_0 | CTS0/RTS0            | CTS0/RTS0/SS0   |
|               | P6_1 | CLK0                 | CLK0            |
|               | P6_2 | RXD0/SCL0            | RXD0/SCL0/STXD0 |
|               | P6_3 | TXD0/SDA0            | TXD0/SDA0/SRXD0 |
| UART1         | P6_4 | CTS1/RTS1/CTS0/CLKS1 | CTS1/RTS1/SS1   |
|               | P6_5 | CLK1                 | CLK1            |
|               | P6_6 | RXD1/SCL1            | RXD1/SCL1/STXD1 |
|               | P6_7 | TXD1/SDA1            | TXD1/SDA1/SRXD1 |
| UART2         | P7_0 | TXD2/SDA2            | TXD2/SDA2/SRXD2 |
|               | P7_1 | RXD2/SCL2            | RXD2/SCL2/STXD2 |
|               | P7_2 | CLK2                 | CLK2            |
|               | P7_3 | CTS2/RTS2            | CTS2/RTS2/SS2   |
| UART3 / SI/O3 | P9_0 | CLK3                 | CLK3            |
|               | P9_1 | SIN3                 | RXD3/SCL3/STXD3 |
|               | P9_2 | SOUT3                | TXD3/SDA3/SRXD3 |
|               | P9_3 | -                    | CTS3/RTS3/SS3   |
| UART4 / SI/O4 | P9_4 | -                    | CTS4/RTS4/SS4   |
|               | P9_5 | CLK4                 | CLK4            |
|               | P9_6 | SOUT4                | TXD4/SDA4/SRXD4 |
|               | P9_7 | SIN4                 | RXD4/SCL4/STXD4 |



Table 4.13.3 Differences of Serial Interface associated SFR (1/2)

| Symbol      | Address          |             | bit | ace associated SFR (1/2)               | rences                                |
|-------------|------------------|-------------|-----|----------------------------------------|---------------------------------------|
| -           | M16C/62P M32C/84 |             | ۵.۱ | M16C/62P                               | M32C/84                               |
| U0BRG 0     | 3A1h             | 0369h       | _   | Different address                      |                                       |
|             | 3A4h             | 036Ch       |     | UiBRG Count Source Select (f1/f2, f32) | UiBRG Count Source Select (f1, f2n)   |
|             | 3A5h             | 036Dh       | 4   | Nothing is assigned.                   | UARTi Transmit Interrupt Cause Select |
|             | 07 (01)          | 000211      |     | Nothing is assigned.                   | UARTi Continuous Receive Mode Enable  |
|             |                  |             |     | Error Signal Output Enable             | Clock-Divided Synchronous Stop/       |
|             |                  |             | •   | Error Olgridi Odipat Eridolo           | Error Signal Output Enable            |
| U0MR 0      | 3A0h             | 0368h       | _   | Different address                      | Ziror Oigirar Gutput Zirasio          |
|             |                  | 036Eh-036Fh | _   | Different address                      |                                       |
|             | 36Fh             | 0367h       | 3   | Reserved bit                           | SCLL Sync Output Enable               |
|             |                  |             | 7   | Nothing is assigned.                   | Clock Divide Synchronous              |
| U0SMR2 0    | 36Eh             | 0366h       | 7   | Nothing is assigned.                   | External Clock Synchronous Enable     |
|             | 36Dh             | 0365h       | 0   | Nothing is assigned.                   | SS Pin Function Enable                |
|             |                  |             | 2   | Nothing is assigned.                   | Serial Input Port Set                 |
|             |                  |             |     | Nothing is assigned.                   | Fault Error Flag                      |
| U0SMR4 0    | 36Ch             | 0364h       | 3   | SCL, SDA Output Select                 | SCL, SDA Output Select                |
|             | 00011            | 000-111     | Ü   | (Start and Stop Condition output/      | (Selects the serial I/O / Selects the |
|             |                  |             |     | not output)                            | start/stop condition)                 |
| U0TB 0      | 3A2h-03A3h       | 036Ah-036Bh | _   | Different address                      |                                       |
|             | 3A9h             | 02E9h       | _   | Different address                      |                                       |
|             | 3ACh             | 02ECh       | 0-1 | UiBRG Count Source Select (f1/f2, f32) | UiBRG Count Source Select (f1, f2n)   |
|             | 3ADh             | 02EDh       | 4   | Nothing is assigned.                   | UARTi Transmit Interrupt Cause Select |
| 00/12/1     | 0, 1211          |             | 5   | Nothing is assigned.                   | UARTi Continuous Receive Mode Enable  |
|             |                  |             |     | Error Signal Output Enable             | Clock-Divided Synchronous Stop/       |
|             |                  |             | •   |                                        | Error Signal Output Enable            |
| U1MR 0      | 3A8h             | 02E8h       | _   | Different address                      | J 5 1                                 |
| U1RB 0      | 3AEh-03AFh       | 02EEh-02EFh | _   | Different address                      |                                       |
|             | 373h             | 02E7h       | 3   | Reserved bit                           | SCLL Sync Output Enable               |
|             |                  |             | 7   | Nothing is assigned.                   | Clock Divide Synchronous              |
| U1SMR2 0    | 372h             | 02E6h       |     | Nothing is assigned.                   | External Clock Synchronous Enable     |
|             | 371h             | 02E5h       | 0   | Nothing is assigned.                   | SS Pin Function Enable                |
|             |                  |             | 2   | Nothing is assigned.                   | Serial Input Port Set                 |
|             |                  |             | 4   | Nothing is assigned.                   | Fault Error Flag                      |
| U1SMR4 0    | 370h             | 02E4h       | 3   | SCL, SDA Output Select                 | SCL, SDA Output Select                |
|             |                  |             |     | (Start and Stop Condition output/      | (Selects the serial I/O / Selects the |
|             |                  |             |     | not output)                            | start/stop condition)                 |
| U1TB 0      | 3AAh-03ABh       | 02EAh-02EBh | -   | Different address                      | ,                                     |
| U2BRG 0     | 379h             | 0339h       | _   | Different address                      |                                       |
|             | 37Ch             | 033Ch       | 0-1 | UiBRG Count Source Select (f1/f2, f32) | UiBRG Count Source Select (f1, f2n)   |
|             | 37Dh             | 033Dh       | 7   | Error Signal Output Enable             | Clock-Divided Synchronous Stop/       |
|             |                  |             |     |                                        | Error Signal Output Enable            |
| U2MR 0      | 378h             | 0338h       | -   | Different address                      |                                       |
|             |                  | 033Eh-033Fh | -   | Different address                      |                                       |
|             | 377h             | 0337h       | 3   | Reserved bit                           | SCLL Sync Output Enable               |
|             |                  |             | 7   | Nothing is assigned.                   | Clock Divide Synchronous              |
| U2SMR2 0    | 376h             | 0336h       | 7   | Nothing is assigned.                   | External Clock Synchronous Enable     |
| OZOWII NZ U | 07 011           | 000011      | '   | realing is assigned.                   | External Clock Cynthionious Enable    |



Table 4.13.4 Differences of Serial Interface associated SFR (2/2)

| Symbol | Address     |             | bit |                                   | Differences                                                 |
|--------|-------------|-------------|-----|-----------------------------------|-------------------------------------------------------------|
|        | M16C/62P    | M32C/84     |     | M16C/62P                          | M32C/84                                                     |
| U2SMR3 | 0375h       | 0335h       | 0   | Nothing is assigned.              | S S Pin Function Enable                                     |
|        |             |             | 2   | Nothing is assigned.              | Serial Input Port Set                                       |
|        |             |             | 4   | Nothing is assigned.              | Fault Error Flag                                            |
| U2SMR4 | 0374h       | 0334h       | 3   | SCL, SDA Output Select            | SCL, SDA Output Select                                      |
|        |             |             |     | (Start and Stop Condition output/ | (Selects the serial I/O / Selects the start/stop condition) |
|        |             |             |     | not output)                       |                                                             |
| U2TB   | 037Ah-03ABh | 033Ah-033Bh | -   | Different address                 |                                                             |
| UCON   | 03B0h       | -           | -   | Only M16C/62P                     | -                                                           |
| S3BRG  | 0363h       | -           | -   | Only M16C/62P                     | -                                                           |
| S3C    | 0362h       | -           | -   | Only M16C/62P                     | -                                                           |
| S3TRR  | 0360h       | -           | -   | Only M16C/62P                     | -                                                           |
| S4BRG  | 0367h       | -           | -   | Only M16C/62P                     | -                                                           |
| S4C    | 0366h       | -           | -   | Only M16C/62P                     | -                                                           |
| S4TRR  | 0364h       | -           | -   | Only M16C/62P                     | -                                                           |
| U3BRG  | -           | 0329h       | -   | -                                 | Only M32C/84                                                |
| U3C0   | -           | 032Ch       | -   | -                                 | Only M32C/84                                                |
| U3C1   | -           | 032Dh       | -   | -                                 | Only M32C/84                                                |
| U3MR   | -           | 0328h       | -   | -                                 | Only M32C/84                                                |
| U3RB   | -           | 032Eh-032Fh | -   | -                                 | Only M32C/84                                                |
| U3SMR  | -           | 0327h       | -   | -                                 | Only M32C/84                                                |
| U3SMR2 | -           | 0326h       | -   | -                                 | Only M32C/84                                                |
| U3SMR3 | -           | 0325h       | -   | -                                 | Only M32C/84                                                |
| U3SMR4 | -           | 0324h       | -   | -                                 | Only M32C/84                                                |
| U3TB   | -           | 032Ah-032Bh | -   | -                                 | Only M32C/84                                                |
| U4BRG  | -           | 02F9h       | -   | -                                 | Only M32C/84                                                |
| U4C0   | -           | 02FCh       | -   | -                                 | Only M32C/84                                                |
| U4C1   | -           | 02FDh       | -   | -                                 | Only M32C/84                                                |
| U4MR   | -           | 02F8h       | -   | -                                 | Only M32C/84                                                |
| U4RB   | -           | 02FEh-02FFh | -   | -                                 | Only M32C/84                                                |
| U4SMR  | -           | 02F7h       | -   | -                                 | Only M32C/84                                                |
| U4SMR2 | -           | 02F6h       | -   | -                                 | Only M32C/84                                                |
| U4SMR3 | -           | 02F5h       | -   | -                                 | Only M32C/84                                                |
| U4SMR4 | -           | 02F4h       | -   | -                                 | Only M32C/84                                                |
| U4TB   | -           | 02FAh-02FBh | -   | -                                 | Only M32C/84                                                |
|        |             |             |     |                                   |                                                             |



#### 4.14 Differences of A/D Converter

#### 4.14.1 Differences of A/D Converter

Table 4.14.1 lists the differences of A/D converter and Table 4.14.2 lists the differences of A/D converter associated SFR.

Table 4.14.1 Differences of A/D Converter

| Item                               | M16C/62P                                                                                                                    | M32C/84                                                                                                                                         |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating Clock (φAD)              | Selectable from among:<br>fAD, fAD/2, fAD/3, fAD/4, fAD/6,<br>fAD/12<br>(Registers ADCON0, ADCON1, and<br>ADCON2 determine) | Selectable from among:<br>fAD, fAD/2, fAD/3, fAD/4, fAD/6, fAD/8<br>(Registers AD0CON0, AD0CON1, and AD0CON3<br>determine)                      |
| A/D Converter maxi-                | VCC1 ≥ 4V : φAD = 12MHz                                                                                                     | VCC1 = 5.0 V : φAD = 16MHz                                                                                                                      |
| mum operating clock                | VCC1 < 4V : φAD = 10MHz                                                                                                     | VCC1 = 3.3 V : φAD = 10MHz                                                                                                                      |
| A/D Conversion Start Condition     | Software trigger/ External trigger                                                                                          | Software trigger/ External trigger /Hardware trigger                                                                                            |
| Mode                               | One-shot mode Repeat mode Single sweep mode Repeat sweep mode 0 Repeat sweep mode 1                                         | One-shot mode Repeat mode Single sweep mode Repeat sweep mode 0 Repeat sweep mode 1 Multi-port single sweep mode Multi-port repeat sweep mode 0 |
| Analog Input Pins                  | 26 pins<br>AN0 to AN7, AN0_0 to AN0_7, AN2_0 to<br>AN2_7, ANEX0, ANEX1                                                      | 34 pins<br>AN0 to AN7, AN0_0 to AN0_7, AN2_0 to AN2_7,<br>AN15_0 to AN15_7, ANEX0, ANEX1                                                        |
| DMAC operating mode <sup>(1)</sup> | N/A                                                                                                                         | Available                                                                                                                                       |

#### NOTE:

Table 4.14.2 Differences of A/D Converter associated SFR

| Symbol       | Addre          | ess            | bit |                        | Differences                           |
|--------------|----------------|----------------|-----|------------------------|---------------------------------------|
|              | M16C/62P       | M32C/84        |     | M16C/62P               | M32C/84                               |
| AD0CON0 /    | 03D6h          | 0396h          | 0-2 | Analog Input Pin       | Analog Input Pin                      |
| ADCON0       |                |                | 5   | Trigger Select         | Trigger Select                        |
|              |                |                | 7   | Frequency Select       | Frequency Select                      |
| AD0CON1 /    | 03D7h          | 0397h          | 0-1 | A/D Sweep Pin Select   | A/D Sweep Pin Select                  |
| ADCON1       |                |                | 4   | Frequency Select 1     | Frequency Select                      |
| AD0CON2 /    | 03D4h          | 0394h          | 1-2 | A/D Input Group Select | Analog Input Port Select              |
| ADCON2       |                |                | 3   | Reserved bit           | Nothing is assigned.                  |
|              |                |                | 4   | Frequency Select 2     | Nothing is assigned.                  |
|              |                |                | 5   | Nothing is assigned.   | External Trigger Request Cause Select |
|              |                |                | 6-7 | Nothing is assigned.   | Reserved bit                          |
| AD0CON3      | -              | 0395h          | -   | -                      | Only M32C/84                          |
| AD0CON4      | -              | 0392h          | -   | -                      | Only M32C/84                          |
| AD00 to AD07 | 03C0h-03C1h to | 0380h-0381h to | -   | Different address      |                                       |
| / AD0 to AD7 | 03CEh-03CFh    | 038Eh-038Fh    |     |                        |                                       |

#### 4.14.2 Notice of A/D Converter

In M32C/84, to separate A/D input/output pins (ANEX0, ANEX1, AN4 to AN7, and AN15\_0 to AN15\_7) from the other peripheral function inputs, set bits PSL3\_5 and PSL3\_6 in the PSL3 register, the PSC\_7 bit in the PSC register and the IPS2 bit in the IPS register. Setting 1 (A/D input/output) to corresponding bits with pins which are used as A/D input/output prevents applying intermediate electric potential to the other peripheral function inputs. (Applying intermediate electric potential may bring increase of power supply current.)

<sup>(1)</sup> The A/D conversion result is stored in the AD00 register after the A/D conversion is completed. DMAC transfers the conversion result to a given memory space every time a pin is converted.



#### 4.15 Differences of D/A Converter

#### 4.15.1 Differences of D/A Converter

Table 4.15.1 lists the Differences of D/A converter associated SFR.

Table 4.15.1 Differences of D/A Converter associated SFR

| Symbol | Address  |         | bit | Differences       |         |  |
|--------|----------|---------|-----|-------------------|---------|--|
|        | M16C/62P | M32C/84 |     | M16C/62P          | M32C/84 |  |
| DACON  | 03DCh    | 039Ch   | -   | Different address |         |  |
| DA0    | 03D8h    | 0398h   | -   | Different address |         |  |
| DA1    | 03DAh    | 039Ah   | -   | Different address |         |  |

#### 4.15.2 Notice of D/A Converter

In M32C/84, to separate D/A output pins (DA0, DA1) from the other peripheral function inputs, set bits PSL3\_3 and PSL3\_4 in the PSL3 register. Setting 1 (D/A output) to corresponding bits with pins which are used as D/A output prevents applying intermediate electric potential to the other peripheral function inputs. (Applying intermediate electric potential may bring increase of power supply current.)

#### 4.16 Differences of CRC Calculation

Table 4.16.1 lists the Differences of CRC calculation associated SFR.

Table 4.16.1 Differences of CRC Calculation associated SFR

| Oh al  | Add         | ress        | L.14 | Differences       |         |  |
|--------|-------------|-------------|------|-------------------|---------|--|
| Symbol | M16C/62P    | M32C/84     | bit  | M16C/62P          | M32C/84 |  |
| CRCIN  | 03BEh       | 037Eh       | -    | Different address |         |  |
| CRCD   | 03BCh-03BDh | 037Ch-037Dh | -    | Different address |         |  |



#### 4.17 Differences of Ports

## 4.17.1 Differences of Port Pi Direction Register, Port Pi Register

Table 4.17.1 lists the differences of port Pi direction register and port Pi register.

Table 4.17.1 Differences of Port Pi Direction Register. Port Pi Register

| Symbol | l Address |         | bit | Differences       |              |
|--------|-----------|---------|-----|-------------------|--------------|
|        | M16C/62P  | M32C/84 |     | M16C/62P          | M32C/84      |
| P6     | 03ECh     | 03C0h   | -   | Different address |              |
| P7     | 03EDh     | 03C1h   | -   | Different address |              |
| P8     | 03F0h     | 03C4h   | -   | Different address |              |
| P9     | 03F1h     | 03C5h   | -   | Different address |              |
| P10    | 03F4h     | 03C8h   | -   | Different address |              |
| P11    | 03F5h     | 03C9h   | -   | Different address |              |
| P12    | 03F8h     | 03CCh   | -   | Different address |              |
| P13    | 03F9h     | 03CDh   | -   | Different address |              |
| P14    | -         | 03D0h   | -   | -                 | Only M32C/84 |
| P15    | -         | 03D1h   | -   | -                 | Only M32C/84 |
| PC14   | 03DEh     | -       | -   | Only M16C/62P     | -            |
| PD6    | 03EEh     | 03C2h   | -   | Different address |              |
| PD7    | 03EFh     | 03C3h   | -   | Different address |              |
| PD8    | 03F2h     | 03C6h   | -   | Different address |              |
| PD9    | 03F3h     | 03C7h   | -   | Different address |              |
| PD10   | 03F6h     | 03CAh   | -   | Different address |              |
| PD11   | 03F7h     | 03CBh   | -   | Different address |              |
| PD12   | 03FAh     | 03CEh   | -   | Different address |              |
| PD13   | 03FBh     | 03CFh   | -   | Different address |              |
| PD14   | -         | 03D2h   | -   | -                 | Only M32C/84 |
| PD15   | -         | 03D3h   | -   | -                 | Only M32C/84 |

## 4.17.2 Differences of Port Control Register

Table 4.17.2 lists the differences of port control register.

Table 4.17.2 Differences of Port Control Register

| Symbol | Address  |         | bit | Differences                                |                                   |  |
|--------|----------|---------|-----|--------------------------------------------|-----------------------------------|--|
|        | M16C/62P | M32C/84 |     | M16C/62P                                   | M32C/84                           |  |
| PCR    | 03FFh    | 03FFh   | 0   | Port P1 Control                            | Port P1 Control                   |  |
|        |          |         |     | (Determines either the input level is read | (Determines either CMOS output or |  |
|        |          |         |     | or the port latch is read)                 | N-channel open drain output)      |  |



## 4.17.3 Differences of Pull-Up Control Register

Table 4.17.3 lists the differences of pull-up control register.

Table 4.17.3 Differences of Pull-Up Control Register

| Symbol Address |          | dress   | bit | Differences             |                        |
|----------------|----------|---------|-----|-------------------------|------------------------|
|                | M16C/62P | M32C/84 |     | M16C/62P                | M32C/84                |
| PUR1           | 03FDh    | 03F1h   | 4   | P6_0 to P6_3 Pull-Up    | Nothing is assigned.   |
|                |          |         | 5   | P6_4 to P6_7 Pull-Up    | Nothing is assigned.   |
|                |          |         | 6   | P7_2 to P7_3 Pull-Up    | Nothing is assigned.   |
|                |          |         | 7   | P7_4 to P7_7 Pull-Up    | Nothing is assigned.   |
| PUR2           | 03FEh    | 03DAh   | 0   | P8_0 to P8_3 Pull-Up    | P6_0 to P6_3 Pull-Up   |
|                |          |         | 1   | P8_4 to P8_7 Pull-Up    | P6_4 to P6_7 Pull-Up   |
|                |          |         | 2   | P9_0 to P9_3 Pull-Up    | P7_2 to P7_3 Pull-Up   |
|                |          |         | 3   | P9_4 to P9_7 Pull-Up    | P7_4 to P7_7 Pull-Up   |
|                |          |         | 4   | P10_0 to P10_3 Pull-Up  | P8_0 to P8_3 Pull-Up   |
|                |          |         | 5   | P10_4 to P10_7 Pull-Up  | P8_4 to P8_7 Pull-Up   |
|                |          |         | 6   | Nothing is assigned.    | P9_0 to P9_3 Pull-Up   |
|                |          |         | 7   | Nothing is assigned.    | P9_4 to P9_7 Pull-Up   |
| PUR3 03DFh     | 03DFh    |         | 0   | P11_0 to P11_3 Pull-Up  | P10_0 to P10_3 Pull-Up |
|                |          |         | 1   | P11_4 to P11_7 Pull-Up  | P10_4 to P10_7 Pull-Up |
|                |          |         | 2   | P12_0 to P12_3 Pull-Up  | P11_0 to P11_3 Pull-Up |
|                |          |         | 3   | P12_4 to P12_7 Pull-Up  | P11_4 Pull-Up          |
|                |          |         | 4   | P13_0 to P13_3 Pull-Up  | P12_0 to P12_3 Pull-Up |
|                |          |         | 5   | P13_4 to P13_7 Pull-Up  | P12_4 to P12_7 Pull-Up |
|                |          |         | 6   | P14_0 and P14_1 Pull-Up | P13_0 to P13_3 Pull-Up |
|                |          |         | 7   | P11 to P14 Enabling     | P13_4 to P13_7 Pull-Up |
| PUR4           | -        | 03DCh   | -   | -                       | Only M32C/84           |

## 4.17.4 Function Select Register

M32C/84 has the Function Select Registers (PSC, PSC2, PSC3, PSD1, PSL0 to PSL3, PS0 to PS3, PS5, PS8, and PS9). When multiple peripheral function outputs are assigned to a pin, set these function select registers to select which function is used.

## 4.17.5 Input Function Select Register

M32C/84 has the input function select registers (IPS and IPSA) which select input function.



## 4.18 Differences of Flash Memory

## 4.18.1 Differences of Flash Memory

Table 4.18.1 lists the differences of flash memory. Addresses of flash memory associated SFR are different in M16C/62P and M32C/84.

Table 4.18.1 Differences of Flash Memory

| Cymbol | Address  |         | bit | Differences       |         |  |
|--------|----------|---------|-----|-------------------|---------|--|
| Symbol | M16C/62P | M32C/84 |     | M16C/62P          | M32C/84 |  |
| FIDR   | 01B4h    | -       | -   | Only M16C/62P     | -       |  |
| FMR0   | 01B7h    | 0057h   | -   | Different address |         |  |
| FMR1   | 01B5h    | 0055h   | 1   | Different address |         |  |

## 4.19 Peripheral Functions added in M32C/84

Peripheral Functions added in M32C/84 are as below.

- Intelligent I/O
- CAN
- DMACII
- X/Y Conversion

## 4.20 Differences of Development Tool

Table 4.20.1 lists the differences of development tool.

Table 4.20.1 Differences of Development Tool.

| Tool                           | For M16C/62P                | For M32C/84     |
|--------------------------------|-----------------------------|-----------------|
| C Compiler                     | M3T-NC30WA                  | M3T-NC308WA     |
| (including Simulator Debugger) |                             |                 |
| Real-time OS                   | M3T-MR30/4                  | M3T-MR308/4     |
| Emulator Debugger              | M16C R8C PC7501             | M32C PC7501     |
|                                | M16C PC4701                 |                 |
| Emulation Probe                | M3062PT2-EPB (for PC7501)   | M30850T2-EPB    |
| Emulation Pod                  | M3062PT3-RPD-E (for PC4701) |                 |
| Compact Emulator               | M3062PT3-CPE                | M30850T3-CPE    |
| Renesas Starter Kits           | R0K33062PS000BE             | R0K330879S000BE |



## 5. Reference Documents

#### Hardware manual

M16C/62P Group Hardware Manual
M32C/84 Group Hardware Manual
(Use the latest information on the home page: http://www.renesas.com)

## TECHNICAL UPDATE/TECHNICAL NEWS

(Use the latest information on the home page: http://www.renesas.com)



## Web site and Contact for Support

Renesas Technology Web site http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry

csc@renesas.com

| REVISION HISTORY | M16C/62P, M32C/84 Group<br>Differences between M16C/62P and M32C/84 |
|------------------|---------------------------------------------------------------------|
|------------------|---------------------------------------------------------------------|

| Rev. | Date         | Description |                      |  |
|------|--------------|-------------|----------------------|--|
| Rev. |              | Page        | Summary              |  |
| 1.10 | Dec 20, 2007 | ı           | First edition issued |  |



#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.