## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8/300H Tiny Series

Connecting a Pressure Sensor

### Introduction

A pressure sensor is connected to an analog input pin, and the results of pressure measurements (unit: kPa abs) are displayed on 7-segment LEDs.

### Target Device

H8/36014

#### Contents

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Description of Functions | 8  |
| 3. | Principles of Operation  | 11 |
| 4. | Description of Software  | 13 |
| 5. | Flowchart                | 18 |
| 6. | Program Listing          | 21 |



#### 1. Specifications

- 1. Figure 1.1 shows the hardware configuration of an example of pressure sensor connection. As shown in the figure, the sensor is connected to analog input pin 0 (pin AN0).
- 2. A/D conversion of the AN0 pin input is performed, then the A/D conversion result is displayed on seven-segment LEDs connected to an I/O port.
- 3. The seven-segment LED displays show the 10-bit data of the A/D conversion result in decimal fraction.
- 4. The A/D conversion is performed every 0.49152 seconds.





5. In this sample task, the H8/36014 operating voltage (Vcc) and analog power supply voltage (AVcc) are 5.0 V, and the OSC clock frequency is 16 MHz.

 The semiconductor-type pressure sensor used in this sample task is a single-chip integrated absolute pressure model manufactured by Fujikura (model no.: XFAM-115KPASR). Sensor specifications are shown below.
 A. Table 1.1 shows the specifications of this sensor.

| Item                              | Value                                   | Units         |
|-----------------------------------|-----------------------------------------|---------------|
| Working conditions and recommer   | nded operating conditions               |               |
| Pressure type                     | absolute pressure                       | _             |
| Rated pressure                    | 115                                     | kPa abs       |
| Measurable pressure range         | 15 to 115                               | kPa abs       |
| Pressure media                    | non-corrosive gas                       | —             |
| Power supply voltage              | 5±0.25                                  | VDC           |
| Absolute maximum ratings          |                                         |               |
| Maximum load pressure             | 2 times the rated pressure              | _             |
| Maximum applied voltage           | 8                                       | VDC           |
| Operating temperature             | -40 to 125                              | ٦°            |
| Storage temperature               | -40 to 125                              | ٦°            |
| Operating humidity                | 30 to 80 (no condensation)              | %RH           |
| Electric performance (power suppl | ly voltage Vcc = 5.0 VDC, temperature T | a = 25°C)     |
| Current consumption               | 10 or less                              | mA            |
| Output impedance                  | 10 or less                              | Ω             |
| Source current                    | 0.2 or less                             | mA            |
| Sink current                      | 2 or less                               | mA            |
| Response time                     | 2 (ref. value)                          | msec          |
| Output span voltage               | 4.5                                     | V             |
| Offset voltage*                   | 0.2±0.1125                              | V             |
| Full-scale voltage*               | 4.7±0.1125                              | V             |
| Overall accuracy                  | ±2.5                                    | %FS/0 to 85°C |

#### Table 1.1 Specifications of Semiconductor-type Pressure Sensor

Note: \* Varies with power supply voltage fluctuations. For details refer to figure 1.3.



B. Figure 1.2 shows a connection diagram.



Figure 1.2 Connection Diagram (Reference)



C. Output characteristics are shown in figure 1.3. The full-scale voltage and the scale of the output voltage vary in proportion to the power supply voltage.



Figure 1.3 Output Characteristics (Reference)

- 7. Operation of this sample task is as follows:
  - A. The output voltage of 4.08 V, which is obtained under the standard atmospheric pressure with a power supply voltage of 5 V, is converted to 101.3 kPa abs.
  - B. The 7-segment LED display is "101.3" under the above conditions.



8. In this sample task, display on the 7-segment LED is handled by attaching port outputs from the microcontroller to the inputs to the tri-state-output inverter drivers (HD74LS240), the outputs from which are in turn connected to the cathodes of the 7-segment LEDs. The same eight port-output pins are used to control the display on each of the four 7-segment LEDs. The enable pins of the tri-state inverter driver control switching between the 7-segment displays. The signals used to switch between the displays are generated by a 2-to-4-line decoder (HD74HC139), which is controlled by two port-pin outputs. Figure 1.4 shows how the 7-segment LEDs are controlled.



Figure 1.4 Control of Seven-Segment LEDs



9. In this sample task, the results of A/D conversion are displayed in decimal-fraction format (unit: kPa abs) on the 7-segment LEDs. Figure 1.5 shows how this is done.

| A/D conversion results (10-bit data): A/D data register A (ADDRA: 16-bit data)                                                                                                                                                          |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 0 0 0 0 0 0 0                                                                                                                                                                                   |  |  |  |  |  |  |  |
| ADDRA is shifted 6 bits to the right,<br>then ANDed with H'03FF.                                                                                                                                                                        |  |  |  |  |  |  |  |
| 0 0 0 0 0 0 AD9 AD8 AD7 AD5 AD4 AD3 AD2 AD1 AD0                                                                                                                                                                                         |  |  |  |  |  |  |  |
| Example:                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Results of A/D conversion ADDRA = b'1000001011000000                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Extract upper 10 bits of A/D conversion result. (ADDRA >> 6) &0x3ff $\rightarrow$ b'0000001000001011 (D'523)                                                                                                                            |  |  |  |  |  |  |  |
| Transform A/D conversion result into pressure<br>(by multiplying the pressure by 10 and taking the integer,<br>the first decimal place is displayed)<br>$((523 / 1023 \times 5) / 5 + 0.095) / 0.009 \times 10 = 673.6 \rightarrow 673$ |  |  |  |  |  |  |  |
| The LED display data that corresponds to each digit<br>of the pressure value is read from the data table<br>(dsp_data[]) and then stored in dig_n.                                                                                      |  |  |  |  |  |  |  |
| LED4     LED3     LED2     LED1 <b>6 7 3</b>                                                                                                                                                                                            |  |  |  |  |  |  |  |

Figure 1.5 Acceleration value is displayed on the LEDs.



### 2. Description of Functions

1. Figure 2.1 is a block diagram of the H8/36014 functions used in this sample task; table 2.1 shows function allocations.



Figure 2.1 Block Diagram of Functions

| Table 2.1 Function Allocation | Table 2.1 | Function | Allocation |
|-------------------------------|-----------|----------|------------|
|-------------------------------|-----------|----------|------------|

| Function Used | Function Allocation                                                                                                           |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|
| Timer W       | The timer W's free-running counter function is used to perform A/D conversion of the signal on                                |
|               | the analog input pin 0 (AN0). The A/D conversion period is detected in terms of the timer W's<br>overflow cycle of 32.768 ms. |
| Timer V       | Timer V's free-running function is used to control switching of the 7-segment LED display. Each                               |
|               | of the four 7-segment LEDs is lit in sequence at an interval of 2.048 ms, which is the time taken                             |
|               | for timer V to overflow. This obtains dynamic illumination from the LEDs.                                                     |
| A/D converter | This unit A/D-converts the output voltage from the pressure sensor connected to analog input                                  |
|               | pin 0 (AN0) of the A/D converter.                                                                                             |
| Port 2        | The active 7-segment LED display is switched by the P20 and P21 output pins of port 2. These                                  |
|               | pins are connected to the input/output pins of the 2-to-4-line decoder.                                                       |
| Port 5        | The data for display on the currently active 7-segment LED is placed on the P50 to P57 output                                 |
|               | pins of port 5. The 10 bits of data produced by A/D conversion of the value on the AN0 pin are                                |
|               | converted to 4-digit decimal fraction display data for output to the LEDs.                                                    |



2. A diagram of the connection of the seven-segment LEDs used is shown in figure 2.2. As shown in the figure, by outputting "high" from port 5, the corresponding LED segments are lit. The relation between the port 5 outputs and the LED display data appears in table 2.2.



Figure 2.2 7-Segment LED Connection and Internal Wiring



#### Table 2.2 Relation between Port 5 Outputs and 7-Segment LED Display Data

| LED Display | Port 5 Output Data<br>P57 P56 P55 P54 P53 P52 P51 P50 |     |     |     |     | Data |     |     | LED Display Port 5 Output Data |
|-------------|-------------------------------------------------------|-----|-----|-----|-----|------|-----|-----|--------------------------------|
|             | P57                                                   | P56 | P55 | P54 | P53 | P52  | P51 | P50 | P57 P56 P55 P54 P53 P52 P51 P5 |
| 8           | 0                                                     | 0   | 1   | 1   | 1   | 1    | 1   | 1   |                                |
|             | 0                                                     | 0   | 0   | 0   | 0   | 1    | 1   | 0   |                                |
| 8.          | 0                                                     | 1   | 0   | 1   | 1   | 0    | 1   | 1   |                                |
| 8.          | 0                                                     | 1   | 0   | 0   | 1   | 1    | 1   | 1   |                                |
|             | 0                                                     | 1   | 1   | 0   | 0   | 1    | 1   | 0   |                                |
| 8.          | 0                                                     | 1   | 1   | 0   | 1   | 1    | 0   | 1   |                                |
| 8           | 0                                                     | 1   | 1   | 1   | 1   | 1    | 0   | 1   |                                |
|             | 0                                                     | 0   | 1   | 0   | 0   | 1    | 1   | 1   |                                |
| 8           | 0                                                     | 1   | 1   | 1   | 1   | 1    | 1   | 1   |                                |
|             | 0                                                     | 1   | 1   | 0   | 1   | 1    | 1   | 1   |                                |

Note: For the first integer digit, display data is ORed with that for a decimal point.



### 3. Principles of Operation

1. Figure 3.1 shows the principle of operation in the use of timer W and A/D conversion carried out on the AN0 pin. The A/D conversion interrupt is not used in this sample task. Instead, the time to start A/D conversion (0.49152 s) and completion of A/D conversion are detected by polling of the timer W overflow flag in the tmrw routine.



Figure 3.1 Principle of Operation of A/D Conversion of AN0-Pin Signal Using Timer W



2. The principle applied in controlling the 7-segment displays is explained below. Figure 3.2 depicts the situation where "67.3" is being displayed on LED4 to LED1. As the figure shows, the next display in sequence of LED1 to LED4 is lit up each time a timer-V overflow period elapses, creating a dynamic display on the 7-segment LED.



Figure 3.2 Principle of Operation for the 7-Segment LED Display Control



#### 4. Description of Software

#### 4.1 Modules

Table 4.1 describes the modules used in this sample task.

#### Table 4.1 Description of Modules

| Module Name                          | Label Name | Function                                                                                                       |
|--------------------------------------|------------|----------------------------------------------------------------------------------------------------------------|
| Main routine                         | Main       | Makes initial settings and enables interrupts.                                                                 |
| Timer W interrupt processing routine | Tmrw       | Clears the interrupt flags, transforms A/D-converted data into LED-display data, and stores the result in RAM. |
| Timer V interrupt processing routine | e Tmrv     | Clears the interrupt flags and controls output of LED-display data and switching of display from LED to LED.   |

#### 4.2 Arguments

This sample task uses no arguments.

#### 4.3 Internal Registers

The internal registers used in this sample task are described in table 4.2.

#### Table 4.2 Description of Internal Registers

| Register | Name  | Function                                                                                                                                                                                                          | Address | Setting                   |
|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------|
| TCRV0    |       | Timer control register V0<br>Selects TCNTV input clock, sets condition for clearing of TCNTV,<br>and controls the individual timer V interrupt requests.                                                          | H'FFA0  | H'03<br>(initial setting) |
|          | CMIEB | Compare Match Interrupt Enable B:<br>When CMIEB = 0, interrupt requests on setting of the CMFB bit in<br>TCSRV are disabled.                                                                                      | Bit 7   | 0                         |
|          | CMIEA | Compare Match Interrupt Enable A:<br>When CMIEA = 0, interrupt requests on setting of the CMFA bit in<br>TCSRV are disabled.                                                                                      | Bit 6   | 0                         |
|          | OVIE  | Timer Overflow Interrupt Enable:<br>When OVIE = 0, interrupt requests on setting of the OVF bit in<br>TCSRV are disabled.<br>When OVIE = 1, interrupt requests on setting of the OVF bit in<br>TCSRV are enabled. | Bit 5   | 0/1                       |
|          | CCLR1 | Counter Clear 1 and 0:                                                                                                                                                                                            | Bit 4   | 0                         |
|          | CCLR0 | Sets the conditions for clearing of TCNTV.<br>When CCLR1 = 0 and CCLR0 = 0 are both set, clearing of TCNTV<br>is disabled.                                                                                        | Bit 3   | 0                         |
|          | CKS2  | Clock Select 2 to 0:                                                                                                                                                                                              | Bit 2   | 0                         |
|          | CKS1  | In combination with the ICKS0 bit of TCRV1, selects the clock                                                                                                                                                     | Bit 1   | 1                         |
|          | CKS0  | signal for input to TCNTV and the condition to be counted.<br>With CKS2 = 0, CKS1 = 1, CKS0 = 1 and ICKS0=1, counting by<br>TCNTV is of the falling edges of the internal clock $\phi$ /128.                      | Bit 0   | 1                         |

| Register Name |        | Function                                                                                                            | Address | Setting |
|---------------|--------|---------------------------------------------------------------------------------------------------------------------|---------|---------|
| TCSRV         |        | Timer Control/Status Register V:                                                                                    | H'FFA1  | H'10    |
|               |        | Holds the overflow and compare-match status flags for timer V                                                       |         |         |
|               |        | and controls output in response to a match.                                                                         |         |         |
|               | CMFB   | Compare Match Flag B:                                                                                               | Bit 7   | 0       |
|               |        | When the values of TCNTV and TCORB match, CMFB is set to 1.                                                         |         |         |
|               | CMFA   | Compare Match Flag A:                                                                                               | Bit 6   | 0       |
|               |        | When the values of TCNTV and TCORA match, CMFA is set to 1.                                                         |         |         |
|               | OVF    | Timer Overflow Flag:                                                                                                | Bit 5   | 0       |
|               |        | When the value of TCNTV overflows, OVF is set to 1.                                                                 |         |         |
|               |        | This bit is cleared by reading it while it is set and then writing a 0                                              |         |         |
|               |        | to it.                                                                                                              |         |         |
|               | OS3    | _Output Select Bits 3 and 2:                                                                                        | Bit 3   | 0       |
|               | OS2    | Selects the output level on the TMOV pin in response to a match                                                     | Bit 2   | 0       |
|               |        | for compare-match B.                                                                                                |         |         |
|               |        | When OS3 = 0 and OS2 = 0: No change                                                                                 |         |         |
|               | OS1    | Output Select Bits 1 and 0:                                                                                         | Bit 1   | 0       |
|               | OS0    | Selects the output level on the TMOV pin in response to a match                                                     | Bit 0   | 0       |
|               |        | for compare-match A.                                                                                                |         |         |
|               |        | When OS = 0 and OS0 = 0: No change                                                                                  |         |         |
| FCRV1         |        | Timer Control Register V1:                                                                                          | H'FFA5  | H'E3    |
|               |        | Selects the input edge of the TRGV pin, enables TRGV input, and                                                     |         |         |
|               |        | selects the TCNTV input clock.                                                                                      |         |         |
|               | TVEG1  | _TRGV Input Edge Selects 1 and 0:                                                                                   | Bit 4   | 0       |
|               | TVEG0  | Selects the input edge of the TRGV pin.                                                                             | Bit 3   | 0       |
|               |        | In this case TVEG1 = 0 and TVEG0 = 0, so trigger input from the                                                     |         |         |
|               |        | TRGV pin is disabled.                                                                                               |         |         |
|               | TRGE   | TRGV Input Enable:                                                                                                  | Bit 2   | 0       |
|               |        | Enables and disables incrementing of TCNTV count on the edge                                                        |         |         |
|               |        | input selected by TVEG1 and TVEG0.                                                                                  |         |         |
|               |        | In this case TRGE = 0, so counting by TCNTV is not affected by                                                      |         |         |
|               | 101/00 | the input to the TRGV pin.                                                                                          | D:1 0   | 4       |
|               | ICKS0  | Internal Clock Select 0:                                                                                            | Bit 0   | 1       |
|               |        | Selects the clock input to TCNTV and condition counted, in                                                          |         |         |
|               |        | combination with the CKS2 to CKS0 bits of TCRV0.                                                                    |         |         |
|               |        | In this case CKS2=0, CKS1=1, CKS0=1 and ICKS0=1, so counting by TCNTV is of the falling edges of the internal clock |         |         |
|               |        | $\phi/128.$                                                                                                         |         |         |
| IMRW          |        | Timer mode register W:                                                                                              | H'FF80  | H'80    |
|               |        | Selects general register functions and the timer output mode.                                                       |         |         |
|               | CTS    | Counter start:                                                                                                      | Bit 7   | 1       |
|               |        | When CTS=1, indicates TCNT has started counting.                                                                    |         | -       |
|               |        | e. e.e. i, indicate i erri nao dia tea counting.                                                                    |         |         |

| Register Name |      | Function                                                               | Address | Setting              |
|---------------|------|------------------------------------------------------------------------|---------|----------------------|
| TCRW          |      | Timer control register W:                                              | H'FF81  | H'30                 |
|               |      | Selects the input clock for the counter and sets counter clearing      |         |                      |
|               |      | conditions and the level of timer output.                              |         |                      |
|               | CKS2 | Clock select:                                                          | Bit 6   | 0                    |
|               | CKS1 | When CKS2 = 0, CKS1 = 1 and CKS0 = 1, specifies the TCNT               | Bit 5   | 1                    |
|               | CKS0 | input clock as the system clock divided by 8.                          | Bit 4   | 1                    |
| TIERW         |      | Timer interrupt enable register W:                                     | H'FF82  | H'00                 |
|               |      | Controls timer W interrupt requests.                                   |         | (at initial setting) |
|               | OVIE | Timer overflow interrupt enable:                                       | Bit 7   | 0/1                  |
|               |      | When OVIE = 0, disables interrupt requests by OVF.                     |         |                      |
|               |      | When OVIE = 1, enables interrupt requests by OVF.                      |         |                      |
| TSRW          |      | Timer status register W                                                | H'FF83  | H'00                 |
|               |      | Indicates interrupt request statuses.                                  |         |                      |
|               | OVF  | Timer overflow:                                                        | Bit 7   | 0                    |
|               |      | When OVF=0, indicates TCNT has not overflowed                          |         |                      |
|               |      | When OVF=1, indicates that TCNT has overflowed.                        |         |                      |
| TCNT          |      | Timer counter:                                                         | H'FF86  | H'00                 |
|               |      | 16-bit upward counter which takes as input the system clock            |         |                      |
|               |      | divided by 8.                                                          |         |                      |
| ADCSR         |      | A/D control/status register:                                           | H'FFB8  | H'00                 |
|               |      | Consists of A/D converter control bits and conversion status bits      |         | (initial setting)    |
|               | ADF  | A/D End Flag:                                                          | Bit 7   | 0                    |
|               |      | On completion of A/D conversion in single mode, ADF is set to 1.       |         |                      |
|               |      | Clear this bit by writing 0 to it after reading it as 1.               |         |                      |
|               | ADIE | A/D Interrupt Enable:                                                  | Bit 6   | 0                    |
|               |      | When ADIE = 0, A/D Conversion End interrupt requests by the            |         |                      |
|               |      | ADF are disabled.                                                      |         |                      |
|               | ADST | A/D Start:                                                             | Bit 5   | 0/1                  |
|               |      | Initiates A/D conversion by setting this bit to 1.                     |         |                      |
|               |      | This is automatically cleared to 0 on completion of A/D conversion     |         |                      |
|               |      | in single mode.                                                        |         |                      |
|               | SCAN | Scan Mode:                                                             | Bit 4   | 0                    |
|               |      | When SCAN = 0, A/D conversion is in the single mode.                   |         |                      |
|               | CKS  | Clock Select:                                                          | Bit 3   | 0                    |
|               |      | When CKS = 0, the A/D conversion period = 134 cycles (max.).           |         |                      |
|               | CH2  | Channel Select Bits 2 to 0:                                            | Bit 2   | 0                    |
|               | CH1  | Select the analog input channel.                                       | Bit 1   | 0                    |
|               | CH0  | CH2 = 0, CH1 = 0 and CH0 = 0 (when SCAN = 0) are set to select<br>AN0. | Bit 0   | 0                    |

| Register Name |      | Function                                                              | Address | Setting |
|---------------|------|-----------------------------------------------------------------------|---------|---------|
| ADCR          |      | A/D Control Register:                                                 | H'FFB9  | H'7E    |
|               |      | Enables the start of A/D conversion in response to an external        |         |         |
|               |      | trigger.                                                              |         |         |
|               | TRGE | Trigger Enable:                                                       | Bit 7   | 0       |
|               |      | When TRGE = 0, starting A/D conversion in response to edge            |         |         |
|               |      | input on an external trigger pin (ADTRG) is disabled.                 |         |         |
| ADDRA         |      | A/D data register A:                                                  | H'FFB0  | —       |
|               |      | Stores the results of A/D conversion of the signal on AN0.            |         |         |
| PCR2          |      | Port control register 2:                                              | H'FFE5  | H'03    |
|               |      | Provides pin-by-pin control of input/output selection for the pins of |         |         |
|               |      | port 2 that have been set as general purpose I/O pins.                |         |         |
|               |      | When PCR2=H'03, pin P22 functions as a general-purpose input          |         |         |
|               |      | pin, while P21 and P20 function as general-purpose output pins.       |         |         |
| PDR2          |      | Port data register 2: General I/O port data register for port 2       | H'FFD5  | H'F8    |
| PMR5          |      | Port mode register 5:                                                 | H'FFE1  | H'00    |
|               |      | Sets the port 5 pin functions                                         |         |         |
|               | POF7 | P57 pin function switching:                                           | Bit 7   | 0       |
|               |      | POF7 = 0 selects the general-purpose I/O port function for P57.       |         |         |
|               | POF6 | P56 pin function switching:                                           | Bit 6   | 0       |
|               |      | POF6 = 0 selects the general-purpose I/O port function for P56.       |         |         |
|               | WKP5 | P55/WKP5/ADTRG Pin Function Switching:                                | Bit 5   | 0       |
|               |      | WKP5 = 0 selects the general-purpose I/O port function for P55.       |         |         |
|               | WKP4 | P54/WKP4 Pin Function Switching:                                      | Bit 4   | 0       |
|               |      | WKP4 = 0 selects the general-purpose I/O port function for P54.       |         |         |
|               | WKP3 | P53/WKP3 Pin Function Switching:                                      | Bit 3   | 0       |
|               | -    | WKP3 = 0 selects the general-purpose I/O port function for P53.       |         |         |
|               | WKP2 | P52/WKP2 Pin Function Switching:                                      | Bit 2   | 0       |
|               |      | WKP2 = 0 selects the general-purpose I/O port function for P52.       |         | ·       |
|               | WKP1 | P51/WKP1 Pin Function Switching:                                      | Bit 1   | 0       |
|               |      | WKP1 = 0 selects the general-purpose I/O port function for P51.       | DICT    | 0       |
|               | WKP0 | P50/WKP0 Pin Function Switching:                                      | Bit 0   | 0       |
|               |      | WKP0 = 0 selects the general-purpose I/O port function for P50.       | DICO    | 0       |
| PUCR5         |      | Port pull-up control register 5:                                      | H'FFD1  | H'00    |
|               |      | Provides pin-by-pin control of the pull-up MOSFET for the pins of     |         | 1100    |
|               |      | port 5 that have been set as inputs.                                  |         |         |
|               |      | When PUCR5 = H'00, the pull-up MOSFETs of the P55 to P50              |         |         |
|               |      | pins are turned off.                                                  |         |         |
| PDR5          |      | Port data register 5: General I/O port data register for port 5       | H'FFD8  | H'00    |
| PCR5          |      | Port control register 5:                                              | H'FFE8  | H'FF    |
|               |      | Provides pin-by-pin control of input/output selection for the pins of |         |         |
|               |      | port 2 that have been set as general purpose I/O pins.                |         |         |
|               |      | When PCR5=H'FF, the pins P57 to P50 function as general-              |         |         |
|               |      | purpose output pins.                                                  |         |         |

### 4.4 Description of RAM

Table 4.3 describes the RAM used in this sample task.

#### Table 4.3 Description of RAM

| Label Name  | Function                                                             | Address | Used in    |
|-------------|----------------------------------------------------------------------|---------|------------|
| dig_0       | Stores LED1 display data. (1 byte)                                   | H'FB8C  | main, tmrw |
| dig_1       | Stores LED2 display data. (1 byte)                                   | H'FB8D  | main, tmrw |
| dig_2       | Stores LED3 display data. (1 byte)                                   | H'FB8E  | main, tmrw |
| dig_3       | Stores LED4 display data. (1 byte)                                   | H'FB8F  | main, tmrw |
| cnt         | 8-bit counter used in switching display from LED1 to LED4.           | H'FB90  | main, tmrv |
|             | (1 byte)                                                             |         |            |
| counter_sub | 8-bit counter used for adjustment of A/D data acquisition intervals. | H'FB91  | main, tmrw |
|             | (1 byte)                                                             |         |            |
| convdat1    | Coefficient for voltage conversion $\times$ 100 (4 bytes)            | H'FB80  | main, tmrw |
| itemp       | Area for temporary storage of calculated results (2 bytes)           | H'FB84  | tmrw       |
| ftemp       | Area for temporary storage of calculated results (4 bytes)           | H'FB86  | tmrw       |
| ptr         | Stores pointer to dig_0 (2 bytes)                                    | H'FB8A  | tmrv       |

#### 4.5 Description of data table

In this sample task, display data for the 7-segment LED displays are stored in the ROM as a 1-dimensional array (data table). Table 4.4 describes the data table of display data (dsp\_data [ ]).

#### Table 4.4 Description of 7-Segment LED Display Data Table (dsp\_data[])

| Array Name  | Data | Data Description                                  | Data Size | Address |
|-------------|------|---------------------------------------------------|-----------|---------|
| dsp_data[0] | H'3F | Data output from port 5 to display "0" on an LED. | 1 byte    | H'0E06  |
| dsp_data[1] | H'06 | Data output from port 5 to display "1" on an LED. | 1 byte    | H'0E07  |
| dsp_data[2] | H'5B | Data output from port 5 to display "2" on an LED. | 1 byte    | H'0E08  |
| dsp_data[3] | H'4F | Data output from port 5 to display "3" on an LED. | 1 byte    | H'0E09  |
| dsp_data[4] | H'66 | Data output from port 5 to display "4" on an LED. | 1 byte    | H'0E0A  |
| dsp_data[5] | H'6D | Data output from port 5 to display "5" on an LED. | 1 byte    | H'0E0B  |
| dsp_data[6] | H'7D | Data output from port 5 to display "6" on an LED. | 1 byte    | H'0E0C  |
| dsp_data[7] | H'27 | Data output from port 5 to display "7" on an LED. | 1 byte    | H'0E0D  |
| dsp_data[8] | H'7F | Data output from port 5 to display "8" on an LED. | 1 byte    | H'0E0E  |
| dsp_data[9] | H'6F | Data output from port 5 to display "9" on an LED. | 1 byte    | H'0E0F  |



### 5. Flowchart

1. Main Routine (main)





2. Timer W Interrupt Processing Routine (tmrw)





#### 3. Timer V Interrupt Processing Routine (tmrv)





### 6. Program Listing

| INIT.SRC | (program | list) |
|----------|----------|-------|

|      | .export  | _INIT           |
|------|----------|-----------------|
|      | .import  | _main           |
| ;    |          |                 |
|      | .section | P,CODE          |
| _IN: | IT:      |                 |
|      | mov.w    | #h'ff80,r7      |
|      | ldc.b    | #b'10000000,ccr |
|      | jmp @_ma | in              |
| ;    |          |                 |
|      | .end     |                 |

| .end                                                                   |                                    |                                      |    |
|------------------------------------------------------------------------|------------------------------------|--------------------------------------|----|
|                                                                        |                                    |                                      |    |
|                                                                        | Series -H8/36014- Application note |                                      | */ |
| /* Application e                                                       | -                                  |                                      | */ |
| /* Pressure meas                                                       | urement example                    |                                      | */ |
| #include <machine.< td=""><td>h&gt;</td><td></td><td></td></machine.<> | h>                                 |                                      |    |
| /* Symbol defnit                                                       | ion                                |                                      | */ |
| struct BIT {                                                           |                                    |                                      |    |
| unsigned char                                                          | b0:1; /* bit 0 */                  |                                      |    |
| };                                                                     |                                    |                                      |    |
| #define PDR2                                                           | *(volatile unsigned char *)0xFFD5  | /* Port data register 2              | */ |
| #define PCR2                                                           | *(volatile unsigned char *)0xFFE5  | /* Port control register 2           | */ |
| #define PMR5                                                           | *(volatile unsigned char *)0xFFE1  | /* Port mode register 5              | */ |
| #define PUCR5                                                          | *(volatile unsigned char *)0xFFD1  | /* Port pull-up control register 5   | */ |
| #define PDR5                                                           | *(volatile unsigned char *)0xFFD8  | /* Port data register 5              | */ |
| #define PCR5                                                           | *(volatile unsigned char *)0xFFE8  | /* Port control register 5           | */ |
| #define TMRW                                                           | *(volatile unsigned char *)0xFF80  | /* Timer mode register W             | */ |
| #define TCRW                                                           | *(volatile unsigned char *)0xFF81  | /* Timer control register W          | */ |
| #define TCRW_BIT                                                       | (*(struct BIT *)0xFF81)            | /* Timer Control Register W          | */ |
| #define TIERW                                                          | *(volatile unsigned char *)0xFF82  | /* Timer interrupt enable register W | */ |
| #define TIERW_BIT                                                      | (*(struct BIT *)0xFF82)            | /* Timer Interrupt Enable Register   | */ |
| #define OVIEW                                                          | TIERW_BIT.b7                       | /* Timer Overflow Interrupt Enable W | */ |
| #define TSRW                                                           | *(volatile unsigned char *)0xFF83  | /* Timer status register W           | */ |
| #define TSRW_BIT                                                       | (*(struct BIT *)0xFF83)            | /* Timer Status Register W           | */ |
| #define OVFW                                                           | TSRW_BIT.b7                        | /* Timer Over flow W                 | */ |
| #define TCRV0                                                          | *(volatile unsigned char *)0xFFA0  | /* Timer control register V0         | */ |
| #define TCRV0_BIT                                                      | (*(struct BIT *)0xFFA0)            |                                      |    |
| #define OVIE                                                           | TCRV0_BIT.b5                       | /* Timer overflow interrupt enable   | */ |
| #define TCSRV                                                          | *(volatile unsigned char *)0xFFA1  | /* Timer control/status register V   | */ |
| #define TCSRV_BIT                                                      | (*(struct BIT *)0xFFA1)            |                                      |    |
| #define OVF                                                            | TCSRV_BIT.b5                       | /* Timer overflow flag               | */ |
| #define TCRV1                                                          | *(volatile unsigned char *)0xFFA5  | /* Timer control register V1         | */ |
|                                                                        |                                    |                                      |    |



| 1. C' 3.2002                      |                                                   |                                    | + / |
|-----------------------------------|---------------------------------------------------|------------------------------------|-----|
| #define ADCSR                     | *(volatile unsigned char *)0xFFB8                 | /* A/D control/status register     | */  |
| #define ADCSR_BIT<br>#define ADST | (*(struct BIT *)0xFFB8)                           | /* A/D start                       | */  |
| #define ADCR                      | ADCSR_BIT.b5<br>*(volatile unsigned char *)0xFFB9 | /* A/D control register            | */  |
| #define ADDRA                     | *(volatile unsigned int *)0xFFB0                  | /* A/D data register A             | */  |
| #define ADDRB                     | *(volatile unsigned int *)0xFFB2                  | /* A/D data register A             | */  |
| #define ADDRC                     | *(volatile unsigned int *)0xFFB4                  | /* A/D data register A             | */  |
| #define ADDRD                     | *(volatile unsigned int *)0xFFB4                  | /* A/D data register A             | */  |
| #deline ADDAD                     | (Volatile unsigned int ) oxFFB0                   | / K/D data register K              | /   |
| #pragma interrupt                 | (tmrw)                                            |                                    |     |
| <pre>#pragma interrupt</pre>      |                                                   |                                    |     |
| "F                                |                                                   |                                    |     |
| /* Function defin                 | nition                                            |                                    | */  |
| extern void INIT(vo               |                                                   | /* Stack pointer set               | */  |
| void main(void);                  |                                                   | /* main routine                    | */  |
| <pre>void tmrw(void);</pre>       |                                                   | /* Timer W interrupt routine       | */  |
| <pre>void tmrv(void);</pre>       |                                                   | /* Timer V interrupt routine       | */  |
|                                   |                                                   | -                                  |     |
| /* Data table                     |                                                   |                                    | */  |
| const unsigned cha:               | r dsp_data[10] =                                  |                                    |     |
| {                                 | -                                                 |                                    |     |
| 0x3f,                             |                                                   | /* LED display data = "0"          | */  |
| 0x06,                             |                                                   | /* LED display data = "1"          | */  |
| 0x5b,                             |                                                   | /* LED display data = "2"          | */  |
| 0x4f,                             |                                                   | /* LED display data = "3"          | */  |
| 0x66,                             |                                                   | /* LED display data = "4"          | */  |
| 0x6d,                             |                                                   | /* LED display data = "5"          | */  |
| 0x7d,                             |                                                   | /* LED display data = "6"          | */  |
| 0x27,                             |                                                   | /* LED display data = "7"          | */  |
| 0x7f,                             |                                                   | /* LED display data = "8"          | */  |
| 0x6f,                             |                                                   | /* LED display data = "9"          | */  |
| };                                |                                                   |                                    |     |
|                                   |                                                   |                                    |     |
| /* RAM define                     |                                                   |                                    | */  |
| unsigned char dig_                | D;                                                | /* Dig-0 LED display data store    | */  |
| unsigned char dig_                | 1;                                                | /* Dig-1 LED display data store    | */  |
| unsigned char dig_2               | 2;                                                | /* Dig-2 LED display data store    | */  |
| unsigned char dig_                | 3;                                                | /* Dig-3 LED display data store    | */  |
| unsigned char cnt;                |                                                   | /* LED enable counter              | */  |
| unsigned char count               | ter_sub;                                          |                                    |     |
| <pre>float convdat1;</pre>        |                                                   | <pre>/* Convert data (volt)</pre>  | */  |
| unsigned int itemp                | ;                                                 |                                    |     |
| float ftemp;                      |                                                   |                                    |     |
| unsigned char *ptr                | ;                                                 | /* Pointer set                     | */  |
|                                   |                                                   |                                    |     |
| /* Vector address                 | 5                                                 |                                    | */  |
| #pragma section V1                |                                                   | /* Vector section set              | */  |
| void (*const VEC_T                | 3L1[])(void) = {                                  |                                    |     |
| INIT                              |                                                   | /* H'0000 Reset vector             | */  |
| };                                |                                                   |                                    |     |
| #pragma section V2                |                                                   | /* Vector section set              | */  |
| void (*const VEC_T                | 3L2[])(void) = {                                  | () = = = = :                       |     |
| tmrw                              |                                                   | /* H'002a Timer W interrupt vector | */  |
| };                                |                                                   |                                    |     |
| #pragma section V3                |                                                   | /* Vector section set              | */  |
| void (*const VEC_T                | 3L3[])(void) = {                                  | () = = = = :                       |     |
| tmrv                              |                                                   | /* H'002c Timer V interrupt vector | */  |
| };                                |                                                   | <i>u</i> -                         |     |
| #pragma section                   |                                                   | /* P                               | */  |
|                                   |                                                   |                                    |     |



| /************************************** | *****                                     | ******/ |
|-----------------------------------------|-------------------------------------------|---------|
| /* Main program                         |                                           | */      |
| /************************************** | *****                                     | ******/ |
| void main(void)                         |                                           |         |
| {                                       |                                           |         |
| <pre>set imask ccr(1);</pre>            | /* CCR I-bit = 1                          | */      |
|                                         | /* Set convert constant 1                 | */      |
|                                         |                                           |         |
| $dig_0 = 0x40;$                         | /* Used RAM area initialize               | */      |
| $dig_{1} = 0x40;$                       | /* Used RAM area initialize               | */      |
| $dig_{2} = 0x40;$                       | /* Used RAM area initialize               | */      |
| $dig_{3} = 0x40;$                       | /* Used RAM area initialize               | */      |
| cnt = 0x00;                             | /* Used RAM area initialize               | */      |
|                                         |                                           |         |
| PCR2 = 0x03;                            | /* Port 2 initialize                      | */      |
|                                         |                                           |         |
| PCR5 = 0xff;                            | /* Port 5 initialize                      | */      |
|                                         |                                           |         |
|                                         | /* Timer W initialize                     | */      |
| TCRW = 0x30;                            | /* Clock Select                           | */      |
| $TSRW = 0 \times 00;$                   | /* Clear OVF                              | */      |
| $TMRW = 0 \times 80;$                   | /* Timer Counter Count Start              | */      |
| TIERW = 0x00;                           | /* OVF Interrupt Disable                  | */      |
| <pre>counter_sub = 15;</pre>            | <pre>/* Initialize 8bit Counter_sub</pre> | */      |
|                                         |                                           |         |
| TCRV0 = 0x03;                           | /* Timer V initialize                     | */      |
| TCRV1 = 0xe3;                           | /* Internal clock select                  | */      |
| TCSRV = 0x10;                           | /* Clear OVF to 0                         | */      |
|                                         |                                           |         |
| ADCSR = 0x00;                           | /* A/D converter initialize               | */      |
| ADCR = $0x7e;$                          |                                           |         |
|                                         |                                           |         |
| OVF = 0;                                | /* Clear OVF to 0                         | */      |
| OVFW = 0;                               | /* Clear OVF to 0                         | */      |
| OVIE = 1;                               | /* Timer V OVF interrupt enable           | */      |
| OVIEW = 1;                              | /* Timer W OVF interrupt enable           | */      |
|                                         |                                           |         |
|                                         |                                           |         |
| <pre>set_imask_ccr(0);</pre>            | /* CCR I-bit = 0                          | */      |
|                                         |                                           |         |

while(1);

}



| /*****                                             | ****                                                    | *****/   |
|----------------------------------------------------|---------------------------------------------------------|----------|
| /* Timer W Interrupt                               |                                                         | */       |
| -<br>/************************************         | ******                                                  | *****/   |
| void tmrw(void)                                    |                                                         |          |
|                                                    |                                                         |          |
| if ( OVFW == 1 ) {                                 |                                                         |          |
| OVFW = 0;                                          | /* Clear OVF                                            | */       |
| counter sub;                                       | /* Decrement 8bit Counter                               | */       |
| if ( counter_sub == 0x00 ) {                       | /* 8bit Counter != H'00                                 | */       |
| counter_sub = 15;                                  | /* Initialize 8bit Counter sub                          | */       |
| ADST = 1;                                          | /* A/D converter start                                  | */       |
| <pre>while(ADST == 1);</pre>                       | /* A/D converter end ?                                  | */       |
| <pre>ftemp = (ADDRA &gt;&gt; 6) &amp; 0x3ff;</pre> | /* Pick up 10bit data                                   | */       |
|                                                    | /* Convert A/D to volt                                  | */       |
| <pre>ftemp = ftemp * convdat1;</pre>               |                                                         |          |
|                                                    | <pre>/* Convert volt to pressure(x10)</pre>             | */       |
| itemp = ((ftemp / 5.0 + 0.095) / 0.009) * 10.0;    |                                                         |          |
|                                                    | /* Display Decimal                                      | */       |
| if (itemp/1000 == 0) {                             |                                                         |          |
| dig $3 = 0 \times 00;$                             | /* Dig-3 LED display data set                           | */       |
| ) else (                                           |                                                         |          |
| dig 3 = dsp data[itemp / 1000];                    | /* Dig-3 LED display data set                           | */       |
| }                                                  | ,                                                       | ,        |
| if (itemp/100 == 0) {                              |                                                         |          |
| dig $2 = 0x00;$                                    | /* Dig-2 LED display data set                           | */       |
| } else {                                           | , ,                                                     | ,        |
| dig_2 = dsp_data[(itemp % 1000) / 100];            | /* Dig-2 LED display data set                           | */       |
| )                                                  | , big 2 hbb disping data set                            | /        |
| ,<br>dig_1 = dsp_data[(itemp % 100) / 10]   0x80;  | /* Dig-1 LED display data set                           | */       |
| <pre>dig_0 = dsp_data[itemp % 10];</pre>           | /* Dig-0 LED display data set                           | */       |
| }                                                  | , big o bbb alopia, aata bot                            | ,        |
| }                                                  |                                                         |          |
| }                                                  |                                                         |          |
| 1                                                  |                                                         |          |
| /*********                                         | ******                                                  | *****/   |
| /* Timer V Interrupt                               |                                                         | */       |
| //************                                     | *****                                                   |          |
| void tmrv(void)                                    |                                                         | /        |
|                                                    |                                                         |          |
| ptr = &dig_0;                                      | /* LED display data store address set                   | */       |
| ptr = adrg_0,                                      | / heb display data stole addless set                    | /        |
| while(OVF == 1) {                                  | /* OVF = 1 ?                                            | */       |
| OVF = 0;                                           | /* OVF - I !<br>/* Clear OVF to 0                       | */       |
| ptr += cnt;                                        | /* LED display data read                                | */       |
| -                                                  |                                                         |          |
| PDR5 = *ptr;<br>PDR2 = cnt;                        | /* LED display data output                              | */<br>*/ |
|                                                    | <pre>/* LED enable data output /* "cnt" increment</pre> | */       |
| cnt++;                                             |                                                         |          |
| if $(cnt \ge 4)$ {                                 | /* 4 times end ?                                        | */       |
| cnt = 0;                                           | /* "cnt" initialize                                     | */       |
| }                                                  |                                                         |          |
| }                                                  |                                                         |          |
| }                                                  |                                                         |          |



## **Revision Record**

|      |           | Descripti | tion                 |  |
|------|-----------|-----------|----------------------|--|
| Rev. | Date      | Page      | Summary              |  |
| 1.00 | Sep.29.03 |           | First edition issued |  |
|      | -         |           |                      |  |
|      |           |           |                      |  |
|      |           |           |                      |  |
|      |           |           |                      |  |
|      |           |           |                      |  |



#### Keep safety first in your circuit designs!

1. Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.