Application Note

16-bit Sigma-Delta ADC

AN-CM-328

Abstract

This application note describes the implementation and testing of a 16-bit sigma-delta analog-to-digital converter (ADC) based on the SLG47004 IC. The design requires few internal analog and digital resources, so the ADC can be integrated with other projects inside one SLG47004. This application note comes complete with design files which can be found in the References section.
16-bit Sigma-Delta ADC

Contents
Abstract .......................................................................................................................... 1
Contents ......................................................................................................................... 2
Figures ........................................................................................................................... 2
Tables ............................................................................................................................. 2
1 Terms and Definitions ................................................................................................. 3
2 References .................................................................................................................. 3
3 Introduction ................................................................................................................ 4
4 Sigma-Delta ADCs ....................................................................................................... 4
5 SLG47004-Based ΣΔ ADC Structure ....................................................................... 5
6 Accuracy Characteristics ............................................................................................ 8
7 Conclusion .................................................................................................................. 10
Revision History ............................................................................................................ 11

Figures
Figure 1: Basic Schematic of ΣΔ ADC. ................................................................. 4
Figure 2: ΣΔ ADC Waveforms for (A) Vin= Vdd/2 and (B) and Vin=Vdd/3/4. ........ 5
Figure 3: Simplified Structure of the ΣΔ ADC Based on the SLG47004 .......... 6
Figure 4: Optional Connection of Digital Rheostats to Adjust the Reference Voltage of Opamp0 ..... 6
Figure 5: GreenPAK Designer Project of the ΣΔ ADC Based on the SLG47004... 7
Figure 6: Hardware Prototype Waveforms for Vin=1.0V, ADC_Vref=Vdd=3.0V .... 8
Figure 7: Comparison of Etalon ADC vs SLG47004-based ΣΔ ADC .................... 9

Tables
Table 1: Comparison of Results of External Etalon ADC and SLG47004-based ΣΔ ADC .... 8
Table 2: Linearity Assessment of the SLG47004-based ΣΔ ADC ............................ 9
16-bit Sigma-Delta ADC

1 Terms and Definitions

ACMP  Analog comparator
ADC   Analog-to-digital converter
DAC   Digital-to-analog converter
IC    Integrated circuit
Opamp Operational amplifier
ΣΔ ADC Sigma-delta ADC

2 References

For related documents and software, please visit:
https://www.dialog-semiconductor.com/products/greenpak/analog-greenpaks

Download our free GreenPAK Designer software [1] to open the .gp files [2] and view the proposed circuit design. Use the GreenPAK development tools [3] to freeze the design into your own customized IC in a matter of minutes. Find out more in a complete library of application notes [4] featuring design examples as well as explanations of features and blocks within the GreenPAK IC.

[2] AN-CM-328 16-bit Sigma-Delta ADC.gp, GreenPAK Design File
[5] SLG47004, Datasheet

Author: Vladyslav Kozlov
This article was originally published on Planet Analog.
3 Introduction

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) are a widely-used component of mixed-signal circuits.

There are many types of ADCs: successive-approximation ADCs, sigma-delta (ΣΔ) ADCs, direct-conversion ADCs, capacitor charge/discharge-based ADCs, ADCs with voltage-to-frequency converters, and others. All these ADCs provide different accuracy characteristics, sampling rate limitations, and cost.

In this application note, we’ll design a ΣΔ ADC.

4 Sigma-Delta ADCs

The main components of a 1st order ΣΔ ADC are:

- Integrator
- Comparator
- 1-bit digital-to-analog converter (DAC)
- Digital filter

The simplified schematic of a 1st order ΣΔ ADC is shown in Figure 1.

```
+-------------------------+
| Sigma-delta modulator   |
| Integrator              |
| ACMP                    |
| Digital Filter          |
| Digital Output          |
| 1-bit DAC               |
| Analog Input            |
| Ext. clock              |
```

**Figure 1: Basic Schematic of ΣΔ ADC.**

The operating principle of a ΣΔ ADC is based on the periodic balancing of the charge of the integrator’s capacitor. The integrator changes its output linearly until it crosses a threshold. When the threshold is crossed, the comparator changes the state of a 1-bit DAC to the opposite state. This forces the integrator to change its output in the opposite direction (up or down depending on the DAC output). The process then repeats. The comparator must change the DAC state synchronously using external clock pulses. See Figure 2.
A \(\Sigma\Delta\) ADC can be treated as a low-resolution ADC during one integrator period. To get a high-resolution result, the data from several periods must be averaged. This inherent oversampling and averaging allows the \(\Sigma\Delta\) ADC to greatly minimize noise and get high-resolution data (up to 24 noise-free bits for modern \(\Sigma\Delta\) ADCs).

The bitstream (the output of the synchronous comparator) is input to a digital filter. The typical filter is a moving average low pass \(sinc1\), \(sinc3\), or \(sinc5\) filter.

### 5 SLG47004-Based \(\Sigma\Delta\) ADC Structure

The simplified structure of the GreenPAK project is shown in Figure 3. An integrator based on Opamp0 adds the input signal and the signal from the 1-bit DAC. The reference voltage for the integrator and the comparator is Vdd/2. Note that the digital rheostat divider can be used instead of the internal VddA/2 reference to compensate for the offset of Opamp0 (Figure 4). The ADC reference voltage is ADC_Vref=Vdd=VddA. The 1-bit DAC is a GPIO configured as a 1x push-pull output pin. The 16-bit counter operates as an accumulator that counts the number of clock pulses wherein the ACMP output is high. The counting period for the 16-bit counter is 65536 pulses of the oscillator. A low level Power Up signal turns off Opamp0, ACMP, and the oscillator. This significantly reduces the power consumption of the SLG47004 when the ADC isn't used.

The ADC result is stored in the current counter value registers of 16-bit CNT0 (register bytes CBh, CCh). The result can be read via I2C interface.

If the Power Up input is high, the rising edge at the Start Conversion input starts the sampling procedure. The InProgress/Idle output can be monitored to define the end of the conversion. To start a new sampling procedure, the rising edge should be reapplied to the Start Conversion input. The sampling rate of the ADC is 1.95 samples per second.
The GreenPAK Designer project of the ΣΔ ADC is shown in Figure 5. The hardware prototype waveforms are shown in Figure 6.

Figure 3: Simplified Structure of the ΣΔ ADC Based on the SLG47004

Figure 4: Optional Connection of Digital Rheostats to Adjust the Reference Voltage of Opamp0
Figure 5: GreenPAK Designer Project of the ΣΔ ADC Based on the SLG47004
6 Accuracy Characteristics

To estimate the accuracy characteristics of the ADC, an external 24-bit ΣΔ ADC was used. The external ADC was configured to operate in 16-bit mode at 1ksps, averaging 128 samples. The SLG47004 and external ADC used the same voltage reverence of 3V. For the SLG47004, Vdd=VddA=ADC_Vref. The SLG47004 uses the rheostat divider to provide reference to Opamp0. The code for both digital rheostats is 1023. Table 1, Table 2, and Figure 7 show the comparison results.

Table 1: Comparison of Results of External Etalon ADC and SLG47004-based ΣΔ ADC

<table>
<thead>
<tr>
<th>#</th>
<th>DAC setting (Vin), mV</th>
<th>Etalon ADC, dec</th>
<th>ADC SLG47004, dec</th>
<th>Error between Etalon ADC data and SLG47004 data, %</th>
<th>Difference between Etalon ADC data and SLG47004 data, LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>25</td>
<td>567</td>
<td>578</td>
<td>1.940%</td>
<td>11</td>
</tr>
<tr>
<td>2</td>
<td>250</td>
<td>5522</td>
<td>5533</td>
<td>0.199%</td>
<td>11</td>
</tr>
<tr>
<td>3</td>
<td>500</td>
<td>10948</td>
<td>10959</td>
<td>0.100%</td>
<td>11</td>
</tr>
<tr>
<td>4</td>
<td>750</td>
<td>16434</td>
<td>16445</td>
<td>0.067%</td>
<td>11</td>
</tr>
<tr>
<td>5</td>
<td>1000</td>
<td>21889</td>
<td>21898</td>
<td>0.041%</td>
<td>9</td>
</tr>
<tr>
<td>6</td>
<td>1250</td>
<td>27347</td>
<td>27356</td>
<td>0.033%</td>
<td>9</td>
</tr>
<tr>
<td>7</td>
<td>1500</td>
<td>32803</td>
<td>32811</td>
<td>0.024%</td>
<td>8</td>
</tr>
<tr>
<td>8</td>
<td>1750</td>
<td>38287</td>
<td>38294</td>
<td>0.018%</td>
<td>7</td>
</tr>
<tr>
<td>9</td>
<td>2000</td>
<td>43711</td>
<td>43720</td>
<td>0.021%</td>
<td>9</td>
</tr>
<tr>
<td>10</td>
<td>2250</td>
<td>49199</td>
<td>49207</td>
<td>0.016%</td>
<td>8</td>
</tr>
<tr>
<td>11</td>
<td>2500</td>
<td>54657</td>
<td>54663</td>
<td>0.011%</td>
<td>6</td>
</tr>
<tr>
<td>12</td>
<td>2700</td>
<td>59015</td>
<td>59021</td>
<td>0.010%</td>
<td>6</td>
</tr>
</tbody>
</table>

Figure 6: Hardware Prototype Waveforms for Vin=1.0V, ADC_Vref=Vdd=3.0V
Table 2: Linearity Assessment of the SLG47004-based ΣΔ ADC

<table>
<thead>
<tr>
<th></th>
<th>ADC SLG47004 data, dec</th>
<th>Approximated line, LSB</th>
<th>ADC SLG47004 Data vs Approximated line, %</th>
<th>INL, LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>578</td>
<td>578.6563</td>
<td>0.1134%</td>
<td>0.6563</td>
</tr>
<tr>
<td>2</td>
<td>5533</td>
<td>5533.1608</td>
<td>0.0029%</td>
<td>0.1608</td>
</tr>
<tr>
<td>3</td>
<td>10959</td>
<td>10958.6182</td>
<td>-0.0035%</td>
<td>-0.3818</td>
</tr>
<tr>
<td>4</td>
<td>16445</td>
<td>16444.0696</td>
<td>-0.0057%</td>
<td>-0.9304</td>
</tr>
<tr>
<td>5</td>
<td>21898</td>
<td>21898.5241</td>
<td>0.0024%</td>
<td>0.5241</td>
</tr>
<tr>
<td>6</td>
<td>27356</td>
<td>27355.9783</td>
<td>-0.0001%</td>
<td>-0.0217</td>
</tr>
<tr>
<td>7</td>
<td>32811</td>
<td>32811.4327</td>
<td>0.0013%</td>
<td>0.4327</td>
</tr>
<tr>
<td>8</td>
<td>38294</td>
<td>38294.8843</td>
<td>0.0023%</td>
<td>0.8843</td>
</tr>
<tr>
<td>9</td>
<td>43720</td>
<td>43718.3419</td>
<td>-0.0038%</td>
<td>-1.6581</td>
</tr>
<tr>
<td>10</td>
<td>49207</td>
<td>49205.7931</td>
<td>-0.0025%</td>
<td>-1.2069</td>
</tr>
<tr>
<td>11</td>
<td>54663</td>
<td>54663.2473</td>
<td>0.0005%</td>
<td>0.2473</td>
</tr>
<tr>
<td>12</td>
<td>59021</td>
<td>59020.8115</td>
<td>-0.0003%</td>
<td>-0.1885</td>
</tr>
<tr>
<td>13</td>
<td>64477</td>
<td>64477.2658</td>
<td>0.0004%</td>
<td>0.2658</td>
</tr>
</tbody>
</table>

Figure 7: Comparison of Etalon ADC vs SLG47004-based ΣΔ ADC

The SLG47004-based ΣΔ ADC demonstrates good linearity (1.7 LSB max), good noise tolerance (the result deviation is 2 LSB over a sequence of samples), and small gain error (0.009% of full scale) and offset error (0.5 mV). Please note that the SLG47004-based ADC isn't calibrated, so the performance of the ADC can vary from chip to chip and can be worse than shown above. To improve the performance, the rheostat divider (Opamp0 Vref source) can be used (see Figure 4). The
calibration procedure is an adjustment of Opamp0’s Vref divider output to minimize the difference between the SLG47004 data and the Etalon ADC data when the input voltage is Vin=ADC_Vref/2.

7 Conclusion

The proposed ΣΔ ADC can be used as a standalone 16-bit ADC or combined with other analog designs inside one SLG47004 IC. The internal resources needed to implement the ADC are one opamp, one ACMP, one GPIO, and a few logic components clocked by an oscillator. The proposed ΣΔ ADC has a low sampling rate (1.95sps) but good accuracy characteristics (0.5 mV offset error, 0.009% gain error, and 2 LSB max INL) and good noise immunity. The user can optionally select a higher sampling rate at the expense of accuracy.
## Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>23-Nov-2021</td>
<td>Initial Version</td>
</tr>
</tbody>
</table>

© 2022 Renesas Electronics Corporation
IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING Datasheets), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

Corporate Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.renesas.com/contact/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

© 2021 Renesas Electronics Corporation. All rights reserved.