Abstract

This application note presents how to make a capacitive charge pump using a GreenPAK IC and just a couple of low-cost external components. A single stage charge pump may be configured as a voltage doubler or voltage inverter. The charge pump operates with input voltages 1.8 V to 5 V and load currents up to 145 mA. Overall performance peaks at input voltages 3 V to 5 V and output currents 1 mA to 5 mA when using Schottky external diodes. The main advantage of GreenPAK solution is the flexibility to shift the design focus to the high priority requirement, whether it is low quiescent power, low output ripple, high efficiency/low losses, low EMI or digital control.

This application note comes complete with design files which can be found in the References section.
Capacitive Charge Pump using GreenPAK

Contents

Abstract ........................................................................................................................................... 1
Contents ........................................................................................................................................... 2
Figures ............................................................................................................................................ 3
Tables ................................................................................................................................................ 4
1 Terms and Definitions .................................................................................................................. 5
2 References ....................................................................................................................................... 5
3 Introduction .................................................................................................................................... 7
  3.1 Charge Pump Circuit Implementation ...................................................................................... 7
  3.2 Charge Pump Circuit Operation ............................................................................................... 8
4 Charge Pump Circuit Design ......................................................................................................... 9
  4.1 Design Procedure .................................................................................................................... 11
  4.2 Quick and Easy Design in Three Simple Steps ........................................................................ 12
  4.3 Operating Frequency Selection ............................................................................................... 12
  4.4 Capacitors Calculation and Selection .................................................................................... 12
  4.5 Output Capacitor .................................................................................................................... 13
  4.6 Pump Capacitor (Flying Capacitor) Selection ......................................................................... 14
  4.7 Diode Selection ....................................................................................................................... 15
5 GreenPAK Design ....................................................................................................................... 17
  5.1 Oscillator Design .................................................................................................................... 17
  5.2 Output Pins Design ................................................................................................................ 18
  5.3 GreenPAK Design schematic .................................................................................................. 19
  5.4 Powerdown Feature ................................................................................................................. 20
6 Circuit Performance ...................................................................................................................... 22
7 Testing & Results ......................................................................................................................... 25
  7.1 Graphs ..................................................................................................................................... 26
8 Layout Considerations ................................................................................................................. 44
  8.1 General Layout Recommendations ......................................................................................... 44
  8.2 Specific Layout Recommendations for GreenPAK ................................................................. 44
9 Optional Design Modifications and Optimizations ................................................................... 45
  9.1 Replacing Diodes with Synchronous Switching MOSFETs ..................................................... 45
  9.2 External Drive for Pump Capacitor ....................................................................................... 46
  9.3 Bleeder Resistor Deletes Output Voltage Peak at Light Loads ............................................. 47
  9.4 Reusing GreenPAK Pins for Multiple Outputs ...................................................................... 47
10 GreenPAK Part Selection .......................................................................................................... 48
  10.1 Quick Part Selection ............................................................................................................. 49
11 Key Advantages and Commercial Viability ............................................................................. 50
12 Conclusion .................................................................................................................................... 51
Revision History ............................................................................................................................. 52

Application Note  Revision 1.0  21-Jun-2018

© 2018 Dialog Semiconductor
Figures

Figure 1: GreenPAK Based Capacitive Charge Pump Voltage Doubler and Voltage Inverter
Figure 2: Diodes Contribution to Output Resistance
Figure 3: Output Ripple vs Load Current
Figure 4: OSC Settings
Figure 5: System Diagram
Figure 6: GreenPAK Design with Alternate Shutdown
Figure 7: Voltage Doubler with Full Shutdown
Figure 8: GreenPAK Charge Pump Test Setup Photo
Figure 9: Test Setup
Figure 10: GreenPAK Design for DUT
Figure 11: Output Voltage vs Load Silicon
Figure 12: Output Voltage vs Load Schottky
Figure 13: Output Voltage vs Load Silicon SC:LG
Figure 14: Output Volt. vs Load Schottky SC:LG
Figure 15: Output Resistance vs Load Silicon
Figure 16: Output Resistance vs Load Schottky
Figure 17: Efficiency vs Load Current Silicon
Figure 18: Efficiency vs Load Current Schottky
Figure 19: Efficiency vs Load Silicon SC:LG
Figure 20: Efficiency vs Load Schottky SC:LG
Figure 21: Voltage Efficiency vs Load Silicon
Figure 22: Voltage Efficiency vs Load Schottky
Figure 23: Quiescent Current vs \( V_{IN} \) 25 kHz
Figure 24: Quiescent Current vs \( V_{IN} \) 125 kHz
Figure 25: Shutdown Current vs \( V_{IN} \)
Figure 26: Output Voltage vs \( V_{IN} \)
Figure 27: Output Resistance vs \( V_{IN} \) Silicon
Figure 28: Output Resistance vs \( V_{IN} \) Schottky
Figure 29: Load Regulation 5 V Silicon
Figure 30: Load Regulation 5 V Schottky
Figure 31: Load Regulation 5 V Silicon SC:LG
Figure 32: Load Regulation 5 V Schottky SC:LG
Figure 33: Output Resistance 5 V Silicon
Figure 34: Output Resistance 5 V Schottky
Figure 35: Efficiency 5 V Silicon
Figure 36: Efficiency 5 V Schottky
Figure 37: Efficiency 5 V Silicon SC:LG
Figure 38: Efficiency 5 V Schottky SC:LG
Figure 39: Voltage Efficiency 5 V Silicon
Figure 40: Voltage Efficiency 5 V Schottky
Figure 41: Load Regulation 3.3 V Silicon
Figure 42: Load Regulation 3.3 V Schottky
Figure 43: Load Regulation 3.3 V Silicon SC:LG
Figure 44: Load Regulation 3.3 V Schottky SC:LG
Figure 45: Output Resistance 3.3 V Silicon
Figure 46: Output Resistance 3.3 V Schottky
Figure 47: Efficiency 3.3 V Silicon
Figure 48: Efficiency 3.3 V Schottky
Figure 49: Efficiency 3.3 V Silicon SC:LG
Figure 50: Efficiency 3.3 V Schottky SC:LG
Figure 51: Voltage Efficiency 3.3 V Silicon
Figure 52: Voltage Efficiency 3.3 V Schottky
Figure 53: Load Regulation 2.5 V Silicon
Figure 54: Load Regulation 2.5 V Schottky

Application Note
Revision 1.0
21-Jun-2018
Capacitive Charge Pump using GreenPAK

Figure 55: Load Regulation 2.5 V Silicon SC:LG ................................................................. 39
Figure 56: Load Regulation 2.5 V Schottky SC:LG ............................................................. 39
Figure 57: Output Resistance 2.5 V Silicon ................................................................. 39
Figure 58: Output Resistance 2.5 V Schottky ............................................................... 39
Figure 59: Efficiency 2.5 V Silicon ................................................................................. 40
Figure 60: Efficiency 2.5 V Schottky ................................................................. 40
Figure 61: Efficiency 2.5 V Silicon SC:LG ............................................................... 40
Figure 62: Efficiency 2.5 V Schottky SC:LG ............................................................ 40
Figure 63: Voltage Efficiency 2.5 V Silicon ............................................................... 41
Figure 64: Voltage Efficiency 2.5 V Schottky ............................................................ 41
Figure 65: Load Regulation 1.8 V Silicon ................................................................. 41
Figure 66: Load Regulation 1.8 V Schottky ............................................................... 41
Figure 67: Load Regulation 1.8 V Silicon SC:LG ....................................................... 42
Figure 68: Load Regulation 1.8 V Schottky SC:LG .................................................... 42
Figure 69: Output Resistance 1.8 V Silicon ............................................................... 42
Figure 70: Output Resistance 1.8 V Schottky ............................................................ 42
Figure 71: Efficiency 1.8 V Silicon ................................................................................. 43
Figure 72: Efficiency 1.8 V Schottky ........................................................................... 43
Figure 73: Efficiency 1.8 V Silicon SC:LG ............................................................... 43
Figure 74: Efficiency 1.8 V Schottky SC:LG ............................................................ 43
Figure 75: Voltage Efficiency 1.8 V D = Silicon ......................................................... 44
Figure 76: Voltage Efficiency 1.8 V D = Schottky ..................................................... 44
Figure 77: Replacing Diodes with Synchronous Switching MOSFETs ......................... 45
Figure 78: Pump Capacitor Current Buffer ................................................................. 46
Figure 79: Introducing Bleeder Resistor Deletes Output Voltage Peak at Light Loads ...... 47
Figure 80: Reusing Pins for Multiple Pumps ................................................................. 47

Tables

Table 1: Diode Parameters and Their Influence on $R_{\text{OUT}}$ and $V_{\text{OUT}}$ .................. 9
Table 2: Internal Switch Resistance Range ................................................................. 10
Table 3: Suitable Operating Frequencies .................................................................... 11
Table 4: Capacitance Change $\Delta C/C$ ...................................................................... 13
Table 5: Popular Double Diodes .................................................................................. 15
Table 6: Popular Single Diodes .................................................................................. 16
Table 7: Internal Switches Detailed Characteristics .................................................... 18
Table 8: Circuit Performance Specifications .................................................................. 22
Table 9: Electrical Characteristics 5 V ....................................................................... 23
Table 10: Electrical Characteristics 3.3 V ................................................................. 23
Table 11: Electrical Characteristics 1.8 V ................................................................. 24
Table 12: GreenPAK Part Selection .......................................................................... 48
Table 13: Quick Part Selection ................................................................................... 50
1 Terms and Definitions

BOM  Bill of materials
CMOS  Complementary metal oxide semiconductor
DFN  Dual-flat no-leads
DUT  Device under test
EIA  Electronic industries alliance
EMI  Electromagnetic interference
ESR  Equivalent series resistance
GPIO  General purpose input output
I2C  Inter-integrated circuit
IC  Integrated circuit
IoT  Internet of things
LUT  Lookup table
MELF  Metal electrode leadless face
MLCC  Multi-layer ceramic capacitor
MOSFET  Metal oxide semiconductor field effect
NFET  transistor N-channel field effect transistor
PFET  P-channel field effect transistor
RDS_{ON}  Resistance drain-source while FET is ON
SOD  Small outline diode
SOT  Small outline transistor
SPI  Serial peripheral interface

2 References

For related documents and software, please visit:
https://www.dialog-semiconductor.com/products/greenpak

Download our free GreenPAK Designer software [1] to open the .gp files [2] and view the proposed circuit design. Use the GreenPAK development tools [3] to freeze the design into your own customized IC in a matter of minutes. Dialog Semiconductor provides a complete library of application notes [4] featuring design examples as well as explanations of features and blocks within the Dialog IC.

[5] SLG46533, Datasheet, Dialog Semiconductor
[9] BAV99T, Datasheet, On Semiconductor (Fairchild)
Capacitive Charge Pump using GreenPAK

[10] MMBD7000L, Datasheet, On Semiconductor
[12] BAV199, Datasheet, Infineon Technologies
[14] BAT54ST, Datasheet, On Semiconductor (Fairchild)
[16] DB3X313F, Datasheet, Panasonic Industrial Devices
[17] DB3J316, Datasheet, Panasonic Industrial Devices
[18] DB3J314, Datasheet, Panasonic Industrial Devices
[19] BAS40-04, Datasheet, Vishay Semiconductors
[20] LL4148, Datasheet, Taiwan Semiconductor
[21] BAS16GW, Datasheet, Nexperia
[22] 1N4148WL2, Datasheet, Micro Commercial Components
[23] FDLL3595, Datasheet, On Semiconductor (Fairchild)
[24] BAT54GW, Datasheet, Nexperia
[25] NSR0530, Datasheet, On Semiconductor
[26] RB520S30, Datasheet, On Semiconductor
[27] DB2S316, Datasheet, Panasonic Industrial Devices
[28] DB2S314, Datasheet, Panasonic Industrial Devices
[29] RB521S30L2, Datasheet, Micro Commercial Components
[30] MAX1719/MAX1720/MAX1721, Datasheet, Maxim Integrated
[31] LM2664, Datasheet, Texas Instruments
[32] Walt Kester, Brian Erisman, Gurjit Thandi, Practical design techniques for power and thermal management Section 4 Switched Capacitor Voltage Converters, Technical Reference Book, Analog Devices
[33] Greg Lubarsky, The forgotten converter, SLPY005, Texas Instruments
[34] Stephanie Johnson, Design for a Discrete Charge Pump, SLVA398A, Application Report, Texas Instruments
3 Introduction

Many battery-powered applications in the IoT market require additional voltage levels for powering specific interface circuits, sensors etc.

This application note presents how to make a capacitive charge pump using a GreenPAK™ IC and just a couple of low cost external components. A single stage charge pump may be configured as a voltage doubler or voltage inverter. Multistage charge pumps enable higher output voltages, both positive (voltage tripler, quadrupler etc) and negative (inverting doubler, tripler etc). The output of the circuit is a voltage source that is dependent upon the input voltage level. The maximum output current is in the milliamps range.

The GreenPAK power supply voltage is used as the charge pump input and the GreenPAK outputs a driving signal for the external pump capacitor. Control signals are optional to start/stop (power down) the charge pump or to control wake/sleep timing. Control signals can be digital signals wired to GreenPAK IO pins or serial communication commands.

One GreenPAK IC can control multiple charge pumps with various output voltages. In the case of low input voltages, GreenPAK s may be cascaded to obtain a higher output voltage with fewer external components. Basic inverter and doubler circuits provide no output voltage regulation. The basic diagrams are shown in Figure 1.

![Figure 1: GreenPAK Based Capacitive Charge Pump Voltage Doubler and Voltage Inverter](image)

3.1 Charge Pump Circuit Implementation

The charge pump implementation starts from a project’s requirements. Basic requirements include: input voltage range \( V_{\text{INMIN}} \) to \( V_{\text{INMAX}} \), output voltage range \( V_{\text{OUTMIN}} \) to \( V_{\text{OUTMAX}} \), and maximum output current \( V_{\text{OUTMAX}} \). Nominal examples for this can be 3.0 V to 3.6 V for the input, 4.5 V to 5.5 V for the output, and a 3-mA output current.

**Minimum Input voltage** \( V_{\text{INMIN}} \) – The power supply voltage of your GreenPAK at the lowest voltage value. For typical power supply voltages (5 V, 3.3 V or 1.8 V) the minimum voltage will be -10 % or - 5 % below the nominal value (4.5 V, 3 V and 1.71 V). For battery-supplied circuits the minimum input voltage will be the battery over discharge protection threshold; for lithium polymer (LiPo) batteries this is usually 2.5 V. In this application note, we will work within the GreenPAK power supply voltage ranges of 1.8 V to 5 V. Minimum input voltages must be above the GreenPAK operating supply voltage limit of 1.71 V.
Capacitive Charge Pump using GreenPAK

Minimum Output voltage $V_{\text{OUTMIN}}$ – The charge pump output, which may be positive (voltage doubler) or negative (inverter). Output voltages should not fall below this value at the minimum input voltage and full load (maximum output current).

Maximum Output current $I_{\text{OUTMAX}}$ – The maximum average output current that the charge pump should supply to the output. In this application note, we will work with output currents up to 10 mA.

Maximum Input voltage $V_{\text{INMAX}}$ – The power supply voltage of your GreenPAK at its highest value. For usual power supply voltages of 5 V, 3.3 V and 1.8 V the maximum voltage will be +10 % or +5 % above nominal; 5.5 V, 3.6 V and 1.89 V. For battery-supplied circuits the maximum input voltage will be the battery charging threshold; for LiPo batteries it is usually 4.3 V. Any maximum input voltage must not exceed the GreenPAK operating supply voltage limit of 5.5 V.

Maximum Output voltage $V_{\text{OUTMAX}}$ – The output voltage should never exceed this limit at maximum input voltage and zero load (no output current). A GreenPAK voltage doubler can’t deliver more than 10 volts at the output, so in applications where the limit is above 10 V, such as driving the gate of a power MOSFET, this requirement is irrelevant. In applications such as powering low voltage loads it may be critical.

Optional requirements

Voltage ripple limit $V_{\text{RIPPLE}}$ – The peak to peak value. A charge pump produces triangular ripple on the output because of the periodic charge and discharge of the output capacitor. If the requirement is unknown, take 1 % of output voltage as a nominal value. For example, at 5 V output, 1 % is 50 mVpp. Usual values are 20 to 50 mVpp.

Power down control – A signal to enable/disable the output and to shut down the load and save quiescent power. This requirement is optional: if power down control is not required it will not be implemented and the charge pump will be active all the time.

Power Conversion Efficiency $P_{\text{EFF}}$ – The ratio of output power delivered to the load to input power taken from the power supply. May be critical for low power applications.

Maximum Quiescent current $I_{\text{QSC}}$ – The charge pump input current at zero load while the IC is active (not turned off). This may be critical for low power applications. If unknown, take 5 % of maximum output current. For example, at 3 mA output, 5 % is 0.15 mA. GreenPAK IC’s are known for their low quiescent power consumption, many of which can even operate in the sub-μA quiescent current ranges when properly configured.

3.2 Charge Pump Circuit Operation

The operation of the circuit focuses on charging and boosting capacitors. During the charging phase, the GreenPAK pulls the driving output pin low and charges the pump capacitor to $V_{\text{cc}}-V_{\text{OL}}$. $D_1$ is on while $D_2$ is off. During the boosting phase, the GreenPAK pushes the driving output high and the pump capacitor discharges to the output capacitor. $D_1$ is off and $D_2$ is on. During both stages the output capacitor is constantly being discharged into the load.

For this application note we will assume that capacitors are 1 μF or more and have low ESR, so we will consider the contribution of ESR to the $R_{\text{out}}$ negligible. We will also assume the diodes are low power, high speed, low cost, small size diodes, so we will consider the switching losses also negligible.

In a voltage doubler circuit, if the load current continuously increases, the output voltage drops and at some point, reaches the input voltage, rendering the charge pump useless. At light loads, the output voltage drops quickly because of high dynamic resistance $R_{\text{DD}}$ of the diodes. At high loads, $R_{\text{DD}}$ is low and the charge pump output resistance becomes practically load independent.

$$V_{\text{OUT}} = 2 \times V_{\text{IN}} - 2 \times V_{\text{D}} \quad @ \quad 2I_{\text{OUT}} = R_{\text{OUT}} I_{\text{OUT}}$$
Capacitive Charge Pump using GreenPAK

At zero load current and max input voltage the output voltage will reach its maximum value:
\[ V_{\text{OUTMAX}} = 2 \cdot V_{\text{INMAX}} - 2 \cdot V_0 \]

\( V_0 \) is roughly 0.4V for standard silicon diodes and below 0.2V for Schottky diodes. The voltage drop is dependent upon the necessary current running through the diode.

At max load current and min input voltage the output voltage will reach its minimum value:
\[ V_{\text{OUTMIN}} = 2 \cdot V_{\text{INMIN}} - 2 \cdot V_D @ 2 \cdot I_{\text{OUTMAX}} - R_{\text{OUTMAX}} \cdot I_{\text{OUTMAX}} \]

Output voltage ripple increases with an increasing load current. It is negligible at zero load and reaches its maximum value at full load:
\[ V_{\text{RIPPLE}} \approx 2 \cdot I_{\text{OUT}} \cdot \text{ESRC}_{\text{OUT}} + I_{\text{OUT}} \cdot (1-D) \cdot T / C_{\text{OUT}} \approx I_{\text{OUT}} / (2 \cdot F_{\text{OSC}} \cdot C_{\text{OUT}}) \]

\( V_{\text{RIPPLEMAX}} = I_{\text{OUTMAX}} / (2 \cdot F_{\text{OSC}} \cdot C_{\text{OUT}}) \)

The charge pump output resistance presents an equivalent of all resistive losses in the circuit:
\[ R_{\text{OUT}} \approx 2 \cdot (R_{\text{SWH}} + R_{\text{SWL}}) + 1 / (F_{\text{OSC}} \cdot C_{\text{PUMP}}) + 4 \cdot \text{ESRC}_{\text{PUMP}} + \text{ESRC}_{\text{OUT}} \]

Where \( R_{\text{SWH}} \) and \( R_{\text{SWL}} \) are the resistances of the output stage of GreenPAK pins used to drive the pump capacitor high \( R_{\text{SWH}} \) or low \( R_{\text{SWL}} \). \( R_{\text{SWH}} \) is higher than \( R_{\text{SWL}} \) and both are dependent upon voltage, current and temperature. \( R_{\text{SW}} \) drops with supply voltage, raises with pin current and raises with temperature. It will reach its max value, \( R_{\text{SWMAX}} \), at \( V_{\text{INMIN}} \) and \( I_{\text{OUTMAX}} \):
\[ R_{\text{OUTMAX}} \approx 2 \cdot (R_{\text{SWMAX}} + R_{\text{SWLMAX}}) + 1 / (F_{\text{OSC}} \cdot C_{\text{PUMP}}) \]

4 Charge Pump Circuit Design

Forward biased diodes exhibit a static forward resistance \( R_D \), defined as the ratio of DC voltage applied across diode \( V_{\text{FWD}} \) to determine the DC current flowing through the diode \( I_{\text{FWD}} \). Diode resistance contributes to charge pump output resistance like any other resistance along the current path. At low charge pump output current \( I_{\text{OUT}} < ~1 \text{ mA} \), diode resistance dominates a charge pump’s output resistance. For small changes in forward voltage/current diode exhibits dynamic forward resistance \( R_{\text{OFD}} \). Dynamic forward resistance is defined as the ratio of change in voltage to the change in current.

Both static and dynamic forward resistances of small signal diodes are high at low currents and drop fast as forward current increases. Roughly estimated \( R_D [\Omega] = 600 / I_{\text{FWD}} [\text{mA}] \) and \( R_{\text{OFD}} [\Omega] = 40 / I_{\text{FWD}} [\text{mA}] \) for silicon diodes while \( R_D [\Omega] = 300 / I_{\text{FWD}} [\text{mA}] \) and \( R_{\text{OFD}} [\Omega] = 25 / I_{\text{FWD}} [\text{mA}] \) for Schottky diodes.

Static and dynamic forward resistances and \( R_{\text{OUT}} \) contributions are shown in Table 1. Note that the diode current is always double the charge pump output current when the diode is on, so \( R_D @ I_{\text{FWD}} = 2 \cdot I_{\text{OUT}} \) is approximately half of what it would be \( @I_D=I_{\text{OUT}} \).

### Table 1: Diode Parameters and Their Influence on \( R_{\text{OUT}} \) and \( V_{\text{OUT}} \)

<table>
<thead>
<tr>
<th>( I_{\text{FWD}} ) or ( I_{\text{OUT}} )</th>
<th>D = silicon</th>
<th>0.1 mA</th>
<th>0.2 mA</th>
<th>0.5 mA</th>
<th>1 mA</th>
<th>2 mA</th>
<th>5 mA</th>
<th>10 mA</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{\text{FWD}} ) or ( V_{\text{OUT}} )</td>
<td>(BAV99)</td>
<td>0.5 V</td>
<td>0.53 V</td>
<td>0.57 V</td>
<td>0.6 V</td>
<td>0.64 V</td>
<td>0.68 V</td>
<td>0.72 V</td>
</tr>
<tr>
<td>( R_D @ I_{\text{FWD}} )</td>
<td>( R_D = V_{\text{FWD}} / I_{\text{FWD}} )</td>
<td>5 kΩ</td>
<td>2.85 kΩ</td>
<td>1.14 kΩ</td>
<td>600 Ω</td>
<td>320 Ω</td>
<td>136 Ω</td>
<td>72 Ω</td>
</tr>
<tr>
<td>( R_{\text{OUT contribution}} @ I_{\text{OUT}} )</td>
<td>10.6 kΩ</td>
<td>4.56 kΩ</td>
<td>2.4 kΩ</td>
<td>1280 Ω</td>
<td>544 Ω</td>
<td>288 Ω</td>
<td>152 Ω</td>
<td></td>
</tr>
<tr>
<td>( V_{\text{OUT contrib}} @ I_{\text{OUT}} )</td>
<td>1.06 V</td>
<td>1.14 V</td>
<td>1.2 V</td>
<td>1.28 V</td>
<td>1.36 V</td>
<td>1.44 V</td>
<td>1.52 V</td>
<td></td>
</tr>
<tr>
<td>( R_{OFD}@I_{\text{FWD}} )</td>
<td>( R_{OFD} = dV_{\text{FWD}}/dI_{\text{FWD}} )</td>
<td>300 Ω</td>
<td>133 Ω</td>
<td>60 Ω</td>
<td>40 Ω</td>
<td>13 Ω</td>
<td>8 Ω</td>
<td>4 Ω</td>
</tr>
</tbody>
</table>
This is further illustrated in Figure 2, which shows the output resistance vs load current graph for charge pumps with silicon or Schottky diodes measured on a real circuit. The dashed lines show the output resistance of a charge pump when all other resistances in the circuit are negligible (ideal case). For $R_{\text{OUT}}$ contributions not mentioned in Table 1, please refer to Figure 2. The graph shows that at low load currents, diode resistance is high and dominates in $R_{\text{OUT}}$. Reducing other resistances in the charge pump circuit yields negligible gains. At high load currents the diode resistance becomes a minor contributor and considerable performance gains are achievable by altering other circuit parameters, such as reducing switch resistance and adjusting operating frequency.

Generally, $R_{\text{SW}}$ for GreenPAKs tend to be between 20 Ω and 40 Ω per pin and can be reduced by paralleling driving pins. 8 pins wired together will yield $R_{\text{SW}}$ between 2.5 Ω and 5 Ω. Equivalent switch resistances and $R_{\text{OUT}}$ contributions for various pin mode options are shown in Table 2. 1x stands for “1x push pull” output mode, while 2x stands for “2x push pull” output mode. The number after “x” denotes the number of paralleled pins. For example, 2x2 stands for 2 pins in “2x push pull” mode wired in parallel. Note that Table 2 shows only 1, 2, 4 and 8 pins in parallel, while it is possible to wire any number of pins in parallel, up to available GPIO pins on selected GreenPAK. Values shown are for the 3 V to 5 V supply voltage range. For detailed data please refer to section “GreenPAK design” of this app note.

**Table 2: Internal Switch Resistance Range**

<table>
<thead>
<tr>
<th>Pin Configuration</th>
<th>1 x 1</th>
<th>2 x 1</th>
<th>2 x 2</th>
<th>2 x 4</th>
<th>2 x 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\text{SW}}$ equivalent</td>
<td>40 Ω.. 80 Ω</td>
<td>20 Ω.. 40 Ω</td>
<td>10 Ω.. 20 Ω</td>
<td>5 Ω.. 10 Ω</td>
<td>2.5 Ω.. 5 Ω</td>
</tr>
<tr>
<td>$R_{\text{OUT}}$ contribution</td>
<td>160 Ω.. 320 Ω</td>
<td>80 Ω.. 160 Ω</td>
<td>40 Ω.. 80 Ω</td>
<td>20 Ω.. 40 Ω</td>
<td>10 Ω.. 20 Ω</td>
</tr>
</tbody>
</table>

$R_{\text{CP}} = 1 / F_{\text{OSC}} C_{\text{PUMP}}$ is the equivalent resistance of the charge pump circuit and can be reduced by increasing $C_{\text{PUMP}}$ capacitance or by increasing the operating frequency. With high quality capacitors, such as a ceramic X7R, it is usually better to increase $C_{\text{PUMP}}$ capacitance because increasing frequency increases switching losses and EMI. MLCC 1 μF capacitors are widely available in an EIA 0402 package (1.0 mm x 0.5 mm) with 6.3 V or 10 V voltage rating, priced below 0.5 ¢/pcs in
production quantities. If board space is a major concern, you can get 1 μF MLCC in a 0201 package (0.6 mm x 0.3 mm) at a slightly higher cost.

Going below a 1 μF capacitance value typically gains no significant reduction in size or cost of capacitors, so this application note uses 1 μF as default capacitance for both the pump capacitor and the output capacitor. As a quick reference the $R_{\text{OUT}}$ contribution of the equivalent resistance of the charge pump circuit with 1 μF capacitors at various operating frequencies is shown in Table 3 below.

### Table 3: Suitable Operating Frequencies

<table>
<thead>
<tr>
<th>Operating Frequency [kHz]</th>
<th>12.5</th>
<th>25</th>
<th>31.25</th>
<th>62.5</th>
<th>125</th>
<th>250</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\text{CP}} = 1 / \frac{1}{F_{\text{OSC}}} \cdot \frac{C_{\text{PUMP}}}{C_{\text{PUMP}} = 1 \mu F}$</td>
<td>80 Ω</td>
<td>40 Ω</td>
<td>32 Ω</td>
<td>16 Ω</td>
<td>8 Ω</td>
<td>4 Ω</td>
</tr>
<tr>
<td>OSC configuration predivider/second divider</td>
<td>25 kHz/2/1</td>
<td>25 kHz/1/1</td>
<td>2 MHz/8/8</td>
<td>2 MHz/8/4</td>
<td>2 MHz/8/2</td>
<td>2 MHz/8/1</td>
</tr>
</tbody>
</table>

#### 4.1 Design Procedure

Step 1) The circuit design needs to assure that $V_{\text{OUTMIN}}$ is within limits. Knowing $V_{\text{INMIN}}$ and $I_{\text{OUTMAX}}$, we can calculate the budget for $R_{\text{OUTMAX}}$:

$$R_{\text{OUTMAX}} = \frac{2 \cdot V_{\text{INMIN}} - 2 \cdot V_{\text{D0}} @ I_{\text{OUTMAX}} - V_{\text{OUTMIN}}}{I_{\text{OUTMAX}}}$$

$V_{\text{D0}} @ I_{\text{OUTMAX}}$ is available on the diode datasheet. Just make sure you read $V_{\text{D0}}$ at 2 * $I_{\text{OUTMAX}}$ because the diode forward current is twice the output current. For a quick estimate, use Table 1 below. For example, $V_{\text{INMIN}} = 3.0 V$, $V_{\text{OUTMIN}} = 4.5 V$, $I_{\text{OUTMAX}} = 1 mA$, $D = 4148$ yields:

$$R_{\text{OUTMAX}} = \frac{(6.0 V - 1.28 V - 4.5 V) / 1 mA}{220 \Omega}$$

Now, select the pin configuration and operating frequency such that:

$$4 \cdot R_{\text{SW}} + 1 / \frac{1}{F_{\text{OSC}}} \cdot C_{\text{PUMP}} < R_{\text{OUTMAX}}$$

If the $R_{\text{OUTMAX}}$ budget is too small, pick a diode with a lower forward voltage drop, such as a Schottky. If that doesn’t help, then you probably can’t meet your requirements with a voltage doubler circuit and you need a different circuit, such as a voltage tripler. In the example above, if $V_{\text{OUTMIN}}$ was 4.75 V instead of 4.5 V, $R_{\text{OUTMAX}}$ would be -10 Ω, so silicon diodes would not be applicable. Using a Schottky diode, $R_{\text{OUTMAX}} = (6 V - 0.6 V - 4.75 V) / 1 mA = 650 \Omega$.

Step 2) Check if output voltage ripple is in bounds:

$$V_{\text{ripplemax}} = \frac{I_{\text{OUTMAX}}}{2 \cdot 1 / F_{\text{OSC}}} = 1 mA / (2 \cdot 25 kHz \cdot 1 \mu F) = 20 mVpp$$

if needed, reduce ripple by increasing output capacitance $C_{\text{OUT}}$ or by increasing the switching frequency. Higher frequencies will lower output resistance and shorten startup time, but will also increase switching losses and quiescent current. If ceramic multilayer capacitors are used, increasing $C_{\text{OUT}}$ will marginally improve output resistance and will not affect switching losses or quiescent current, but it will increase startup time.

Step 3) Check if $V_{\text{OUTMAX}}$ is within limits (if specified):

$$V_{\text{OUTMAX}} = 2 \cdot V_{\text{INMAX}} - 2 \cdot V_{\text{D0}} = 2 \cdot 3.6 V - 2 \cdot 0.4 V = 6.4 V$$

If in our example, $V_{\text{OUTMAX}}$ should be below 5.5 V, so to meet this requirement we need to reduce $V_{\text{OUTMAX}}$. One way to do it is by adding a linear regulator to the charge pump output.
pump can also be shut down though use of a GreenPAK ACMP block that is set to the desired output voltage.

### 4.2 Quick and Easy Design in Three Simple Steps

In this quick & easy design procedure we use dynamic forward resistance to quickly find suitable options for pin configuration and operating frequency. Use this design procedure to quickly estimate if your requirements can be effectively met by a GreenPAK charge pump solution.

Start with $C_{PUMP} = C_{OUT} = 1 \mu F X7R$, $D$ = silicon

Step 1) estimate $R_{DFD}$ for selected diode type at maximum $I_{OUT}$: for example, at $I_{OUT} = 1 mA$, $R_{DFD} = 40 / 1 = 40 \Omega$ or read from Table 1

Step 2) select pin configuration from Table 2 to match $R_{SW}$ and $R_{DFD}$: $2 \times 1 = 20..40 \Omega$

Step 3) select frequency from Table 3 to match $R_{CP}$ and $R_{DFD}$: $F_{OSC} = 25 kHz$ $R_{CP} = 40 \Omega$

Step 4) If needed, increase $C_{OUT}$ to meet ripple specs.

### 4.3 Operating Frequency Selection

Commercial charge pump ICs usually operate at a fixed frequency. GreenPAK integrated oscillators, frequency predividers/dividers and counter blocks enable a user to set almost any desired operating frequency. Careful choice of operating frequency brings performance benefits such as low ripple, high efficiency, low quiescent current and reduced emissions.

The higher the frequency, the shorter the period between two pumps and the smaller amount of charge you need to pump during each period. Operating frequency directly affects the size of capacitors and startup time but also the losses in the circuit, such as switching losses in rectifiers and the quiescent current of the charge pump circuit.

If you want to keep the circuit as small as possible, go for high operating frequency. If you want to keep the quiescent current as low as possible, go for low operating frequency.

GreenPAKs offer various options for operating frequency, depending upon the part selected. Base frequencies range from the LF oscillator at around 2 kHz to the Ring oscillator at 25 MHz or 27 MHz. Other frequency options are possible using clock predividers or additional CNT/DLY blocks. To keep the GreenPAK block complexity at a minimum, the best option is to select one of the available oscillator blocks and use the internal clock predivider/divider. Using only these blocks, the only available option for a duty cycle is 50 %. Note that for some divider options, those that include a factor of /3, clock duty cycle may not be 50 %.

Ring oscillator frequencies of 25 MHz or 27 MHz are too high for charge pump operation. LF OSC frequencies are too low and they cut deep into audible spectrum, so they are not suitable either, except maybe for very special requirements like tiny output powers and extremely low quiescent current.

### 4.4 Capacitors Calculation and Selection

Capacitors are the main energy transfer component of the charge pump circuit. Sizing and selection of capacitors for a charge-pump circuit directly affects overall charge pump performance.

Class 2 surface mount multilayer ceramic capacitors MLCC with X7R or similar dielectrics are suitable for charge pumps because of their small size, low cost, very low ESR, low leakage and good temperature stability. They can provide capacitance up to 10 $\mu F$ at competitive cost; more than adequate for charge pumps that can be realized with GreenPAKs. Tantalum and aluminum
electrolytic capacitors are not suitable because of their high ESR, bigger size and higher cost. Low-ESR electrolytic capacitors are available, but they are also inferior to MLCC.

Ceramic capacitors with a Y5V, Z5U or similar dielectric are not suitable for use in charge pump applications because of their poor stability. Although they provide higher initial capacitance than the X7R type, they exhibit wide capacitance tolerance and vary significantly with temperature and applied voltage. A Z5U capacitor may decline to between 10 % to 20 % of its nominal value in certain conditions, so you may need to select a 4.7 μF capacitor instead of 1 μF.

Capacitor Class 1 with NP0, COG or similar dielectrics exhibit smaller capacitance values, bigger size and higher cost than X7R, so they are not the first choice for general charge pump applications. They feature higher stability and lower ESR than X7R. Consider Class 1 capacitors for delicate applications and high operating frequencies.

The most important factors that cause capacitance to deviate from its nominal value are initial tolerance, temperature, applied voltage, frequency dependence and aging. Usual ΔC/C worst case values are presented in Table 4.

Table 4: Capacitance Change ΔC/C

<table>
<thead>
<tr>
<th>Cause</th>
<th>Class 2 (X7R, X5R)</th>
<th>NP0, COG</th>
</tr>
</thead>
<tbody>
<tr>
<td>Initial tolerance</td>
<td>±5 %, ±10 %, ±20 %</td>
<td>±0.5 % .. ±5 %</td>
</tr>
<tr>
<td>Temperature -50 °C .. +85 °C</td>
<td>±15 %</td>
<td>±0.5 %</td>
</tr>
<tr>
<td>Applied voltage</td>
<td>-3 % @ 50 % V_r, -6 % @ 75 % V_r, -10 % @ 9 0 % V_r</td>
<td>negligible</td>
</tr>
<tr>
<td>Frequency</td>
<td>-3 % @ 10 kHz, -6 % @ 100 kHz, -10 % @ 1 MHz</td>
<td>negligible</td>
</tr>
<tr>
<td>Aging -2.5 % per decade hour</td>
<td>~10 % @ 1 year, ~15 % @ life (100 yrs)</td>
<td>negligible</td>
</tr>
<tr>
<td>Total</td>
<td>-25 % .. -50 %</td>
<td>-1 % .. -5 %</td>
</tr>
</tbody>
</table>

Capacitance decreases with increased temperature, operating voltage, frequency and age. This degradation results in lower capacitance than expected and higher ripple voltages and currents. Total capacitance degradation for X7R dielectric may range from -25 % for a ±5 % capacitor in convenient conditions to -50 % for a ±20 % capacitor at high temperature, high frequency and low voltage margin at the end of service life. For other types of dielectric figures differ – for Z5U or Y5V total degradation may be -90 % or more.

Selecting capacitors with lower initial tolerance and with a rated voltage significantly above the operating voltage minimizes capacitance degradation.

When using capacitors with a Class 2 dielectric, check the spec of the capacitor to make sure your design will meet specifications. For quick reference, add 50 % to calculated capacitance value to account for total degradation.

4.5 Output Capacitor

Output capacitance C_{OUT} must be high enough to keep output ripple within limits at all working conditions. On the other hand, we want to pick a smaller value capacitor to keep the circuit size small. The minimum value for an output capacitor is calculated according to formula:

$$C_{OUTMIN} = I_{OUT} \cdot D \cdot T / V_{RIPPLE}$$

In this application note we use a duty cycle of D=50 %, so:

$$C_{OUTMIN} = I_{OUT} / (2 \cdot F_{OSC} \cdot V_{RIPPLE})$$

For example, at I_{OUT} = 1 mA, V_{RIPPLE} = 20 mV, F=25 kHz, D = 50 %:
AN-CM-243

Capacitive Charge Pump using GreenPAK

\[ C_{\text{OUTMIN}} = \frac{1 \text{ mA}}{2} \times 25 \text{ kHz} \times 20 \text{ mV} = 1 \mu F \]

When substituting the value for \( F_{\text{OSC}} \), the designer should check the frequency tolerance and choose a minimum frequency across the full temperature range, instead of using the nominal value. In the example above, a 25 kHz clock may vary in mass production up to 21.905 kHz, so \( C_{\text{OUTMIN}} \) will be 1.14 \( \mu F \) instead of 1 \( \mu F \).

Add 30% to 100% to account for capacitance degradation and round up to the next available value; for the example above that would be \( C_{\text{OUT}} = 2.2 \mu F \).

Figure 3 shows measured values of output peak-to-peak ripple against load current at four characteristic operating frequencies. Output and pump capacitors are 1 \( \mu F \) each. Measurements show that output ripple is not dependent on the type of diodes in the circuit (silicon or Schottky), nor dependent on the input voltage level or the GreenPAK internal switch resistance (pin configuration).

Add 30% to 100% to account for capacitance degradation and round up to the next available value; for the example above that would be \( C_{\text{OUT}} = 2.2 \mu F \).

4.6 Pump Capacitor (Flying Capacitor) Selection

Ripple voltage on the pump capacitor

\[ V_{\text{RIPPLECP}} = 2 \times I_{\text{OUT}} \times D \times T / C_{\text{PUMP}} + I_{\text{OUT}} \times \text{ESRC}_{\text{PUMP}} \]

In this application note we use a duty cycle \( D = 50 \% \) and neglect ESR, so:

\[ V_{\text{RIPPLECP}} = I_{\text{OUT}} / F_{\text{OSC}} \times C_{\text{PUMP}} \]

For \( C_{\text{PUMP}} = C_{\text{OUT}} \), and a duty cycle \( D = 50 \% \), ripple on the pump capacitor will be double the output ripple.

One approach for sizing the pump capacitor is to leave enough ripple to cover load transients. A rule-of-thumb for this approach is to design ripple at 100 mV to 500 mV or 5% to 10% of capacitor voltage. In our example \( V_{C_{\text{PUMP}}} = 3 \text{ V} \), \( V_{\text{RIPPLECP}} = 160 \text{ mV} \):

\[ C_{\text{PUMP}} = I_{\text{OUT}} / F_{\text{OSC}} \times V_{\text{RIPPLECP}} = \frac{1 \text{ mA}}{25 \text{ kHz}} \times 160 \text{ mV} = 250 \text{ nF} \]
This approach may introduce relatively large output resistance $R_{CP} = 1 / f_{OSC} C_{PUMP}$, in our example $R_{CP} = 1 / 25 \text{ kHz} \times 250 \text{ nF} = 160 \Omega$. Increasing $C_{PUMP}$ capacitance reduces output resistance, but also reduces $C_{PUMP}$ ripple and degrades response to load transients, so select the capacitance of the pump capacitor to meet your design priorities.

Just like the output capacitor, capacitance of the pump capacitor is subject to degradation by operating voltage, aging and other factors, so add appropriate margins when selecting capacitance. In the example above 250 nF would round up to 330 nF or 470 nF.

Another consideration is cost; a pump capacitor $C_{PUMP}$ is usually kept the same type and value as the output capacitor to reduce the BOM.

For the voltage doubler, the maximum voltage across the pump capacitor is $V_{OC} = V_{IN} - V_{DD} - V_{OL}$ or, to simplify the equation by neglecting $V_{OL}$, $V_{PUMP_{max}} = V_{IN_{MAX}}$. For the inverter circuit, the maximum voltage on the pump capacitor is $V_{PUMP_{max}} = V_{CH} - V_{DD}$, again simplified to $V_{PUMP_{max}} = V_{IN_{MAX}}$. Add 20 % margin to $V_{IN_{MAX}}$ and select a capacitor with the first voltage rating covering that value. For our voltage doubler example, for $V_{IN_{MAX}} = 3.6 \text{ V}$, 20 % margin makes 4.32 V so a 6.3 V rated capacitor is the right choice.

### 4.7 Diode Selection

A single stage charge pump circuit, either a doubler or inverter, requires 2 diodes connected in series. An optimal choice for both size and cost are double diode packages. However, manufacturers usually launch single diodes first to the market and a double diode package may be unavailable. So, if you aim for cutting edge performance, check the single diodes table further in this app note. They come in tiny 3 pin SMD packages like SOT23 and SC-70, both of which are suitable for use with GreenPAK™. Popular options are shown in Table 5.

**Table 5: Popular Double Diodes**

<table>
<thead>
<tr>
<th>Silicon</th>
<th>$V_R$ (V)</th>
<th>$I_{FWD}$ (mA)</th>
<th>$V_{FWD@10mA}$ (mV)</th>
<th>$I_{MAX}$ (mA)</th>
<th>$C_D$ (pF)</th>
<th>$t_{RR}$ (ns)</th>
<th>Package (Case)</th>
<th>Cost (¢)</th>
</tr>
</thead>
<tbody>
<tr>
<td>BAV99L</td>
<td>100</td>
<td>215</td>
<td>855</td>
<td>1</td>
<td>1</td>
<td>6</td>
<td>SOT-23 3 x 2.4</td>
<td>2.5</td>
</tr>
<tr>
<td>BAV99W</td>
<td>100</td>
<td>215</td>
<td>855</td>
<td>1</td>
<td>1</td>
<td>6</td>
<td>SOT-323 2.1 x 2.1</td>
<td>3.5</td>
</tr>
<tr>
<td>BAV99T</td>
<td>85</td>
<td>75</td>
<td>855</td>
<td>2</td>
<td>1</td>
<td>4</td>
<td>SOT-523 1.8 x 1.8</td>
<td>5</td>
</tr>
<tr>
<td>MBD7000</td>
<td>100</td>
<td>200</td>
<td>820</td>
<td>1</td>
<td>1</td>
<td>4</td>
<td>SOT-23 3 x 2.4</td>
<td>2.8</td>
</tr>
<tr>
<td>BAV99QA</td>
<td>90</td>
<td>170</td>
<td>855</td>
<td>0.5</td>
<td>1.5</td>
<td>4</td>
<td>DFN1010D 1.1 x 1</td>
<td>5.5</td>
</tr>
<tr>
<td>BAV199</td>
<td>85</td>
<td>140</td>
<td>1000</td>
<td>5</td>
<td>2</td>
<td>3</td>
<td>SOT-23 3 x 2.4</td>
<td>4</td>
</tr>
<tr>
<td>Schottky</td>
<td>$V_R$ (V)</td>
<td>$I_{FWD}$ (mA)</td>
<td>$V_{FWD@10mA}$ (mV)</td>
<td>$I_{MAX}$ (mA)</td>
<td>$C_D$ (pF)</td>
<td>$t_{RR}$ (ns)</td>
<td>Package (Case)</td>
<td>Cost (¢)</td>
</tr>
<tr>
<td>BAT54SL</td>
<td>30</td>
<td>200</td>
<td>400</td>
<td>2</td>
<td>7</td>
<td>5</td>
<td>SOT-23 3 x 2.4</td>
<td>3.8</td>
</tr>
<tr>
<td>RB548W</td>
<td>30</td>
<td>100</td>
<td>450</td>
<td>0.5</td>
<td>10</td>
<td>5</td>
<td>SOT-416 1.6 x 1.6</td>
<td>17.2</td>
</tr>
<tr>
<td>BAT54ST</td>
<td>30</td>
<td>200</td>
<td>400</td>
<td>2</td>
<td>10</td>
<td>5</td>
<td>SOT-523 1.8 x 1.8</td>
<td>5.2</td>
</tr>
<tr>
<td>DB3X313F</td>
<td>30</td>
<td>130</td>
<td>300</td>
<td>50</td>
<td>10</td>
<td>1.5</td>
<td>SOT-23 3 x 2.4</td>
<td>5.5</td>
</tr>
<tr>
<td>DB3J316</td>
<td>30</td>
<td>100</td>
<td>300</td>
<td>15</td>
<td>6</td>
<td>0.8</td>
<td>SC-85 2.1 x 2.0</td>
<td>7.3</td>
</tr>
<tr>
<td>DB3J314</td>
<td>30</td>
<td>30</td>
<td>400</td>
<td>0.3</td>
<td>3</td>
<td>1</td>
<td>SC-85 2.1 x 2.0</td>
<td>7.3</td>
</tr>
<tr>
<td>BAS40-04</td>
<td>40</td>
<td>200</td>
<td>500</td>
<td>100</td>
<td>5</td>
<td>5</td>
<td>SOT-23 3 x 2.4</td>
<td>8.5</td>
</tr>
</tbody>
</table>
Table 5 presents main characteristics of selected diodes affecting the circuit performance.

The Reverse Breakdown Voltage $V_R$ must be higher than the output voltage for boosting charge pumps. For inverting charge pumps, it must be higher than $V_{IN\,\text{MAX}} - V_{OUT\,\text{MAX}}$. For example, for a 5 V to -5 V inverting charge pump, the Reverse Breakdown Voltage must be higher than 10 V. It is reasonable to add a safety margin of around 20 % and make it 12 V. For silicon diodes, $V_R$ is relatively high, over 50 V, but for Schottky diodes this parameter can be critical because there are ultra-low voltage Schottky diodes on the market with $V_R$ as low as 10 V or less.

Diodes in the charge pump circuit conduct an average current equal to the output current by conducting 50 % of the time at $I_d = 2 \times I_{\text{OUT}}$. Maximum Forward Current $I_{\text{FWD}}$ (DC or average) of each diode must be higher than charge pump output current doubled. Adding 20 % safety margin is a good practice. For example, for 10 mA charge pump output current, select diodes with at least 10 mA * $2 + 20 \% = 24$ mA maximum forward current.

Forward Voltage $V_{\text{FWD}}$ is the source of conducting losses. It reduces the maximum output voltage and charge pump efficiency. Schottky diodes exhibit lower forward voltage drop than silicon diodes at the tradeoff of a lower breakdown voltage and higher price. For easy comparison, forward voltages presented in Table 5 are at 10 mA diodes forward current.

Reverse Leakage Current $I_{\text{LMAX}}$ is an important parameter at very low output currents and raises drastically at high temperatures. For most diodes, reverse leakage can be neglected at charge pump output currents over 1 mA. However, if you design a charge pump for operation in the microamp range and want to keep the pump and output capacitances as low as possible, you need to consider leakage, especially if the circuit will operate at high temperatures.

$C_D$ is diode reverse capacitance. Values presented are at reverse bias $V_R = 1$ V. Reverse capacitance drops with reverse voltage. Select low $C_D$ diodes when operating at high frequency.

Reverse Recovery Time $t_{\text{RR}}$ can be neglected at low operating frequencies in the kHz range. Long reverse recovery times mean high switching losses. For Schottky diodes and high-speed switching diodes, reverse recovery is a couple of nanosecs - the best you can get, so it's ok at high frequencies. Low leakage diodes exhibit reverse recovery time in the microsecond range, which is unacceptable for operating frequencies above 100 kHz.

Packages (Case) are presented in the Table 4 and Table 5 by usual designation, followed by the size of the footprint in millimeters. For detailed package specifications check the relevant datasheets.

Cost shown is approximate cost at production quantities > 1 kpcs. Prices change without prior notice, so refresh this column (or a part of it) when starting a design.

There are design cases where two single diodes are preferred to double diode option. For example, Schottky double diodes are not available in ultra-small DFN packages at a low cost. So, if circuit size is the ultimate concern, two single diodes are the best option. Here is Table 6 presenting single diodes:

<table>
<thead>
<tr>
<th>Silicon</th>
<th>$V_R$</th>
<th>$I_{\text{FWD}}$</th>
<th>$V_{\text{FWD},\text{DC} ,10 , \text{mA}}$</th>
<th>$I_{\text{LMAX}}$</th>
<th>$C_D$</th>
<th>$t_{\text{RR}}$</th>
<th>Package (Case)</th>
<th>Cost</th>
</tr>
</thead>
<tbody>
<tr>
<td>LL4148</td>
<td>75 V</td>
<td>150 mA</td>
<td>750 mV</td>
<td>25 nA</td>
<td>4 pF</td>
<td>4 ns</td>
<td>Mini MELF 3.7 x 1.6</td>
<td>1.7 $</td>
</tr>
<tr>
<td>BAS16GW</td>
<td>100 V</td>
<td>215 mA</td>
<td>855 mV</td>
<td>30 nA</td>
<td>1.5 pF</td>
<td>4 ns</td>
<td>SOD123 3.7 x 1.7</td>
<td>2 $</td>
</tr>
<tr>
<td>1N4148WL2</td>
<td>100 V</td>
<td>150 mA</td>
<td>700 mV</td>
<td>25 nA</td>
<td>1.5 pF</td>
<td>4 ns</td>
<td>DFN0062L 1 x 0.6</td>
<td>2.6 $</td>
</tr>
<tr>
<td>LL3595</td>
<td>125 V</td>
<td>200 mA</td>
<td>800 mV</td>
<td>5 nA</td>
<td>8 pF</td>
<td>3 us</td>
<td>Mini MELF 3.7 x 1.6</td>
<td>5.5 $</td>
</tr>
</tbody>
</table>
5 GreenPAK Design

The GreenPAK design is simply an oscillator wired to one or more output pins used to drive the pump capacitor. The design procedure comes down to programming the oscillator block and setting the pin parameters. The key to a successful design is selecting the right parameters.

The power down feature is already available on the oscillator block, so it is just wired to the input pin.

5.1 Oscillator Design

Operating frequency is already selected during the external charge pump circuit design, so we just need to set OSC parameters accordingly.

Control pin mode: set to “Power Down” to enable external shutdown of the charge pump.


Clock selector: set to “OSC” because we want to use internal clock. If your application requires tight tolerance for operating frequency, GreenPAK offers external clock option.

Fast start-up option: enable/disable depending on your application requirements. Disable for lower quiescent current and slower startup, enable for faster startup at higher quiescent current.

- Disable: A few usec to a half cycle delay before OSCO Starts up.
- Enable: Less start-up delay. Consumes additional power. (700 nA at 5.0 \text{V}_{\text{DD}})

OSC Frequency / predivider / second divider: set according to Table 3. An example for 125 kHz operating frequency is shown in Figure 4.
5.2 Output Pins Design

A charge pump design is based on using output stages of GreenPAK I/O pins as charge pump switches. GreenPAK output structures are CMOS, so when the pin output is low, the NFET connecting the pin to ground is ON. When the output is high the PFET connecting the pin to V_{DD} is ON. Both FETs exhibit R_{DS_{ON}} which causes losses in the charge pump circuit and contributes to charge pump output resistance.

R_{DS_{ON}} is dependent upon supply voltage, pin current and ambient temperature and its initial value is subject to manufacturing tolerance. NFETs and PFETs have different resistances. Dependencies are complex and interrelated. Generally, R_{DS_{ON}} decreases with supply voltage, increases with pin current, and increases with temperature. As a result, switch resistance may range from ~20 Ω to almost ~100 Ω.

GreenPAK I/O pins can be configured for single or double drive capacity. For the charge pump application, we need the resistance to be as low as possible for better efficiency, so the double drive option is preferred. Typical and worst-case values for I/O pins configured as a double drive push-pull digital output are shown in Table 7.

<table>
<thead>
<tr>
<th>Power Supply Voltage</th>
<th>5 V ±10 %</th>
<th>3.3 V ±10 %</th>
<th>1.8 V ±5 %</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>typ</td>
<td>max</td>
<td>typ</td>
</tr>
<tr>
<td>NFET resistance R_{SWL}</td>
<td>18 Ω</td>
<td>30 Ω</td>
<td>25 Ω</td>
</tr>
<tr>
<td>PFET resistance R_{SWH}</td>
<td>22 Ω</td>
<td>36 Ω</td>
<td>35 Ω</td>
</tr>
<tr>
<td>R_{SWL} + R_{SWH}</td>
<td>40 Ω</td>
<td>66 Ω</td>
<td>60 Ω</td>
</tr>
<tr>
<td>Average (R_{SWL} + R_{SWH}) / 2</td>
<td>20 Ω</td>
<td>33 Ω</td>
<td>30 Ω</td>
</tr>
</tbody>
</table>
Typical values are for nominal supply voltages (5 V, 3.3 V or 1.8 V), a pin current of 3-5 mA and room temperature $T_A = 25$ °C. Max values are for minimum supply voltage (4.5 V, 3.0 V or 1.71 V), high pin current (>10 mA) and high temperature.

For some specific applications, single drive pin configuration might be the right option. To get a rough estimate of the switch resistance in single drive “1x push pull” cases, double the resistances in the table above.

Programming the pins in GreenPAK Designer is easy: just set “I/O selection” to “Digital output” and “Output mode” to “2x push pull”.

For charge pump output currents above 5 mA, average drive pin current is above 10mA. The maximum average or DC current (through a pin) is defined in GreenPAK datasheet “Absolute Maximum Conditions” section; it is in 10 mA range. For example, SLG46533 lists 16 mA for “2x push pull” and 11 mA for “1x push pull”. Determine your maximum drive current by doubling maximum output current and use enough pins to cover the requirement. For example, at an output current of 10 mA, the pin current will be 20 mA and SLG46533 will need 2 pins in parallel to stay within absolute limits.

Always keep all paralleled pins the same type. Mixing “2x push pull” output mode pins with “1x push pull” or “open drain” output mode pins is a bad idea. Transition times might differ, and pins might end up driving shoothrough current into each other in short pulses. Although this will probably not damage the GreenPAK it will cause additional losses and dramatically raise quiescent current. This effect is load-independent so current will pulse at zero load just like any other load.

For driving the pump capacitor select pin or pins as near as possible to GreenPAK’s GND pin and as near as possible to each other. This will ease the PCB layout design and reduce emissions and noise. In the case of paralleled pins, keeping them close will avoid imbalance in circuit parasitics which may cause drive overlap at transitions.

When using multiple pins on GreenPAKs with split internal power rails, share the load over power rails. For example, SLG46533 power rails are divided in two sides. I/O pins 0, 1, 2, 3, 4, 5, 6, 7 and 8 are connected to one side, and I/O pins 9, 10, 11, 12, 13, 14, 15, 16 and 17 are connected to another. If you use 4 pins to drive a charge pump capacitor, pick 2 pins from each group; for example, IO5+IO8 and IO9+IO10.

Refer to the “Layout Considerations” section of this application note for more info on output pins.

5.3 GreenPAK Design schematic

Figure 5 shows the basic design with only one pin used for drive. One block, two pins, two wires … it doesn’t get simpler than that, and it still includes the shutdown feature. Such design simplicity is enabled by GreenPAK’s built-in features. The basic design fits into any GreenPAK, including the smallest, lowest cost SLG46108. To increase drive strength, add pins and wire them to OSCO output. The design will still fit into any GreenPAK.

![Figure 5: System Diagram](image)

Figure 6 shows the design with 4 pins drive and two shutdown inputs: one directly connected, just like in the basic design and another via I2C. They are wired through an OR gate so each one can
Capacitive Charge Pump using GreenPAK

shut down the charge pump independently. If priority logic for shutdown commands is needed, change LUT0 accordingly. This design requires any of the GreenPAK ICs with I²C capabilities.

**Figure 6: GreenPAK Design with Alternate Shutdown**

### 5.4 Powerdown Feature

The GreenPAK oscillator block features a powerdown input. When the Power down control pin is HIGH, the OSC will turn off and minimize current consumption. Wiring this OSC input to a GPIO pin programed as a “Digital input” enables active-high external shutdown. If active-low powerdown is needed, place a logic inverter gate between the GPIO pin and OSC Power down control. You can add pull up or pull-down resistors to the shutdown input, if needed: 10 KΩ, 100 KΩ or 1 MΩ are available options. To set the input thresholds, you can program shutdown input for low voltage, standard digital input or Schmitt trigger input.

Note that with the designed presented above, during powerdown of the voltage doubler, the charge pump is not switching but load will be supplied through the forward bias diodes: \( V_{\text{OUT}} = V_{\text{IN}} - 2 \times V_{\text{FWD}}, \) \( I_{\text{OUT}} = V_{\text{OUT}} / R_L, \) \( I_{\text{IN}} = I_{\text{OUT}}. \) So, the powerdown command will powerdown the charge pump, but it will not powerdown the load and it will not stop the current drawn from input power supply. This may be a problem for some applications. There is no such issue with the voltage inverter, because both diodes are zero biased in powerdown and there is no power on the load.

"Full shutdown" of voltage doubler charge pump requires a small modification to the basic schematic, as shown in Figure 7. Instead of powering the charge pump from the input voltage, wire the input to GreenPAK GPIO pin (or multiple pins) marked CPPS (Charge Pump Power Supply) in Figure 7. The maximum average current through CPPS will be equal to charge pump output current \( I_{\text{OUT max}} \), so use more pins if \( I_{\text{OUT max}} \) is high. Set CPPS pin(s) to mode “2x push pull” and drive it from the shutdown input (inverted if needed, depending on the polarity of shutdown input). As a result, the output voltage during shutdown will be zero and input current will be negligible.
The downside of this solution is that charge pump output resistance will increase because new $R_{SWH}$ is introduced in the circuit during the charge phase. That resistance causes power losses in GreenPAK, degrading the GreenPAK power budget. Introduced resistance may be reduced by paralleling pins. Since this pin is not switching like the CP pin, there is no need to worry about transient pulses. If you use a GreenPAK, with integrated PMOS switches like the SLG46116 or SLG46117 you can cut the power supply of the charge pump. In that case, introduced output resistances and power losses will be negligible.

If your load does not have to be ground referenced, you may cut the negative end of the power supply instead of positive, as shown in Figure 7 right side. The advantage of this circuit is that you can use “4x open drain” capable pin(s) for CPGND. They provide more current capacity and add less output resistance than “2x push pull”. On the downside, during shutdown, load will float at the input voltage instead of GND and, during operation, load ground will change potential depending upon the load current. However, “full shutdown” is accomplished: voltage across the load is zero and no current is drawn from input power supply.
6 Circuit Performance

Circuit performance specification: $C_{\text{PUMP}} = C_{\text{OUT}} = 1 \mu\text{F}$ X7R, $D =$ Schottky, $T_A = 25 \, ^\circ\text{C}$, $F_{\text{OSC}} = 125 \, \text{kHz}$ unless otherwise noted.

Table 8: Circuit Performance Specifications

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Note</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{IN}}$</td>
<td>Supply Voltage</td>
<td></td>
<td>1.71</td>
<td>---</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$I_{\text{OSC}}$</td>
<td>Quiescent current</td>
<td>$R_L = \infty$, 25 kHz</td>
<td>8</td>
<td>11</td>
<td>14</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$I_{\text{SHDN}}$</td>
<td>Shutdown current (Note 1)</td>
<td>SLG46533</td>
<td>0.31</td>
<td>0.57</td>
<td>0.89</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$F_{\text{OSC}}$</td>
<td>Oscillator frequency</td>
<td>selectable (Note 2)</td>
<td>0.048</td>
<td>-3.4%</td>
<td>25 / 2 n</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>25 kHz OSC</td>
<td>-9.4%</td>
<td>2000 / 2 n</td>
<td>4.7%</td>
<td>14.4%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 M OSC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{OUT}}$</td>
<td>Output current (Note 3)</td>
<td></td>
<td>5</td>
<td>10</td>
<td>45</td>
<td>mA</td>
</tr>
<tr>
<td>$R_{\text{OUT}}$</td>
<td>Output resistance</td>
<td>$I_{\text{OUT}} = 10 , \text{mA}$</td>
<td>118</td>
<td>-</td>
<td>250</td>
<td>$\Omega$</td>
</tr>
<tr>
<td>$V_{\text{EFF}}$</td>
<td>Voltage conversion efficiency</td>
<td>$R_L = \infty$ (Note 4)</td>
<td>199</td>
<td>199.9</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>$P_{\text{EFF}}$</td>
<td>Power conversion efficiency</td>
<td>$R_L = 5 , \text{K}\Omega$</td>
<td>84</td>
<td>90</td>
<td>92.5</td>
<td>%</td>
</tr>
<tr>
<td>$V_{\text{TH}}$</td>
<td>Shutdown input threshold</td>
<td>See Table 8</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>See Table 9</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>See Table 10</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_A$</td>
<td>Operating Temperature</td>
<td></td>
<td>-40</td>
<td>25</td>
<td>85</td>
<td>°C</td>
</tr>
</tbody>
</table>

Electrical Characteristics (5 V ±10 % $V_{\text{DD}}$) $C_{\text{PUMP}} = C_{\text{OUT}} = 1 \mu\text{F}$ X7R, $D =$ Schottky, $T_A = 25 \, ^\circ\text{C}$, $F_{\text{OSC}} = 125 \, \text{kHz}$ unless otherwise noted.
### Table 9: Electrical Characteristics 5 V

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Note</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_IN</td>
<td>Supply Voltage</td>
<td></td>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>I_OSC</td>
<td>Quiescent current</td>
<td>( R_L = \infty, 25 \text{ kHz} )</td>
<td>13</td>
<td>14</td>
<td>15</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>I_SHDN</td>
<td>Shutdown current (Note 1)</td>
<td>SLG46533</td>
<td>-</td>
<td>0.89</td>
<td>-</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>F_OSC</td>
<td>Oscillator frequency</td>
<td>selectabe (Note 2)</td>
<td>0.048</td>
<td>-2.51%</td>
<td>-5.44%</td>
<td>25 / 2 n</td>
</tr>
<tr>
<td>I_OUT</td>
<td>Output current (Note 3)</td>
<td></td>
<td>5</td>
<td>10</td>
<td>45</td>
<td>mA</td>
</tr>
<tr>
<td>R_OUT</td>
<td>Output resistance</td>
<td>( I_{OUT} = 10 \text{ mA} )</td>
<td>-</td>
<td>118</td>
<td>170</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>V_EFF</td>
<td>Voltage conversion efficiency</td>
<td>( R_L = \infty ) (Note 4)</td>
<td>199</td>
<td>199.9</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>P_EFF</td>
<td>Power conversion efficiency</td>
<td>( R_L = 5 \text{ K} \Omega )</td>
<td>-</td>
<td>92.5</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>V_TH</td>
<td>Shutdown input threshold</td>
<td>High State, Device Shutdow n Low State, Device Operating</td>
<td>selectabe (Note 5)</td>
<td>1.15</td>
<td>0.77</td>
<td>2.6</td>
</tr>
</tbody>
</table>

Electrical Characteristics (3.3 V ±10 % \( V_{DD} \)) \( C_{PUMP} = C_{OUT} = 1 \mu F X7R, \) D = Schottky, \n\( T_A = 25 \text{ °C}, F_{OSC} = 125 \text{ kHz unless otherwise noted.} \)

### Table 10: Electrical Characteristics 3.3 V

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Note</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_IN</td>
<td>Supply Voltage</td>
<td></td>
<td>3.0</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>I_OSC</td>
<td>Quiescent current</td>
<td>( R_L = \infty, 25 \text{ kHz} )</td>
<td>10</td>
<td>10.5</td>
<td>11</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>I_SHDN</td>
<td>Shutdown current (Note 1)</td>
<td>SLG46533</td>
<td>-</td>
<td>0.57</td>
<td>-</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>F_OSC</td>
<td>Oscillator frequency</td>
<td>selectabe (Note 2)</td>
<td>0.048</td>
<td>-2.01%</td>
<td>-3.40%</td>
<td>25 / 2 n</td>
</tr>
<tr>
<td>I_OUT</td>
<td>Output current (Note 3)</td>
<td>( I_{OUT} = 10 \text{ mA} )</td>
<td>-</td>
<td>125</td>
<td>185</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>R_OUT</td>
<td>Output resistance</td>
<td>( R_L = 5 \text{ K} \Omega )</td>
<td>-</td>
<td>90</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>V_EFF</td>
<td>Voltage conversion efficiency</td>
<td>( R_L = \infty ) (Note 4)</td>
<td>199</td>
<td>199.9</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>P_EFF</td>
<td>Power conversion efficiency</td>
<td>( R_L = 5 \text{ K} \Omega )</td>
<td>-</td>
<td>90</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>V_TH</td>
<td>Shutdown input threshold</td>
<td>High State, Device Shutdow n Low State, Device Operating</td>
<td>selectabe (Note 5)</td>
<td>1.06</td>
<td>0.67</td>
<td>1.8</td>
</tr>
</tbody>
</table>

Electrical Characteristics (1.8 V ±5 % \( V_{DD} \)) \( C_{PUMP} = C_{OUT} = 1 \mu F X7R, \) D = Schottky, \n\( T_A = 25 \text{ °C}, F_{OSC} = 125 \text{ kHz unless otherwise noted.} \)
### Table 11: Electrical Characteristics 1.8 V

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Note</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
<td>Supply Voltage</td>
<td></td>
<td>1.71</td>
<td>1.8</td>
<td>1.89</td>
<td>V</td>
</tr>
<tr>
<td>$I_{QSC}$</td>
<td>Quiescent current</td>
<td>$R_L = \infty$, 25 kHz</td>
<td>8</td>
<td>8</td>
<td>8</td>
<td>μA</td>
</tr>
<tr>
<td>$I_{SHDN}$</td>
<td>Shutdown current (Note 1)</td>
<td>SLG46533</td>
<td>-</td>
<td>0.31</td>
<td>-</td>
<td>μA</td>
</tr>
<tr>
<td>$F_{OSC}$</td>
<td>Oscillator frequency selectable (Note 2)</td>
<td>25 kHz OSC</td>
<td>0.048</td>
<td>-2.76%</td>
<td>25 / 2 n</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2M OSC</td>
<td>-3.23%</td>
<td></td>
<td>2000</td>
<td>3.42%</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>3.10%</td>
<td></td>
</tr>
<tr>
<td>$I_{OUT}$</td>
<td>Output current (Note 3)</td>
<td></td>
<td>5</td>
<td>10</td>
<td>45</td>
<td>mA</td>
</tr>
<tr>
<td>$R_{OUT}$</td>
<td>Output resistance</td>
<td>$I_{OUT} = 10$ mA</td>
<td>-</td>
<td>160</td>
<td>250</td>
<td>Ω</td>
</tr>
<tr>
<td>$V_{EFF}$</td>
<td>Voltage conversion efficiency</td>
<td>$R_L = \infty$ (Note 4)</td>
<td>199</td>
<td>199.9</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>$P_{EFF}$</td>
<td>Power conversion efficiency</td>
<td>$R_L = 5$ KΩ</td>
<td>-</td>
<td>84</td>
<td>-</td>
<td>%</td>
</tr>
</tbody>
</table>

**Note 1** $I_{SHDN}$: Specified for SLG46533, see relevant datasheet for other Dialog parts; $I_{SHD}$ considers leakage and other parasitics outside GreenPAK negligible.

**Note 2** Selectable frequencies are derived by dividing 25 kHz or 2 MHz: 25 kHz / 2 n or 2 MHz / 2 n, n=0...9

**Note 3** Column “min”: single pin 2x drive, “typ”: 2 pins in parallel 2x drive, “max”: multiple pins in parallel 2x drive

**Note 4** Voltage efficiency defined as $V_{OUT} / V_{IN}$. For voltage inverter this goes up to 100 %, for voltage doubler it must be above 100 % (otherwise output voltage is lower than input) and goes up to 200 % if full doubling is achieved.

**Note 5** GreenPAK input levels may be programmed for Logic Input (min HIGH-Level and max LOW-Level shown in column typ) or Low-Level Logic Input (min HIGH-Level and max LOW-Level shown in column min). The third option is a Logic Input with Schmitt Trigger, see GreenPAK datasheet for associated voltage levels.
Testing & Results

A voltage doubler charge pump external circuit was assembled on a breadboard and connected to the GreenPAK Universal Development Board with a SLG46533 GreenPAK. SLG46533 has enough GPIO pins to test multiple pins in parallel. A programmable voltage source is connected to the charge pump input. A programmable load is connected to the charge pump output. Two professional high accuracy multimeters were connected to measure input and output parameters.

![Figure 8: GreenPAK Charge Pump Test Setup Photo](image)

For final measurements the GreenPAK Universal Development Board is removed because it introduces effects in the circuit that impact the measurement results, such as the series resistance of the analog switches. Several GreenPAK ICs are programmed for different charge pump configurations and connected to the test circuit via a socket adapter, as shown in the Figure 8.

Complete test setup schematics are shown in Figure 9. Note that GreenPAK I²C Bridge is not used for the charge pump circuit, but to generate an external shutdown signal.

![Figure 9: Test Setup](image)

Since the testing includes various pin configurations, the GreenPAK design for DUT devices is adapted accordingly so that configuration may be changed by digital signals sent from an automated
test setup. The GreenPAK design is presented in Figure 10 and it is intended only for testing purposes.

![Figure 10: GreenPAK Design for DUT](image)

### 7.1 Graphs

Measurements were obtained for two popular low-cost diode options: standard silicon fast switching diodes 1N4148 and Schottky diodes BAT42. Results are presented graphically:

All Graphs: \( C_{\text{PUMP}} = C_{\text{OUT}} = 1 \mu \text{F} \) X7R ceramic multilayer; \( T_A = 25 \degree \text{C} \)

**Graphs vs Load Current, parameter: \( V_{\text{IN}} \); F=125 kHz; drive = 2 pin 2x**

1..4) Output voltage vs Load current @ \( V_{\text{IN}} = 4.5 \text{ V}, 3.3 \text{ V}, 2.5 \text{ V} \) and \( 1.8 \text{ V} \)

5,6) Output resistance vs Load current @ \( V_{\text{IN}} = 4.5 \text{ V}, 3.3 \text{ V}, 2.5 \text{ V} \) and \( 1.8 \text{ V} \)

7..10) Efficiency vs Load current @ \( V_{\text{IN}} = 4.5 \text{ V}, 3.3 \text{ V}, 2.5 \text{ V} \) and \( 1.8 \text{ V} \)

11,12) Voltage efficiency vs Load current @ \( V_{\text{IN}} = 4.5 \text{ V}, 3.3 \text{ V}, 2.5 \text{ V} \) and \( 1.8 \text{ V} \)

**Graphs vs \( V_{\text{IN}} \);**

1) Quiescent current vs \( V_{\text{IN}} \) @ drive = 2 x 1, 2 x 2, 2 x 4, 2 x 7; \( I_{\text{OUT}} = 0 \); F=25 kHz;
2) Quiescent current vs $V_{IN}$ @ drive = $2 \times 1, 2 \times 2, 2 \times 4, 2 \times 7$; $I_{OUT} = 0$; $F = 125$ kHz; 
3) Supply current vs $V_{IN}$ @ shutdown; $f = \text{any}$; drive = any; $D = \text{any}$ 
4) Output voltage vs Input voltage @ drive = $1 \times 1, 2 \times 2, 2 \times 4, 2 \times 7$; $I_{OUT} = 1$ mA, $F = 125$ kHz 
5,6) Output resistance vs $V_{IN}$ @ drive = $2 \times 1, 2 \times 2, 2 \times 4, 2 \times 7$ pin 

5 V input Graphs, parameter: drive; $F = 125$ kHz; 
1..4) Output voltage vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 4.5$ V 
5,6) Output resistance vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 4.5$ V 
7..10) Efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 4.5$ V 
11,12) Voltage efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 4.5$ V 

3 V 3 input Graphs, parameter: drive; $F = 125$ kHz; 
1..4) Output voltage vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 3.3$ V 
5,6) Output resistance vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 3.3$ V 
7..10) Efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 3.3$ V 
11,12) Voltage efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 3.3$ V 

2 V 5 input Graphs, parameter: drive; $F = 125$ kHz; 
1..4) Output voltage vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 2.5$ V 
5,6) Output resistance vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 2.5$ V 
7..10) Efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 2.5$ V 
11,12) Voltage efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 2.5$ V 

1 V 8 input Graphs, parameter: drive; $F = 125$ kHz; 
1..4) Output voltage vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 1.8$ V 
5,6) Output resistance vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 1.8$ V 
7..10) Efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 1.8$ V 
11,12) Voltage efficiency vs Load current @ drive = $1 \times 1, 1 \times 2, 2 \times 2, 2 \times 4, 2 \times 7$; $V_{IN} = 1.8$ V
Figure 11: Output Voltage vs Load Silicon

Figure 12: Output Voltage vs Load Schottky

Figure 13: Output Voltage vs Load Silicon SC:LG

Figure 14: Output Volt. vs Load Schottky SC:LG
Figure 15: Output Resistance vs Load Silicon

Figure 16: Output Resistance vs Load Schottky

Figure 17: Efficiency vs Load Current Silicon

Figure 18: Efficiency vs Load Current Schottky
Figure 19: Efficiency vs Load Silicon SC:LG

Figure 20: Efficiency vs Load Schottky SC:LG

Figure 21: Voltage Efficiency vs Load Silicon

Figure 22: Voltage Efficiency vs Load Schottky
Capacitive Charge Pump using GreenPAK

Figure 23: Quiescent Current vs $V_{IN}$ 25 kHz
CPUMP = COUT = 1 μF  F = 125 kHz  T = 25 °C

Figure 24: Quiescent Current vs $V_{IN}$ 125 kHz

Figure 25: Shutdown Current vs $V_{IN}$

Figure 26: Output Voltage vs $V_{IN}$
5 V input $V_{IN} = 4.5$ V $C_{PUMP} = C_{OUT} = 1 \mu F$

$F = 125$ kHz $T = 25^\circ$C dashed: $V_{EFF} < 150\%$
Figure 31: Load Regulation 5 V Silicon SC:LG

Figure 32: Load Regulation 5 V Schottky SC:LG

Figure 33: Output Resistance 5 V Silicon

Figure 34: Output Resistance 5 V Schottky
Figure 35: Efficiency 5 V Silicon

Figure 36: Efficiency 5 V Schottky

Figure 37: Efficiency 5 V Silicon SC:LG

Figure 38: Efficiency 5 V Schottky SC:LG
Figure 39: Voltage Efficiency 5 V Silicon

Figure 40: Voltage Efficiency 5 V Schottky

Figure 41: Load Regulation 3.3 V Silicon

Figure 42: Load Regulation 3.3 V Schottky

3.3 V input $V_{IN} = 3.3\, V$, $C_{PUMP} = C_{OUT} = 1\, \mu F$, $F = 125\, kHz$, $T = 25\, ^{\circ}C$, dashed: $V_{EFF} < 150\, \%$
Figure 43: Load Regulation 3.3 V Silicon SC:LG

Figure 44: Load Regulation 3.3 V Schottky SC:LG

Figure 45: Output Resistance 3.3 V Silicon

Figure 46: Output Resistance 3.3 V Schottky
Figure 47: Efficiency 3.3 V Silicon

Figure 48: Efficiency 3.3 V Schottky

Figure 49: Efficiency 3.3 V Silicon SC:LG

Figure 50: Efficiency 3.3 V Schottky SC:LG
Figure 51: Voltage Efficiency 3.3 V Silicon

Figure 52: Voltage Efficiency 3.3 V Schottky

Figure 53: Load Regulation 2.5 V Silicon

Figure 54: Load Regulation 2.5 V Schottky

2.5 V input $V_{IN} = 2.5$ V $C_{PUMP} = C_{OUT} = 1$ μF $f = 125$ kHz $T = 25$ °C dashed: $V_{EFF} < 150$ %
Figure 55: Load Regulation 2.5 V Silicon SC:LG

Figure 56: Load Regulation 2.5 V Schottky SC:LG

Figure 57: Output Resistance 2.5 V Silicon

Figure 58: Output Resistance 2.5 V Schottky
Figure 59: Efficiency 2.5 V Silicon

Figure 60: Efficiency 2.5 V Schottky

Figure 61: Efficiency 2.5 V Silicon SC:LG

Figure 62: Efficiency 2.5 V Schottky SC:LG
1.8 V input $V_{IN} = 1.8V$ $C_{PUMP} = C_{OUT} = 1 \mu F$ $f = 125$ kHz $T = 25$ °C dashed: $V_{EFF} < 150 \%$
Figure 67: Load Regulation 1.8 V Silicon SC:LG

Figure 68: Load Regulation 1.8 V Schottky SC:LG

Figure 69: Output Resistance 1.8 V Silicon

Figure 70: Output Resistance 1.8 V Schottky
Figure 71: Efficiency 1.8 V Silicon

Figure 72: Efficiency 1.8 V Schottky

Figure 73: Efficiency 1.8 V Silicon SC:LG

Figure 74: Efficiency 1.8 V Schottky SC:LG
8 Layout Considerations

As with any switching power supply circuit, good layout practice is encouraged. Some layout considerations are applicable to all charge pump designs, while some are specific for those that incorporate GreenPAKs.

8.1 General Layout Recommendations

Mount all components (GreenPAK, capacitors and diodes) as close together as possible to minimize stray inductance and capacitance. Use short, wide traces to connect the external components to the charge pump to minimize trace resistance and inductance.

If applicable, use a large ground plane to minimize noise leakage into another circuitry.

Place capacitors as close to the charge pump as possible, preferably on the same side of the board as the GreenPAK.

Keep the resistance connection between board ground and the GND pin of the GreenPAK as low as possible. In the case of the ground plane, use multiple vias to connect GND to a ground plane of the board. Otherwise, apply thick traces and/or copper pour.

Keep the resistance connection between board power supply and VDD pin of the GreenPAK as low as possible. A high impedance VDD connection is not as bad as high impedance GND connection, but it will still degrade charge pump performance considerably.

8.2 Specific Layout Recommendations for GreenPAK

GreenPAK is a mixed signal integrated circuit; when part of the GreenPAK is used to run a charge pump circuit, interference with the rest of the GreenPAK design may arise at high charge pump output currents and high operating frequencies. To keep the mixed signal circuit performance high, exceptional care should be devoted to layout.

Select the pins closest to GreenPAK GND pin for driving the charge pump. If multiple pins are used in parallel, select neighboring pins and wire them all together before wiring to the external capacitor. The best option is to wire them together below the GreenPAK. If that is not possible, try to keep the
Capacitive Charge Pump using GreenPAK

Wires between driving pins and the pump capacitor (or the meeting node) as short as possible, but with matching thickness and length.

In a mixed signal design, keep charge pump driving pins away from sensitive analog pins to avoid capacitive coupling. Insert one GreenPAK output pin between charge pump pins and sensitive analog pins for decoupling. Connect the “decoupling pin” to GND in GreenPAK design. If needed, extend the “decoupling wire” to further shield the noisy “pumping” connection.

When using multiple pins on GreenPAKs with split internal power rails, share the load over power rails. For example, if 4 pins are driving the pump capacitor, take 2 of those from each rail, keeping them all close together and close to GND. That way, the internal voltage drop from GreenPAK power pins (VDD and GND) to each output pin structure will be lower than if you group all the driving pins on one power rail.

When using pins from both sides of GND pin (both rails as noted above), if decoupling is needed, apply two decoupling pins, one to each side.

9 Optional Design Modifications and Optimizations

9.1 Replacing Diodes with Synchronous Switching MOSFETs

External diodes may be replaced by MOSFETs or analog switches to reduce voltage loss (increase output voltage) and improve efficiency. Unlike diodes, those parts require control and drive and since they are switching out of the input power supply range; external drive circuitry must be added. Driving external FETs increases the component count, cost and size of the design making it less competitive. It also introduces new source of switching losses to control, like gate drive loss, that will take away part of the benefits gained. However, if voltage efficiency is the primary concern this topology is preferable, since it enables voltage efficiencies better than commercial charge pump ICs. If you plan to run the pump at high operating frequencies and/or low input voltages, be sure to select low input capacitance FETs, since switching losses may increase significantly.

Figure 77: Replacing Diodes with Synchronous Switching MOSFETs
9.2 External Drive for Pump Capacitor

In applications where a limited number of pins are available, or high output current is required, adding a buffer to drive a pump capacitor reduces output resistance at a reasonable cost. In this configuration, GreenPAK is not used to drive the pump capacitor, so output current of the charge pump is not limited by GreenPAK current capacity anymore. It is limited by current capacities of the diodes and FETs in the circuit. A simple, high performance and cost-effective way to implement a current buffer is using complementary MOSFETs in a push pull arrangement. GreenPAK can drive both FETs directly. Make separate gate drive signals for NFET and PFET and introduce some dead time to ensure they are not both on during the transitions.

To keep the efficiency high, select low $R_{DS\text{on}}$ FETs. If size is a top priority select a MOSFET array with a NFET/PFET pair. To keep quiescent current low, select low input capacitance FETs.

![Diagram of Pump Capacitor Current Buffer]

**Figure 78: Pump Capacitor Current Buffer**
9.3 Bleeder Resistor Deletes Output Voltage Peak at Light Loads

Load regulation may be improved simply and cost-effectively by introducing one bleeder resistor. Output voltage will peak when at no load, so wiring a megohm range resistor to the output will ensure output voltage will never exceed a certain level. This would also degrade efficiency, especially at light loads, and increase quiescent current. Note however that the bleeder resistor doesn’t help with input voltage variation, which will be reflected to the output with bleeder in circuit. In a voltage doubler circuit a bleeder between the output, will cut the dissipated power to 25%.

![Figure 79: Introducing Bleeder Resistor Deletes Output Voltage Peak at Light Loads](image)

9.4 Reusing GreenPAK Pins for Multiple Outputs

If multiple outputs are required, the same pins may be reused for all charge pumps, provided all pumps switch at the same frequency. In the case of the doubler + inverter shown in Figure 80, pump capacitor current from two charge pumps offset each other, so the resulting average pin current is actually lower than in the case of only one charge pump. If load currents are equal on outputs, pump currents cancel each other and current pulses through CPP pin only during transitions.

![Figure 80: Reusing Pins for Multiple Pumps](image)
Note that for output currents above 5 mA multiple pins must be used because, at zero load with one output, 2 * $I_{\text{OUT}}$ current will flow through CPP pin(s). Paralleled pins can be used to drive both pumps.

## 10 GreenPAK Part Selection

Once you decide to use GreenPAK as a charge pump circuit there are many options available depending upon your application requirements. A quick selection guide is presented in Table 12.

Data in the table is valid for a charge pump circuit design like the demo circuit presented in this application note, containing only the charge pump and a couple of logic gates. If surplus blocks are utilized to add other functions, current consumption may increase, depending upon the design.

Green shaded fields emphasize performance marks outscoring comparable parts. SLG46108 is emphasized because it is the smallest and lowest cost GreenPAK. Table 12 evaluates the following metrics:

**Maximum current:**
- $I_{\text{OUT}}$ – maximum output current for inverter and doubler
- $I_{\text{OUTDFS}}$ – maximum output current for doubler with full shutdown, for parts with PFET it is assumed that PFET is used for powerdown

**GPIO pins** – maximum current through GPIO pin and pin count, for dual supply GreenPAKs shown as $a + b$ where $a$ and $b$ represent pin count on first and second supply

**Power pins** – maximum current through V_DD and GND power pins, per chip side (The GreenPAK’s power rails are divided in two sides). Maximum total current through V_DD or GND power pin is double the figure displayed in the table, provided it is split equally to the two sides.

**Current draw:**
- $I_{\text{QSC}}$ – Quiescent current drawn with charge pump running and zero load at $V_{\text{IN}} = 3.3$ V
- $I_{\text{SHDN}}$ – Shutdown current drawn with charge pump off at $V_{\text{IN}} = 3.3$ V

### Table 12: GreenPAK Part Selection

| SLG46108 | 25 mA | 15 mA | 10 mA | 45 mA | 90 mA | 1.71 .. 5.5 V | --- | 5.6 μA | 0.52 μA | --- |
| SLG46110 | 59 mA | 34 mA | 17 mA | 73 mA | 92 mA | 1.71 .. 5.5 V | --- | 4.8 μA | 0.80 μA | --- |
| SLG46116/117 | 51 mA | 51 mA | 17 mA | 73 mA | 92 mA | 1.71 .. 5.5 V | --- | 4.8 μA | 0.80 μA | 1.25 A |
| SLG46120 | 76 mA | 51 mA | 17 mA | 93 mA | 92 mA | 1.71 .. 5.5 V | --- | 4.7 μA | 0.80 μA | --- |
| SLG46121 | 2 x 34 mA | 2 x 17 mA | 17 mA | 4+4 mA | 92 mA | 1.71 .. 5.5 V | --- | 4.7 μA | 0.80 μA | --- |
| SLG46127 | 42 mA | 42 mA | 17 mA | 73 mA | 92 mA | 1.71 .. 5.5 V | --- | 4.8 μA | 0.80 μA | 2 x 2 A |
### Capacitive Charge Pump using GreenPAK

<table>
<thead>
<tr>
<th>Maximum Current</th>
<th>Power Pins</th>
<th>Supply</th>
<th>I2C</th>
<th>Current Draw</th>
<th>PFET</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLG46140</td>
<td>90 45</td>
<td>21 mA</td>
<td>45 45</td>
<td>1.71 .. 5.5</td>
<td>0.5 0.16</td>
</tr>
<tr>
<td>SLG46169/170</td>
<td>55 35</td>
<td>10 mA</td>
<td>45 84</td>
<td>1.71 .. 5.5</td>
<td>5.1 0.80</td>
</tr>
<tr>
<td>SLG46533</td>
<td>90 45</td>
<td>16 mA</td>
<td>45 86</td>
<td>1.71 .. 5.5</td>
<td>yes 0.57</td>
</tr>
<tr>
<td>SLG46534/536</td>
<td>72 45</td>
<td>16 mA</td>
<td>45 86</td>
<td>1.71 .. 5.5</td>
<td>yes 0.75</td>
</tr>
<tr>
<td>SLG46535</td>
<td>2 x 32</td>
<td>16 mA</td>
<td>45 86</td>
<td>1.71 .. 5.5</td>
<td>yes 0.75</td>
</tr>
<tr>
<td>SLG46537/531</td>
<td>90 45</td>
<td>16 mA</td>
<td>45 86</td>
<td>1.71 .. 5.5</td>
<td>yes 0.75</td>
</tr>
<tr>
<td>SLG46538/532</td>
<td>2 x 45</td>
<td>16 mA</td>
<td>45 86</td>
<td>1.71 .. 5.5</td>
<td>yes 0.75</td>
</tr>
<tr>
<td>SLG46620</td>
<td>90 45</td>
<td>14 mA</td>
<td>45 69</td>
<td>1.71 .. 5.5</td>
<td>0.9 0.37</td>
</tr>
<tr>
<td>SLG46621</td>
<td>2 x 45</td>
<td>14 mA</td>
<td>45 69</td>
<td>1.71 .. 5.5</td>
<td>0.9 0.37</td>
</tr>
<tr>
<td>SLG46721/722</td>
<td>85 45</td>
<td>10 mA</td>
<td>45 84</td>
<td>1.71 .. 5.5</td>
<td>5.1 0.80</td>
</tr>
<tr>
<td>SLG46580/2/3</td>
<td>146 146</td>
<td>43 mA</td>
<td>73 152</td>
<td>2.3 .. 5.5</td>
<td>yes 0.4 0.17 0.6 A</td>
</tr>
</tbody>
</table>

**Notes:**

Data for GPIO pins are for “2x push pull” output mode. Only SLG46140, SLG46620 and SLG46621 feature 4x push pull pins.

SLG46580/2/3 feature a “2x push pull” output mode, but the pin’s performance (switch resistance and current capacity) is similar to “4x push pull” output mode for other parts.

SLG46116/117 and SLG46127 PFETs have a 50 mΩ to 100 mΩ RDS$_{ON}$, depending upon the supply voltage. SLG46580/2/3 feature 1, 2 or 4 PFETs with RDS$_{ON}$ of 250 mΩ, 0.5 Ω and 1 Ω.

Data for current draw is for the lowest consumption oscillator. For the SLG46140, SLG46620 and SLG46621 this is the LF OSC, for SLG46580/2/3 that’s 2.048 kHz OSC. For all others 25 kHz RC oscillator.

Note the versatility of SLG4658x parts. Those parts offer the highest output current/power, lowest switch resistance per pin, lowest quiescent/shutdown current, including both I2C communication and integrated PFET power switch(es) while other parameters match other GreenPAK parts.

### 10.1 Quick Part Selection

Part selection involves many parameters, and due to the many different GreenPAKs available, picking the right part is not straightforward. To ease the selection process, a quick selection table is presented in Table 13.
If you just need the basic charge pump features, check the first column. Cells in that column contain the best parts per criteria shown in Table 12. If you need more features, like I2C, a dual supply, or an integrated power switch they are not available with the parts in the first column, so consider the parts in the other columns.

Table 13: Quick Part Selection

<table>
<thead>
<tr>
<th>Selection Criteria</th>
<th>Basic Features Only</th>
<th>With I2C Options</th>
<th>With Dual Supply</th>
<th>With Integrated Power Switch</th>
</tr>
</thead>
<tbody>
<tr>
<td>Highest performance</td>
<td>SLG46580/2/3</td>
<td>SLG46580/2/3</td>
<td>SLG46538</td>
<td>SLG46580/2/3</td>
</tr>
<tr>
<td>Ultra-low power</td>
<td>SLG46140</td>
<td>SLG46533</td>
<td>SLG46621</td>
<td>SLG46116/7</td>
</tr>
<tr>
<td></td>
<td>0.7 μA @ 3.3 V</td>
<td>6.6 μA @ 3.3 V</td>
<td>1.3 μA @ 3.3 V</td>
<td>5.3 μA @ 3.3 V</td>
</tr>
<tr>
<td>Lowest cost</td>
<td>SLG46108</td>
<td>SLG46534</td>
<td>SLG46121</td>
<td>SLG46116/7</td>
</tr>
<tr>
<td>Smallest size</td>
<td>SLG46108</td>
<td>SLG46533/4/7</td>
<td>SLG46121</td>
<td>SLG46116/7</td>
</tr>
<tr>
<td></td>
<td>1.0 mm x 1.2 mm</td>
<td>2.0 mm x 2.2 mm</td>
<td>1.6 mm x 1.6 mm</td>
<td>1.6 mm x 2.5 mm</td>
</tr>
</tbody>
</table>

Current consumption is shown at 3.3 V. For parts available in different packages the smallest package is shown.

11 Key Advantages and Commercial Viability

If you already have a GreenPAK IC in your circuit performing other functions, with at least one unused pin, then it is absolutely commercially viable to implement a GreenPAK charge pump solution because it will take just a couple of additional diodes and capacitors. The total cost of such a solution comes down to cents, 5 to 10 times less than a specialized charge pump IC.

A GreenPAK charge pump solution is also competitive if it is applied solely as a charge pump. In this case, select low cost GreenPAKs, such as the SLG46108, and you can reach a cost 2 times less than specialized charge pump IC solutions.

One GreenPAK can control multiple charge pump circuits. The cost of each additional charge pump comes down to additional external components, which is a couple of cents. With commercial charge pump ICs, each pump comes at full price. With a GreenPAK solution for multiple charge pumps, parameters of each circuit may be programmed independently. Multiple outputs with the same voltage level might be required if separate on/off control is needed or to avoid cross regulation effects.

With several GreenPAKs it is possible to control the charge pump circuit via serial communication. Some offer SPI, while others offer I2C. On/off control, operating frequency, wake/sleep regime are some parameters that can be set via serial comms.

Key advantages of a Dialog GreenPAK charge pump solution:

- lower cost,
- smaller size,
- multiple outputs with the same IC,
- programmable operating frequency,
- serial communication control,
- lower quiescent current,
- surplus logic and analog blocks for additional functions.
Capacitive Charge Pump using GreenPAK

A GreenPAK solution offers similar or better performance and some additional features at a fraction of the price.

For the solution presented in this application note to be commercially viable certain requirements must be within a performance level range that is achievable by a GreenPAK solution. That range is dependent on supply voltage; for exact data please refer to graphs in this application note. General requirements are summarized as follows:

- output current in the milliamps range (< 10 mA)
- voltage efficiency > 180 % for doubler, < 80 % for inverter
- power conversion efficiency < 90 %
- output resistance > 100 Ω.

The required output current must be in the milliamps range, because for output currents over 10 mA circuit performance drops markedly on behalf of the RDS\(_\text{ON}\) of the GreenPAK output stage MOSFETs.

Circuit performance out of stated specs can be achieved by modifying the design as specified in the "Design modification" section of this application note. For example, if top efficiency is required, diodes have to be replaced with external switches, and such a solution may perform same or better than specialized charge pump ICs with integrated MOSFET switches.

12 Conclusion

This application note presented that a high performance, small size capacitive charge pump can be built easily using a Dialog GreenPAK IC and just a couple of low cost external components. GreenPAK charge pumps operate with input voltages from 1.8 V to 5 V and load currents up to 145 mA. Overall performance peaks at input voltages of 3 V to 5 V and output currents 1 mA to 5 mA when using Schottky diodes.

There are certain “basic charge pump” feature sets where proposed GreenPAK solution offers lower cost, smaller size or lower quiescent current than specialized ICs. Other applications where a GreenPAK based charge pump solution is preferable compared to specialized charger ICs are applications needing specific functions not available in specialized ICs. The surplus circuitry in GreenPAK, unused in the basic design of the charge pump circuit, can be utilized in those applications to implement such specific functions. Specific functions could be directly or closely related to charge pump function, but may just as well be completely independent hardware functions of the target device, such as reset logic for an external IC or system.

This application note does not cover all performance ranges of capacitive charge pumps, but GreenPAKs offer a configurable solution to cover them when coupled with appropriate external design.
## Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>21-Jun-2018</td>
<td>Initial Version</td>
</tr>
</tbody>
</table>
Status Definitions

<table>
<thead>
<tr>
<th>Status</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>DRAFT</td>
<td>The content of this document is under review and subject to formal approval, which may result in modifications or additions.</td>
</tr>
<tr>
<td>APPROVED or unmarked</td>
<td>The content of this document has been approved for publication.</td>
</tr>
</tbody>
</table>

Disclaimer

Information in this document is believed to be accurate and reliable. However, Dialog Semiconductor does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. Dialog Semiconductor furthermore takes no responsibility whatsoever for the content in this document if provided by any information source outside of Dialog Semiconductor.

Dialog Semiconductor reserves the right to change without notice the information published in this document, including without limitation the specification and the design of the related semiconductor products, software and applications.

Applications, software, and semiconductor products described in this document are for illustrative purposes only. Dialog Semiconductor makes no representation or warranty that such applications, software and semiconductor products will be suitable for the specified use without further testing or modification. Unless otherwise agreed in writing, such testing or modification is the sole responsibility of the customer and Dialog Semiconductor excludes all liability in this respect.

Customer notes that nothing in this document may be construed as a license for customer to use the Dialog Semiconductor products, software and applications referred to in this document. Such license must be separately sought by customer with Dialog Semiconductor.

All use of Dialog Semiconductor products, software and applications referred to in this document are subject to Dialog Semiconductor’s Standard Terms and Conditions of Sale, available on the company website (www.dialog-semiconductor.com) unless otherwise stated.

Dialog and the Dialog logo are trademarks of Dialog Semiconductor plc or its subsidiaries. All other product or service names are the property of their respective owners.

© 2018 Dialog Semiconductor. All rights reserved.
IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

Corporative Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

© 2021 Renesas Electronics Corporation. All rights reserved.