Overview:
The automatic gain control (AGC) section adds gain to maintain a fairly constant output signal level. This reduces the amount of signal level variation at the output of the part and, therefore, reduces the number of bits that must be carried in any post processing. In the ISL5416, the AGC follows the channel filtering. This means that all of the gains through the NCO, mixer, and FIR filter sections are fixed gains and do not induce AM distortion before the large interfering signals can be filtered out. If large interfering signals are not filtered prior to the AGC, the gain adjustments by the AGC can AM modulate the large signals and cause AM sidebands to fall inside the frequency band of interest.

A block diagram of the AGC is provided in figure 2. The main components are a forward gain stage and a loop filter. The AGC in the ISL5416 is an AGC loop where the level at the output of the AGC is measured and used to adjust the gain through the AGC. The forward path adds gain to the FIR2 filter outputs before sending the data to the back end filters and output section. The loop filter measures the level at the output of the forward path and adjusts the forward path gain to maintain the programmed output. The ISL5416 AGC also includes a programmable delay and a set of timers is provided for tuning the AGC response and for aligning the gain adjustments to system timing.

The forward path gain is divided between a barrel shifter and a multiplier. An 18-bit gain word controls both blocks. The most significant 4 bits control the barrel shifter, which adds gain in 6 dB steps over a 0 to 90 dB range. The other 14 bits are appended to a fixed 0x01b and control a 16-bit multiplier gain. The multiplier gain can range from 1.0 to almost 2.0 and provides fine gain steps between the coarse steps of the barrel shifter. Figures 1A and 1B show the overall gain response in dB versus the 18-bit control word value. Overflow detection and limiting is provided in the I and Q forward paths to saturate the output if the gain causes it to exceed full scale.
FIGURE 2. AGC BLOCK DIAGRAM
The loop filter includes an error detector, error scaling, integrator (accumulator), gain range limits, and processor control and monitoring circuitry. The error detector first converts the I/Q samples at the forward path output to a magnitude samples. The magnitude is then subtracted from a user programmable set point value to compute the error signal. The error is scaled and integrated. The error scaling, or loop gain, is programmable and sets the loop response. The integrator (accumulator) low pass filters the error. The output of the integrator is the control word for the forward path gain. If the forward path output is larger than the set point, the error is negative, and the gain is reduced; if the forward path output is smaller than the set point, the error is positive, and the gain is increased. There are programmable gain range limits on the integrator (accumulator) to restrict the AGC to a range smaller than 96 dB range provided. Note that the AGC can only add gain to the signal.

The magnitude computation uses a multi-cycle implementation of the CORDIC algorithm, computing one cycle (rotation) per clock. The accuracy of the magnitude computation depends on the number of cycles. There is a gain in the computation due to the rotation vectors. The user must account for this gain when computing the set point and the loop gain. Table 1 gives the magnitude accuracy and gain versus the number of compute cycles.

### TABLE 1. MAGNITUDE ACCURACY, GAIN VS. CLOCK CYCLES

<table>
<thead>
<tr>
<th>COMPUTE CYCLES</th>
<th>ERROR (±)</th>
<th>GAIN (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>0.48</td>
<td>1.581</td>
</tr>
<tr>
<td>4</td>
<td>0.03</td>
<td>1.642</td>
</tr>
<tr>
<td>8</td>
<td>0.00013</td>
<td>1.647</td>
</tr>
</tbody>
</table>

There are two settling modes provided for the loop. The mean settling mode, described above, makes adjustments to the gain based on the size of the magnitude error and the error scaling value or loop gain. Since the adjustment is proportional to the error, as the error decreases, the size of the adjustment decreases. This causes the loop gain to asymptotically approach the final gain value. Since the adjustments go to very small values, the AM distortion after settling is minimized. The other settling mode is the median mode. In this mode, the sign of the magnitude error is used to determine whether a fixed value, scaled by the loop gain, is added or subtracted from the accumulator. In this mode, the loop settles to where half of the error samples are positive and half are negative. This mode can settle faster because the adjustment value is constant. However, after settling, the loop still makes the same size adjustments and may have excessive AM distortion.

In both settling modes, the error signal is scaled by the loop gain value. There are separate loop gain values for positive and negative errors. This feature can be used to make the loop respond differently to arriving and departing signals. For example, the loop can be programmed to quickly reduce the gain when large signals appear (attack) but to slowly increase the gain when a signal goes away (decay) in anticipation of a new transmission. Asymmetric gain adjustment can also be used to compensate for the asymmetric error range when the set point is at a value other than half scale.

The user can load two sets of loop parameters (attack and decay loop gains and settling mode) at once. Selection between the two sets of parameters can be under manual (uP) control or can be under the control of the timers mentioned above to automatically align the parameter selection to system timing. Among the possible uses for parameter switching are such things as fast loop/slow loop, adapt/track, adapt/hold, and median settling/mean tracking.

The forward gain can be loaded and read by the uP. The gain value is loaded into the accumulator by first writing the gain value to a holding register and then transferring the gain to the accumulator. The transfer can be done either by a write to an indirect address location or, if enabled, by a SyncIx signal. If the value that is loaded is outside the gain limits, the accumulator will be set to the limit and begin its adjustments from there. If both limits are the same, the AGC will hold that value. If the load value is within the limits and the loop gain is zero, the loop will hold the load value. To read the gain, the uP first writes to an indirect address to sample the gain synchronous to the clock and stabilize it for reading. It is then read via the sequenced read mode at direct addresses 4-7.

The gain can be routed to the output section for real time monitoring. The user has the choice of the real time gain value or the gain sampled by the indirect uP write (dhd-check). The AGC gain is aligned with the data sample if the back end is bypassed. The AGC gain is not interpolated or resampled to match the I/Q delays when the backend section is used.

### Modes and Loop Response

There are three main AGC loop update modes and two variations. The three modes are continuous, timed, and sampled and have to do with the way the loop gains are selected and the forward gain is updated. For the continuous and timed modes the user can divide the forward path into delayed and non-delayed paths with the non-delayed path routed to the loop filter and the delayed path to the output. The forward gain is applied to the samples as they exit the delay. This allows the gain for an output sample to be based on the samples both before and after it. Note that for the sampled mode, the split path is always present. The AGC can also be bypassed entirely. The minimum number of clocks between samples into the AGC is mode dependent and is given in table 2.
CONTINUOUS MODE:

In the continuous mode, the loop is updated on a sample by sample basis. The loop gain and settling mode selection is controlled directly by the uP. Block diagrams for the loop architecture for the continuous mode with and without the programmable delay are shown in figures 3 and 4. Figures 6A through 6E show the loop response to a 6 dB change in a CW input. For this example, there is minimal filtering of the CW signal in the modulator and CIC, halfband, and RRC filtering in the ISL5416. The input sample rate to the ISL5416 is 61.44 MSPS and the output sample rate is 7.68 MSPS. Figure 5 shows the test configuration. All four channels of the ISL5416 are used. Channel 3 has a fixed gain and channels 2, 1, and 0 have loop gains of ~0.25, ~0.5, and ~1.0 dB/sample for an error value of one-half of full scale. The AGC set point is -12 dBFS. Mean settling mode is selected. Figure 6A shows the I outputs of channels 3 and 1, figures 6B and 6D show the magnitude (computed in post processing) for all four channels, and figures 6C and 6E show the AGC gain for all four channels.

<table>
<thead>
<tr>
<th>MODE</th>
<th>MINIMUM INPUT SPACING (CLOCKS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>BYPASS</td>
<td>1</td>
</tr>
<tr>
<td>CONTINUOUS</td>
<td>2</td>
</tr>
<tr>
<td>CONTINUOUS W/ DELAY</td>
<td>4</td>
</tr>
<tr>
<td>TIMED</td>
<td>2</td>
</tr>
<tr>
<td>TIMED WITH DELAY</td>
<td>4</td>
</tr>
<tr>
<td>SAMPLED</td>
<td>4</td>
</tr>
</tbody>
</table>

TABLE 2. REQUIRED INPUT SAMPLE SPACING VS. MODE

FIGURE 3. CONTINUOUS MODE

FIGURE 4. CONTINUOUS MODE WITH DELAY

FIGURE 5. TEST CONFIGURATION
FIGURE 6A. OUTPUT WITH AND WITHOUT AGC

FIGURE 6B. INCREASING INPUT POWER

FIGURE 6C. INCREASING INPUT POWER

FIGURE 6D. DECREASING INPUT POWER

FIGURE 6E. DECREASING INPUT POWER
CONTINUOUS MODE - FILTERED QPSK DATA:

These plots show RRC filtered transmit data with CIC, HBF, and RRC filtering in the receiver. The data is a 511 bit sequence on I and Q with a 6 dB change after 2044 symbols. The symbol rate is 3.84 MSym/sec and the output is at 2x the symbol rate. The loop gains are the same as for the CW continuous case.

FIGURE 7A. I OUTPUT WITH AND WITHOUT AGC

FIGURE 7B. INCREASING INPUT POWER

FIGURE 7C. INCREASING INPUT POWER

FIGURE 7D. DECREASING INPUT POWER

FIGURE 7E. DECREASING INPUT POWER
As expected, the higher loop gains settle faster but the lower loop gain case has a more stable gain.

**CONTINOUS MODE WITH DELAY:**

These examples have the same loop gains as the continuous mode example. The programmed delays are 20, 10, and 5 samples for channels 2, 1, and 0, respectively.
The size of the AGC loop transient due to a change in gain at the input depends on both the loop gain and the settling mode. Setting the loop gain is a trade off between setting time and stability of the gain with transients due to noise and/or data. Adding delay can minimize the peak excursions at the output. The delay causes the AGC to start to settle to the new gain before the power changes exits the delay, a response similar to a feed-forward AGC architecture. The added delay causes the gain transient to be divided into a positive and a negative transient, each with about half the peak-to-peak transient. While the peak-to-peak amplitude of the transient is about the same as without the delay, the amount of time the output of the AGC is in saturation or falls below the output LSB is reduced. The amount of delay that is needed depends on the loop gain and the peak gain change expected.

**TIMED MODE**

The timed mode uses a set of counters to change the loop gain and/or settling mode of the loop at periodic intervals. This mode is intended for TDMA applications where there are defined time slots and the gain may vary greatly from one time slot to the next. While the control microprocessor could control the gain and mode selection, counter control can eliminate processor timing constraints and reduce processor loading. The counters select one of two sets of loop gains and/or settling modes. Typically the timing would be programmed to select a high loop gain for the guard time and beginning of a new time slot to rapidly settle to right gain for the new user. After allowing sufficient time for settling, a lower (or zero) loop gain would be selected for the main part of the slot.

A block diagram of the three counters is provided in figure 9. All are updated at the clock rate. The slot counter is programmed to count out the time slot period, reload, and start the delay counter. The Synclx signal can start or reload the slot counter to align it to system timing. The delay counter starts when the slot counter loads/reloads. It is used to compensate for delay through the filters preceding the AGC or other system delays. The third counter is the interval counter and selects the loop parameters. The interval counter loads when the delay...
counter finishes its count. When the interval counter finishes its count, it disables itself and waits for the next start signal from the delay counter. Loop gain and settling mode 1 are used in the loop filter while the interval counter is active and loop gain and settling mode 2 are used when the interval counter is disabled.

All of the counters are 16 bits which allowing a time slot length, delay, and interval up to 819 usec with an 80 MHz clock. The interval count must be less than the slot length, but since the delay can be up to a time slot, the interval can extend past the end of the slot counter period. The timing is illustrated in figure 10 below.

The AGC is allowed to adjust at the slot boundaries. The signal amplitude changes 6 dB at the slot boundaries and by approximately 3 dB within the time slot.
Automatic Gain Control (AGC) in ISL5416 3G QPDC

Figure 11A. I output with and without AGC

Figure 11B. Increasing input power

Figure 11C. Increasing input power

Figure 11D. Decreasing input power

Figure 11E. Decreasing input power
**TIMED MODE WITH DELAY:**

The programmable delay can be used to bias the timing so that the guard time is largely ignored and the high gain interval enabled at with the first samples of the new slot. If the delay is set equal to the guard time, the high gain will be enabled when the first samples of a new slot enter the delay line and last samples of pervious slot exit the delay. The loop adapts to the new signal level while the first samples of the new slot are in the delay line and settles to within a smaller uncertainty by the time the samples exit the delay.

![Figure 12. The Effects of Delay on a Timed AGC Loop in a TDMA Systems](image)

![Figure 13A. I Output with and without AGC](image)
Reading the AGC gain

There are several ways to obtain the AGC gain value. One is a uP sampled mode where the uP writes to IWA 0x*010h to sample the gain and stabilize it for reading and then reads the data via the sequenced read port at direct addresses 4-7. The AGC gain is also available "real time" through the parallel outputs, serial outputs, and the sequenced read port. This "real time" output can either be the gain word updated at every sample through the AGC or the gain word can be sampled and held by the AGC counters. The sampled-and-held version is output with each new I/Q output sample, but its value only changes when updated by the counters. A block diagram of the AGC is included below (Figure 14).
Notes:
The "real-time" gain is provided to the parallel output, serial output, and sequenced read uP outputs. The sampled or requested read gain is only available at the sequenced read on the uP interface.

Note that the "real-time" gain can be either the gain from the loop filter or the sampled gain from the loop filter. Though the sampled gain was intended for the sampled AGC mode, it will update in the timed mode when the duration counter reaches zero. This update can be aligned to the time slots, allowing the AGC gain to be sampled and held at the same time each slot whether or not the sampled AGC mode is used.

GAIN OUTPUT FORMAT:
The gain output is a floating point value with a 4-bit exponent and a 12-bit mantissa. A leading 0x01b is suppressed for the mantissa.

The bits are:

G = E E E E M M M M M M M M

The bits are converted to linear gain by the equations:

LINGAIN = ( 1.0 + M/2^{12} ) * 2^E.

The bits be converted to log gain by:

LOGGAIN = 6.02 * G/2^{12}.

This is not exactly linear in dB (see the AGC operation description) and has a positive bias with a peak error of +0.5 dB. The bias can be removed by subtracting 0.25. To convert this from gain to RSSI, the G value can be inverted (ones complement should be sufficient) and an offset added.

The LOGGAIN error can be reduced to <0.1 dB by using the equation:

LOGGAIN = 6.02 * E + [ -8 * (M/2^{13})^2 + 24 * (M/2^{13}) - 10 ].

FIGURE 14. CONCEPTUAL AGC BLOCK DIAGRAM
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades: “Standard” and “High Quality”. The intended applications for each Renesas Electronics product depends on the product’s quality grade, as indicated below.

- “Standard”: Computers, office equipment, communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots, etc.
- “High Quality”: Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment, etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations, etc.), or may cause serious property damage (space system; underwater repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user’s manual or other Renesas Electronics document.

6. When using Renesas Electronics products, refer to the latest product information (data sheets, user’s manuals, application notes, “General Notes for Handling and Using Semiconductor Devices” in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failures at a certain rate and malfunctions under certain usage conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to, redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.

10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note 1) “Renesas Electronics” as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) “Renesas Electronics products” means any product developed or manufactured by or for Renesas Electronics.

(Rv. 4.0-1 November 2017)
Overview:
The automatic gain control (AGC) section adds gain to maintain a fairly constant output signal level. This reduces the amount of signal level variation at the output of the part and, therefore, reduces the number of bits that must be carried in any post processing. In the ISL5416, the AGC follows the channel filtering. This means that all of the gains through the NCO, mixer, and FIR filter sections are fixed gains and do not induce AM distortion before the large interfering signals can be filtered out. If large interfering signals are not filtered prior to the AGC, the gain adjustments by the AGC can AM modulate the large signals and cause AM sidebands to fall inside the frequency band of interest.

A block diagram of the AGC is provided in figure 2. The main components are a forward gain stage and a loop filter. The AGC in the ISL5416 is an AGC loop where the level at the output of the AGC is measured and used to adjust the gain through the AGC. The forward path adds gain to the FIR2 filter outputs before sending the data to the back end filters and output section. The loop filter measures the level at the output of the forward path and adjusts the forward path gain to maintain the programmed output. The ISL5416 AGC also includes a programmable delay and a set of timers is provided for tuning the AGC response and for aligning the gain adjustments to system timing.

The forward path gain is divided between a barrel shifter and a multiplier. An 18-bit gain word controls both blocks. The most significant 4 bits control the barrel shifter, which adds gain in 6 dB steps over a 0 to 90 dB range. The other 14 bits are appended to a fixed 0x01b and control a 16-bit multiplier gain. The multiplier gain can range from 1.0 to almost 2.0 and provides fine gain steps between the coarse steps of the barrel shifter. Figures 1A and 1B show the overall gain response in dB versus the 18-bit control word value. Overflow detection and limiting is provided in the I and Q forward paths to saturate the output if the gain causes it to exceed full scale.
FIGURE 2. AGC BLOCK DIAGRAM
The loop filter includes an error detector, error scaling, integrator (accumulator), gain range limits, and processor control and monitoring circuitry. The error detector first converts the I/Q samples at the forward path output to a magnitude samples. The magnitude is then subtracted from a user programmable set point value to compute the error signal. The error is scaled and integrated. The error scaling, or loop gain, is programmable and sets the loop response. The integrator (accumulator) low pass filters the error. The output of the integrator is the control word for the forward path gain. If the forward path output is larger than the set point, the error is negative, and the gain is reduced; if the forward path output is smaller than the set point, the error is positive, and the gain is increased. There are programmable gain range limits on the integrator (accumulator) to restrict the AGC to a range smaller than 96 dB range provided. Note that the AGC can only add gain to the signal.

The magnitude computation uses a multi-cycle implementation of the CORDIC algorithm, computing one cycle (rotation) per clock. The accuracy of the magnitude computation depends on the number of cycles. There is a gain in the computation due to the rotation vectors. The user must account for this gain when computing the set point and the loop gain. Table 1 gives the magnitude accuracy and gain versus the number of compute cycles.

<table>
<thead>
<tr>
<th>COMPUTE CYCLES</th>
<th>ERROR (±)</th>
<th>GAIN (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>0.48</td>
<td>1.581</td>
</tr>
<tr>
<td>4</td>
<td>0.03</td>
<td>1.642</td>
</tr>
<tr>
<td>8</td>
<td>0.00013</td>
<td>1.647</td>
</tr>
</tbody>
</table>

There are two settling modes provided for the loop. The mean settling mode, described above, makes adjustments to the gain based on the size of the magnitude error and the error scaling value or loop gain. Since the adjustment is proportional to the error, as the error decreases, the size of the adjustment decreases. This causes the loop gain to asymptotically approach the final gain value. Since the adjustments go to very small values, the AM distortion after settling is minimized. The other settling mode is the median mode. In this mode, the sign of the magnitude error is used to determine whether a fixed value, scaled by the loop gain, is added or subtracted from the accumulator. In this mode, the loop settles to where half of the error samples are positive and half are negative. This mode can settle faster because the adjustment value is constant. However, after settling, the loop still makes the same size adjustments and may have excessive AM distortion.

In both settling modes, the error signal is scaled by the loop gain value. There are separate loop gain values for positive and negative errors. This feature can be used to make the loop respond differently to arriving and departing signals. For example, the loop can be programmed to quickly reduce the gain when large signals appear (attack) but to slowly increase the gain when a signal goes away (decay) in anticipation of a new transmission. Asymmetric gain adjustment can also be used to compensate for the asymmetric error range when the set point is at a value other than half scale.

The user can load two sets of loop parameters (attack and decay loop gains and settling mode) at once. Selection between the two sets of parameters can be under manual (uP) control or can be under the control of the timers mentioned above to automatically align the parameter selection to system timing. Among the possible uses for parameter switching are such things as fast loop/slow loop, adapt/track, adapt/hold, and median settling/mean tracking.

The forward gain can be loaded and read by the uP. The gain value is loaded into the accumulator by first writing the gain value to a holding register and then transferring the gain to the accumulator. The transfer can be done either by a write to an indirect address location or, if enabled, by a SyncIx signal. If the value that is loaded is outside the gain limits, the accumulator will be set to the limit and begin its adjustments from there. If both limits are the same, the AGC will hold that value. If the load value is within the limits and the loop gain is zero, the loop will hold the load value. To read the gain, the uP first writes to an indirect address to sample the gain synchronous to the clock and stabilize it for reading. It is then read via the sequenced read mode at direct addresses 4-7.

The gain can be routed to the output section for real time monitoring. The user has the choice of the real time gain value or the gain sampled by the indirect uP write (dhd-check). The AGC gain is aligned with the data sample if the back end is bypassed. The AGC gain is not interpolated or resampled to match the I/Q delays when the backend section is used.

**Modes and Loop Response**

There are three main AGC loop update modes and two variations. The three modes are continuous, timed, and sampled and have to do with the way the loop gains are selected and the forward gain is updated. For the continuous and timed modes the user can divide the forward path into delayed and non-delayed paths with the non-delayed path routed to the loop filter and the delayed path to the output. The forward gain is applied to the samples as they exit the delay. This allows the gain for an output sample to be based on the samples both before and after it. Note that for the sampled mode, the split path is always present. The AGC can also be bypassed entirely. The minimum number of clocks between samples into the AGC is mode dependent and is given in table 2.

**TABLE 1. MAGNITUDE ACCURACY, GAIN VS. CLOCK CYCLES**

<table>
<thead>
<tr>
<th>COMPUTE CYCLES</th>
<th>ERROR (±)</th>
<th>GAIN (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>0.48</td>
<td>1.581</td>
</tr>
<tr>
<td>4</td>
<td>0.03</td>
<td>1.642</td>
</tr>
<tr>
<td>8</td>
<td>0.00013</td>
<td>1.647</td>
</tr>
</tbody>
</table>
CONTINOUS MODE:

In the continuous mode, the loop is updated on a sample by sample basis. The loop gain and settling mode selection is controlled directly by the uP. Block diagrams for the loop architecture for the continuous mode with and without the programmable delay are shown in figures 3 and 4. Figures 6A through 6E show the loop response to a 6 dB change in a CW input. For this example, there is minimal filtering of the CW signal in the modulator and CIC, halfband, and RRC filtering in the ISL5416. The input sample rate to the ISL5416 is 61.44 MSPS and the output sample rate is 7.68 MSPS. Figure 5 shows the test configuration. All four channels of the ISL5416 are used. Channel 3 has a fixed gain and channels 2, 1, and 0 have loop gains of ~0.25, ~0.5, and ~1.0 dB/sample for an error value of one-half of full scale. The AGC set point is -12 dBFS. Mean settling mode is selected. Figure 6A shows the I outputs of channels 3 and 1, figures 6B and 6D show the magnitude (computed in post processing) for all four channels, and figures 6C and 6E show the AGC gain for all four channels.

TABLE 2. REQUIRED INPUT SAMPLE SPACING VS. MODE

<table>
<thead>
<tr>
<th>MODE</th>
<th>MINIMUM INPUT SPACING (CLOCKS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>BYPASS</td>
<td>1</td>
</tr>
<tr>
<td>CONTINOUS</td>
<td>2</td>
</tr>
<tr>
<td>CONTINOUS W/ DELAY</td>
<td>4</td>
</tr>
<tr>
<td>TIMED</td>
<td>2</td>
</tr>
<tr>
<td>TIMED WITH DELAY</td>
<td>4</td>
</tr>
<tr>
<td>SAMPLED</td>
<td>4</td>
</tr>
</tbody>
</table>

FIGURE 3. CONTINOUS MODE

FIGURE 4. CONTINOUS MODE WITH DELAY

FIGURE 5. TEST CONFIGURATION
FIGURE 6A. I OUTPUT WITH AND WITHOUT AGC

FIGURE 6B. INCREASING INPUT POWER

FIGURE 6C. INCREASING INPUT POWER

FIGURE 6D. DECREASING INPUT POWER

FIGURE 6E. DECREASING INPUT POWER
CONTINOUS MODE - FILTERED QPSK DATA:

These plots show RRC filtered transmit data with CIC, HBF, and RRC filtering in the receiver. The data is a 511 bit sequence on I and Q with a 6 dB change after 2044 symbols.

The symbol rate is 3.84 MSym/sec and the output is at 2x the symbol rate. The loop gains are the same as for the CW continuous case.
As expected, the higher loop gains settle faster but the lower loop gain case has a more stable gain.

CONTINUOUS MODE WITH DELAY:

These examples have the same loop gains as the continuous mode example. The programmed delays are 20, 10, and 5 samples for channels 2, 1, and 0, respectively.

FIGURE 7F. I/Q DISPLAY WITH AGC (8192 SAMPLES AT 2 SAMPLES PER SYMBOL)

FIGURE 7G. I/Q DISPLAY WITHOUT AGC (8192 SAMPLES AT 2 SAMPLES PER SYMBOL)

FIGURE 8A. I OUTPUT WITH AND WITHOUT AGC
The size of the AGC loop transient due to a change in gain at the input depends on both the loop gain and the settling mode. Setting the loop gain is a trade off between setting time and stability of the gain with transients due to noise and/or data. Adding delay can minimize the peak excursions at the output. The delay causes the AGC to start to settle to the new gain before the power changes exits the delay, a response similar to a feed-forward AGC architecture. The added delay causes the gain transient to be divided into a positive and a negative transient, each with about half the peak-to-peak transient. While the peak-to-peak amplitude of the transient is about the same as without the delay, the amount of time the output of the AGC is in saturation or falls below the output LSB is reduced. The amount of delay that is needed depends on the loop gain and the peak gain change expected.

**TIMED MODE:**

The timed mode uses a set of counters to change the loop gain and/or settling mode of the loop at periodic intervals. This mode is intended for TDMA applications where there are defined time slots and the gain may vary greatly from one time slot to the next. While the control microprocessor could control the gain and mode selection, counter control can eliminate processor timing constraints and reduce processor loading. The counters select one of two sets of loop gains and/or settling modes. Typically the timing would be programmed to select a high loop gain for the guard time and beginning of a new time slot to rapidly settle to right gain for the new user. After allowing sufficient time for settling, a lower (or zero) loop gain would be selected for the main part of the slot.

A block diagram of the three counters is provided in figure 9. All are updated at the clock rate. The slot counter is programmed to count out the time slot period, reload, and start the delay counter. The SyncIx signal can start or reload the slot counter to align it to system timing. The delay counter starts when the slot counter loads/reloads. It is used to compensate for delay through the filters preceding the AGC or other system delays. The third counter is the interval counter and selects the loop parameters. The interval counter loads when the delay...
counter finishes its count. When the interval counter finishes its count, it disables itself and waits for the next start signal from the delay counter. Loop gain and settling mode 1 are used in the loop filter while the interval counter is active and loop gain and settling mode 2 are used when the interval counter is disabled.

All of the counters are 16 bits which allowing a time slot length, delay, and interval up to 819 usec with an 80 MHz clock. The interval count must be less than the slot length, but since the delay can be up to a time slot, the interval can extend past the end of the slot counter period. The timing is illustrated in figure 10 below.

The AGC is allowed to adjust at the slot boundaries. The signal amplitude changes 6 dB at the slot boundaries and by approximately 3 dB within the time slot.
FIGURE 11A. I OUTPUT WITH AND WITHOUT AGC

FIGURE 11B. INCREASING INPUT POWER

FIGURE 11C. INCREASING INPUT POWER

FIGURE 11D. DECREASING INPUT POWER

FIGURE 11E. DECREASING INPUT POWER
**TIMED MODE WITH DELAY:**

The programmable delay can be used to bias the timing so that the guard time is largely ignored and the high gain interval enabled at with the first samples of the new slot. If the delay is set equal to the guard time, the high gain will be enabled when the first samples of a new slot enter the delay line and last samples of previous slot exit the delay. The loop adapts to the new signal level while the first samples of the new slot are in the delay line and settles to within a smaller uncertainty by the time the samples exit the delay.

![Diagram](image-url)

**FIGURE 12. THE EFFECTS OF DELAY ON A TIMED AGC LOOP IN A TDMA SYSTEMS**

![Graph](image-url)

**FIGURE 13A. I OUTPUT WITH AND WITHOUT AGC**

---

**Envelope CH1 and 1+ CH3 (no AGC)**
There are several ways to obtain the AGC gain value. One is a uP sampled mode where the uP writes to IWA 0x'010h to sample the gain and stabilize it for reading and then reads the data via the sequenced read port at direct addresses 4-7. The AGC gain is also available "real time" through the parallel outputs, serial outputs, and the sequenced read port. This "real time" output can either be the gain word updated at every sample through the AGC or the gain word can be sampled and held by the AGC counters. The sampled-and-held version is output with each new I/Q output sample, but its value only changes when updated by the counters. A block diagram of the AGC is included below (Figure 14).
Notes:
The "real-time" gain is provided to the parallel output, serial output, and sequenced read uP outputs. The sampled or requested read gain is only available at the sequenced read on the uP interface.

Note that the "real-time" gain can be either the gain from the loop filter or the sampled gain from the loop filter. Though the sampled gain was intended for the sampled AGC mode, it will update in the timed mode when the duration counter reaches zero. This update can be aligned to the time slots, allowing the AGC gain to be sampled and held at the same time each slot whether or not the sampled AGC mode is used.

GAIN OUTPUT FORMAT:
The gain output is a floating point value with a 4-bit exponent and a 12-bit mantissa. A leading 0x01b is suppressed for the mantissa.

The bits are:
\[ G = E E E E M M M M M M M M \]
The bits are converted to linear gain by the equations:
\[ \text{LINGAIN} = (1.0 + M/2^{12}) \times 2^E. \]
The bits be converted to log gain by:
\[ \text{LOGGAIN} = 6.02 \times G/2^{12}. \]
This is not exactly linear in dB (see the AGC operation description) and has a positive bias with a peak error of +0.5 dB. The bias can be removed by subtracting 0.25. To convert this from gain to RSSI, the G value can be inverted (ones complement should be sufficient) and an offset added.

The LOGGAIN error can be reduced to <0.1 dB by using the equation:
\[ \text{LOGGAIN} = 6.02 \times E + \left[ -8 \times (M/2^{13})^2 + 24 \times (M/2^{13}) - 10 \right]. \]
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades: “Standard” and “High Quality”. The intended applications for each Renesas Electronics product depends on the product’s quality grade, as indicated below.

   “Standard”: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment, industrial robots, etc.

   “High Quality”: Transportation equipment (automobiles, trains, ships, etc.), traffic control (traffic lights), large-scale communication equipment, key financial terminal systems, safety control equipment, etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implants, etc.), or may cause serious property damage (space systems; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment, etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user’s manual or other Renesas Electronics document.

6. When using Renesas Electronics products, refer to the latest product information (data sheets, user’s manuals, application notes, “General Notes for Handling and Using Semiconductor Devices” in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public: in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to, redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.

10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note 1) “Renesas Electronics” as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) “Renesas Electronics product(s)” means any product developed or manufactured by or for Renesas Electronics.

http://www.renesas.com

© 2018 Renesas Electronics Corporation. All rights reserved.
Colophon 7.0