# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Tiny Series

# Address Break

### Introduction

An LED connected to P11 can be turned on and then off by an address break interrupt.

# **Target Device**

H8/300H Tiny Series H8/36014 CPU

### **Contents**

| 1. | Specifications           | 2    |
|----|--------------------------|------|
| 2. | Description of Functions | 3    |
| 3. | Description of Operation | 6    |
| 4. | Description of Software  | 7    |
| 5. | Flowchart                | 9    |
| 6. | Program Listing          | . 11 |



# 1. Specifications

- Connect an LED to P11 as shown in Figure 1.
- The LED is off when P11 = 0, and on when P11 = 1.
- First, turn the LED on.
- Generate address break interrupt processing to turn the LED connected to P11 off.



Figure 1 Example of Connecting an LED to the I/O Output Pin



# 2. Description of Functions

This sample task performs address break interrupt processing. Figure 2 illustrates address break interrupt processing, and is then followed by an explanation of an address break and port 1.



Figure 2 Address Break Interrupt Processing



- 1. Figure 3 illustrates an address break. Each item in the figure is explained below:
  - Address break control register (ABRKCR)
     Sets an address break condition. In this sample task, an instruction execution cycle is set for the address break condition. The condition is satisfied after the instruction indicated by the address set in the BAR is executed.
  - Break address register (BAR (BARH, BARL))
     Sets an address for generating an address break interrupt, using 16 bits. In this sample task, the BAR is set to H'011E. BARH is the upper eight bits and BARL is the lower eight bits.
  - Address break interrupt request enable (ABIE)
     Enables an address break interrupt request.
  - Address break interrupt request flag (ABIF)
     Set to 1 when the ABRKCR, BAR, and ABIE conditions are satisfied. At this time, address break interrupt processing starts.



Figure 3 Address Break



- 2. Figure 4 shows port 1. Each item in the figure is explained below:
  - Port control register 1 (PCR1)
    - Specifies, bit-by-bit, whether each of the general I/O ports of port 1 is an input or output pin.
  - Port data register 1 (PDR1)
     General I/O port register for port 1



Figure 4 Port 1

3. Table 1 lists the function assignments of this sample task. Assign functions as listed in Table 1.

**Table 1 Function Assignments** 

| Function     | Function assignment                                                                          |
|--------------|----------------------------------------------------------------------------------------------|
| ABRKCR       | Sets the address break condition to an instruction execution cycle.                          |
|              | Enables an RTE interrupt.                                                                    |
|              | The condition is satisfied after the instruction corresponding to the address set in the BAR |
|              | is executed.                                                                                 |
| BAR          | Sets an address for generating an address break interrupt, using 16 bits.                    |
| (BARH, BARL) | BARH is the upper eight bits while BARL is the lower eight bits.                             |
| ABIE         | Enables address break interrupt processing.                                                  |
| ABIF         | Set to 1 when the ABRKCR, BAR, and ABIE conditions are satisfied. At this time,              |
|              | address break interrupt processing starts.                                                   |
| PCR1         | Sets P11 as an output port.                                                                  |
| PDR1         | Outputs the value of P11.                                                                    |



### 3. Description of Operation

Figure 5 illustrates the operations that are used. Hardware and software processing as shown in Figure 5 turn the LED connected to P11 on. Then, address break interrupt processing is generated and the LED is turned off. Address break interrupt processing is generated when the set break conditions are satisfied. This interrupt processing is not affected by the I bit of the CCR.



Figure 5 Operations Used



# 4. Description of Software

### 4.1 Modules

• Table 2 lists the modules used in this sample task.

#### Table 2 Modules

| Module name                      | Label name | Function                                           |
|----------------------------------|------------|----------------------------------------------------|
| Main routine                     | main       | Sets the port 1 output function.                   |
|                                  |            | Turns the LED on according to the setting of P11.  |
|                                  |            | Sets the address break condition.                  |
| Address break interrupt function | abcint     | Turns the LED off according to the setting of P11. |

# 4.2 Arguments

• No arguments are used in this sample task.

# 4.3 Internal Registers

• The following internal registers are used in this sample task:

— ABRKCR Address break control register Address: H'FFC8

| Bit | Bit name | Setting | Function                                                                 |
|-----|----------|---------|--------------------------------------------------------------------------|
| 7   | RTINTE   | 1       | RTE interrupt enable                                                     |
|     |          |         | RTINTE = 0 Masks the interrupt immediately after the execution of the    |
|     |          |         | RTE instruction and always executes one instruction.                     |
|     |          |         | RTINE = 1: Does not mask the interrupt.                                  |
| 6   | CSEL1    | 0       | Condition select 1 and 0                                                 |
| 5   | CSEL2    | 0       | Sets the address break condition.                                        |
|     |          |         | CSEL1 = 0, ASEL = 0: Sets an instruction execution cycle.                |
| 4   | ACMP2    | 0       | Address compare 2 to 0                                                   |
| 3   | ACMP1    | 0       | Sets the condition for comparison between the BAR and internal address   |
| 2   | ACMP0    | 0       | bus.                                                                     |
|     |          |         | ACMP2 = 0, $ACMP1 = 0$ , $ACMP = 0$ : Performs 16-bit comparison.        |
| 1   | DCMP1    | 0       | Data compare 1 and 0                                                     |
| 0   | DCMP0    | 0       | Sets the condition for comparison between the BDR and internal data bus. |
|     |          |         | DCMP1 = 0, DCMP0 = 0: Does not compare any data.                         |



| _            | – ABRKSR                                                          | Address brea                                      | k status register                                                                                                  | Address: H'FFC9                                      |
|--------------|-------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Bit          | Bit name                                                          | Setting                                           | Function                                                                                                           |                                                      |
| 7            | ABIF                                                              | 0                                                 | Address break interrupt re                                                                                         | quest flag                                           |
|              |                                                                   |                                                   |                                                                                                                    | tion set in the ABRKCR is satisfied                  |
|              |                                                                   |                                                   |                                                                                                                    | er the status of 1 is read , or when a value of 0 is |
|              |                                                                   |                                                   | written                                                                                                            |                                                      |
| 6            | ABIE                                                              | 1                                                 | •                                                                                                                  | e an address break interrupt request.                |
|              |                                                                   |                                                   |                                                                                                                    | ess break interrupt request.                         |
|              |                                                                   |                                                   | ABIE = 1: Enables the add                                                                                          | dress break interrupt request.                       |
|              |                                                                   |                                                   |                                                                                                                    |                                                      |
| _            | – BAR                                                             | Break addres                                      | •                                                                                                                  | Address: H'FFCA                                      |
|              | (BARH                                                             | Break addres                                      | s register H                                                                                                       | Address: H'FFCA)                                     |
|              | `                                                                 |                                                   | •                                                                                                                  | ,                                                    |
|              | (BARL                                                             | Break addres                                      | s register L                                                                                                       | Address: H'FFCB)                                     |
|              | (BARL<br>Function: Set                                            | Break address so an address fo                    | •                                                                                                                  |                                                      |
|              | (BARL                                                             | Break address so an address fo                    | s register L                                                                                                       |                                                      |
| _            | (BARL<br>Function: Set<br>Setting: H'01                           | Break address<br>s an address fo<br>1E            | s register L<br>or generating address break inte                                                                   | rrupt processing, using 16 bits.                     |
|              | (BARL<br>Function: Set<br>Setting: H'01<br>– PDR1                 | Break address for 1E  Port data regions           | s register L<br>or generating address break inte                                                                   |                                                      |
|              | (BARL Function: Set Setting: H'01  - PDR1  Bit name               | Break address for 1E  Port data regions           | s register L or generating address break inte                                                                      | rrupt processing, using 16 bits.                     |
| Bit          | (BARL<br>Function: Set<br>Setting: H'01<br>– PDR1                 | Break address for 1E  Port data regions Setting   | s register L or generating address break inte                                                                      | rrupt processing, using 16 bits.                     |
| Bit          | (BARL Function: Set Setting: H'01  - PDR1  Bit name               | Break address for 1E  Port data regions Setting   | s register L or generating address break inte                                                                      | rrupt processing, using 16 bits.                     |
| Bit          | (BARL Function: Set Setting: H'01  - PDR1  Bit name               | Break address for 1E  Port data regions Setting   | s register L or generating address break inte                                                                      | rrupt processing, using 16 bits.                     |
| Bit<br>1     | (BARL Function: Set Setting: H'01  - PDR1  - Bit name P11         | Break address for 1E  Port data regions Setting 1 | s register L or generating address break intersister  Function  Output data P11=0: P11 is low. P11=1: P11 is high. | Address: H'FFD4                                      |
| Bit<br>1     | (BARL Function: Set Setting: H'01  - PDR1  Bit name               | Break address for 1E  Port data regions Setting   | s register L or generating address break intersister  Function  Output data P11=0: P11 is low. P11=1: P11 is high. | rrupt processing, using 16 bits.                     |
| Bit<br>1     | (BARL Function: Set Setting: H'01  - PDR1  - Bit name P11         | Break address for 1E  Port data regions Setting 1 | s register L or generating address break intersister  Function  Output data P11=0: P11 is low. P11=1: P11 is high. | Address: H'FFD4                                      |
| <b>Bit</b> 1 | (BARL Function: Set Setting: H'01  - PDR1  - Bit name P11  - PCR1 | Break address for 1E  Port data regions Setting 1 | ister  Function Output data P11=0: P11 is low. P11=1: P11 is high.                                                 | Address: H'FFD4                                      |

PCR11 = 1: Sets P11 as an output port.

### 4.4 RAM

• No RAM is used in this sample task.



#### 5. Flowchart

### 5.1 Main routine





# 5.2 Address break interrupt function



• Link Address Specifications

| Section name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'0018  |
| Р            | H'0100  |



### 6. Program Listing

```
*/
/* H8/300HN Series -H8/3664-
                                            */
/* Application Note
/*
/* 'Address Break'
/*
/* External Clock : 16MHz
/* Internal Clock : 16MHz
/* Sub Clock : 32.768kHz
                                            */
#include <machine.h>
/* Symbol Definition
struct BIT {
  unsigned char b7:1; /* bit7 */
unsigned char b6:1; /* bit6 */
unsigned char b5:1; /* bit5 */
unsigned char b4:1; /* bit4 */
unsigned char b3:1; /* bit3 */
unsigned char b2:1; /* bit2 */
unsigned char b1:1: /* bit1 */
                      /* bit1 */
  unsigned char b1:1;
  unsigned char b0:1;
                     /* bit0 */
};
#define ABRKCR *(volatile unsigned char *)0xFFC8
                                           /* Address Break Control Register
#define ABRKSR_BIT (*(struct BIT *)0xFFC9)
                                           /* Address Break Status Register
#define ABIE ABRKSR_BIT.b6
                                            /* Address Break Interrupt Enable */
             *(volatile unsigned short *)0xFFCA
#define BAR
                                           /* Break Address Register H
                                                                       */
#define PCR1_BIT (*(struct BIT *)0xFFE4)
                                           /* Port Control Register 1
                                                                       */
#define PCR11 PCR1 BIT.b1
                                           /* Port Control Register 11
                                                                       */
#define PDR1_BIT (*(struct BIT *)0xFFD4)
                                            /* Port Data Register 1
                                                                       */
#define P11 PDR1_BIT.b1
                                            /* Port 11
#pragma interrupt (abcint)
/* Function define
void main ( void );
void abcint( void );
/* Vector Address
/* VECTOR SECTION SET
#pragma section V1
                                                                       */
void (*const VEC_TBL1[])(void) = {
  main
};
```



```
/* VECTOR SECTION SET
                                                                */
#pragma section V2
void (*const VEC TBL2[])(void) = {
  abcint
                                        /* Address Break
};
#pragma entry main(sp=0xFF80)
#pragma section
                                                                */
/* Main Program
void main ( void )
  set ccr(0x80);
                                        /* Initialize CCR/Interrupt Disable */
 PCR11 = 1;
                                       /* P11 set output port
                                       /* Pl1 switching of High
                                                                */
 P11 = 1;
  ABRKCR = 0x80;
                                        /* Setup of Address Break condition */
                                        /* Setup of Address Break */
 BAR = 0x011E;
 ABIE = 1;
                                        /* Setup of Address Break Enable */
                                        /* P11 switching of High */
 P11 = 1;
  while(1);
}
/* Address Break Interrupt
void abcint( void )
                                       /* P11 switching of Low
  P11 = 0;
                                                                */
```



# **Revision Record**

|      |           |      | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
|------|-----------|------|-----------------------------------------|
| Rev. | Date      | Page | Summary                                 |
| 1.00 | Dec.20.03 | _    | First edition issued                    |
|      |           |      |                                         |
|      |           |      |                                         |
|      |           |      |                                         |
|      |           |      |                                         |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.