## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# 7542Group

## **Input Capture**

## 1. Abstract

The following article introduces and shows an application example of input capture.

### 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: 7542 Group



## 3. Input Capture Setting Method

Figure 1, Figure 2 and Figure 3 shows the setting method for input capture 0.

Also, when input capture 1 is used, the procedure is the same.

| Process 1: Disable timer A interrupt and capture 0 interrupt.<br><sup>b7</sup><br>Interrupt control register 2 (ICON2) [Address: 3F16]<br>Capture 0 interrupt disabled<br>Timer A interrupt disabled                                                                                                             |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Process 2: Stop timer A counting.                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Timer A, B mode register (TABM) [Address: 1D16]                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| Process 3: Set timer count source set register.                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| b7<br>b0<br>Timer count source set register (TCSS) [Address: 2A16]<br>Timer A count source selection bits<br>b4b3b2<br>0 0 0 : f(XIN)/16<br>0 0 1 : f(XIN)/2<br>0 1 0 : f(XIN)/32<br>0 1 1 : f(XIN)/64<br>1 0 0 : f(XIN)/128<br>1 0 1 : f(XIN)/256<br>1 1 0 : On-chip oscillator output<br>1 1 1 : Not available |  |  |  |  |  |  |  |
| Process 4: Set the count value to timer A.                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| Timer A register (low-order) (TAL) [Address: 2416] Count value Timer A register (high-order) (TAH) [Address: 2516] Count value                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Note: When setting the value to timer, set in order of low-order byte and high-order byte following.                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| Process 5: Select timer source for capture.                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| b7       b0       Timer source selection register (TMSR) [Address: 1F16]         Capture 0 timer source: Timer A                                                                                                                                                                                                 |  |  |  |  |  |  |  |

Figure 1 Setting method for input capture (1)



| Process 6: Set capture mode register.                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------|
| <sup>b7</sup> b0<br>Capture mode register (CAPM) [Address: 2016]                                                                      |
| Capture 0 interrupt edge selection bits                                                                                               |
| b1b0<br>0 0 : Rising and falling edge                                                                                                 |
| 0 1 : Rising edge<br>1 0 : Falling edge                                                                                               |
| 1 1 : Not available                                                                                                                   |
| Capture 0 noise filter clock selection bits<br>b5b4                                                                                   |
| 0 0 : Filter stop                                                                                                                     |
| 0 1 : f(XIN)<br>1 0 : f(XIN)/8                                                                                                        |
| 1 1 : f(XIN)/32                                                                                                                       |
| Process 7: Set capture 0 input port selection bits.                                                                                   |
| b7 b0 Capture/compare port register (CCPR) [Address: 1E16]                                                                            |
| Capture 0 input port selection bits                                                                                                   |
| b1b0<br>0 0 : Capture from P00                                                                                                        |
| 0 1 : Capture from P10<br>1 0 : Ring/512                                                                                              |
| 1 1 : Not available                                                                                                                   |
| Process 8: Set capture 0 input port to input mode.                                                                                    |
| <sup>b7</sup> b0<br>Port Px direction register (PxD) [Address: 0116, 0316]                                                            |
| P00/CAPo or P10/CAPo pin to input mode                                                                                                |
| Process 9: In order not to execute the unrequested interrupt processing, set "0" (no request) to the capture 0 interrupt request bit. |
| hterrupt request register 2 (IREQ2) [Address: 3D16]                                                                                   |
| No capture 0 interrupt request issued                                                                                                 |
| Process 10: When using the capture interrupt, set "1" (interrupt enabled) to the capture 0 interrupt enable bit.                      |
| b7 b0<br>b7 Interrupt enable register 2 (ICON2) [Address: 3F16]                                                                       |
| Capture 0 interrupt enabled                                                                                                           |
| Process 11: Start counting timer A.                                                                                                   |
| b7 b0 Timer A B mode register (TABM) [Address: 1D16]                                                                                  |
| Timer A, B mode register (TABM) [Address. 1010]                                                                                       |
|                                                                                                                                       |

Figure 2 Setting method for input capture (2)



The capture input circuit retains the count value of selected timer to the capture latch when external trigger is input. The timer count value is retained to the capture latch x0 when rising edge of the external trigger is input and is retained to the capture latch x1 when falling edge of the external trigger is input.

The count value of timer can be retained by software by capture y (y = 00, 01, 10, 11) software trigger bit too.

When "1" is set to this bit, count value of timer is retained to the corresponded capture latch.

The latest status of capture latch can be confirmed by reading of the capture x status bit. This bit indicates the capture latch (x0 or x1) which latest data is in.

Capture 0 interrupt occurs when CAPo pin captures rising or falling edge. Read out the capture 0 value as follows after capture interrupt occurs;

<When rising edge is selected as the capture 0 interrupt edge>

Process a: Set "0" (capture latch 00 selected) to capture register R/W pointer .

| b7 |           | b0 | ~   |
|----|-----------|----|-----|
|    | 0         |    | Cap |
|    | · · · · · |    |     |

apture/compare register R/W pointer (CCRP) [Address: 1216] - Capture latch 00

Process b: Read out capture 0 value from capture latch 00.

| Capture register 0 (low-order) (CAPoL) [Address: 0C16]                                                                                        |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Capture 0 value                                                                                                                               |  |  |  |  |
| Capture register 0 (high-order) (CAP0H) [Address: 0D16]                                                                                       |  |  |  |  |
| Capture 0 value                                                                                                                               |  |  |  |  |
|                                                                                                                                               |  |  |  |  |
| Capture 0 value<br>Capture register 0 (high-order) (CAP0H) [Address: 0D16]                                                                    |  |  |  |  |
| Process c: Set "1" (capture latch 01 selected) to capture register R/W pointer .                                                              |  |  |  |  |
|                                                                                                                                               |  |  |  |  |
| Capture latch 01                                                                                                                              |  |  |  |  |
|                                                                                                                                               |  |  |  |  |
| Capture/compare register R/W pointer (CCRP) [Address: 1216]<br>Capture latch 01<br>Process d: Read out capture 0 value from capture latch 01. |  |  |  |  |
| Capture register 0 (low-order) (CAPoL) [Address: 0C16]                                                                                        |  |  |  |  |
| Capture 0 value                                                                                                                               |  |  |  |  |
| Capture register 0 (high-order) (CAPoH) [Address: 0D16]                                                                                       |  |  |  |  |
| Capture 0 value                                                                                                                               |  |  |  |  |
|                                                                                                                                               |  |  |  |  |

Figure 3 Setting method for input capture (3)



## 4. Application Example of Input Capture

#### Outline

The waveform generated in the timer X pulse output mode is input to the input capture 0 input pin (P00/CAP0) and its pulse width is measured.

#### Specifications

The square waveform that clock f(XIN) = 1.8432 MHz is divided to 1.00 Hz is output from P14/CNTR0 pin.

The output waveform is input to P00/CAP0 pin and its "H" pulse width is measured by the input capture.

Reading out the capture latch register and the calculation of pulse width are performed in the capture 0 interrupt processing routine (falling edge trigger).

## 4.1 Peripheral circuit example

Figure 4 shows the peripheral circuit example.



#### Figure 4 Peripheral circuit example

## 4.2 Example of control procedure

Figure 5 and Figure 6 shows the circuit example.



## 7542 Group Input Capture



Figure 5 Example of control procedure (1)





Figure 6 Example of control procedure (2)



## **5. Reference Document**

Data Sheet 7542 Group Data sheet Download the latest version from the Renesas Technology website.

Technical News/Technical Update Download the latest information from the Renesas Technology website.



## Website and Support

Renesas Technology Website

http://www.renesas.com/

#### Inquiries

http://www.renesas.com/inquiry

csc@renesas.com

## **Revision Record**

|      |           | Description |                                       |  |
|------|-----------|-------------|---------------------------------------|--|
| Rev. | Date      | Page        | Summary                               |  |
| 1.00 | Jun.18.03 | —           | First edition issued                  |  |
| 2.00 | Jul.01.04 | All pages   | Words standardized                    |  |
|      |           | 6           | Fig.5: Note 2 revised.                |  |
| 3.00 | Aug.29.06 | 3           | Interrupt setting of timer A deleted. |  |
|      |           |             |                                       |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.

### © 2006. Renesas Technology Corp., All rights reserved.