## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# 4283 Group Staircase Key Matrix (Using 3-Point Switches)

## 1. Summary

This document describes how to set the staircase key matrix (using 3-point switches) for the 4283-group microcomputers and shows its application example.

## 2. Introduction

The application example presented here applies for use with the microcomputers listed below under the conditions given.

- Microcomputer : 4283 group
- Oscillation frequency : 4.0 MHz

Please note that the sample program for the 4283 group may somewhere in it manipulate the bits of unused functions for reasons of bit arrangement in the control registers. The values of these bits in a user system should be set to suit the usage condition of the system.



## 3. Related Registers

## 3.1 Timer Control Register V1

Table 3.1 shows bit assignments of the Timer Control Register V1. To write to the Register V1, set a value in Register A and then execute a TV1A instruction.

#### Table 3.1 Bit Assignments of the Timer Control Register V1

| Timer control register V1 |                                      | at reset : 0002 |                                         | at RAM back-up : 0002                     | W<br>TV1A |  |
|---------------------------|--------------------------------------|-----------------|-----------------------------------------|-------------------------------------------|-----------|--|
| V12 C                     | Carrier wave output auto-control bit | 0               | Auto-control outp                       | Auto-control output by timer 1 is invalid |           |  |
|                           |                                      | 1               | Auto-control output by timer 1 is valid |                                           |           |  |
| V11                       | Timer 1 count source selection bit   | 0               | Carrier wave outp                       | out (CARRY)                               |           |  |
|                           |                                      | 1               | Bit 5 of watchdog                       | timer (WDT)                               |           |  |
| V10                       | Timer 1 control bit                  | 0               | Stop (Timer 1 star                      | te retained)                              |           |  |
|                           |                                      | 1               | Operating                               |                                           |           |  |

Note 1: The letter "W" denotes "writable."

## 3.2 Pulldown Control Register PU0

Table 3.2 shows bit assignments of the Pulldown Control Register PU0.

To write to the Register PU0, set a value in Register A and then execute a TPU0A instruction.

#### Table 3.2 Bit Assignments of the Pulldown Control Register PU0

| Pull-down control register PU0                      |                                                                        | at reset : 00002 |                   | at RAM back-up : state retained                 | W<br>TPU0A |  |
|-----------------------------------------------------|------------------------------------------------------------------------|------------------|-------------------|-------------------------------------------------|------------|--|
| PLIOs Porto Co. Co pull down transistor control bit |                                                                        | 0                | Pull-down transis | Pull-down transistor OFF, key-on wakeup invalid |            |  |
| 1 003                                               |                                                                        | 1                | Pull-down transis | tor ON, key-on wakeup valid                     |            |  |
| PU02                                                | Ports G <sub>0</sub> , G <sub>1</sub> pull-down transistor control bit | 0                | Pull-down transis | tor OFF, key-on wakeup invalid                  |            |  |
|                                                     |                                                                        | 1                | Pull-down transis | tor ON, key-on wakeup valid                     |            |  |
| DLIQ: Dort Er pull down transista                   | Port E1 pull-down transistor control hit                               | 0                | Pull-down transis | tor OFF, key-on wakeup invalid                  |            |  |
| 1 001                                               |                                                                        | 1                | Pull-down transis | tor ON, key-on wakeup valid                     |            |  |
| PU00                                                | Port E <sub>0</sub> pull-down transistor control bit                   | 0                | Pull-down transis | tor OFF, key-on wakeup invalid                  |            |  |
|                                                     |                                                                        | 1                | Pull-down transis | tor ON, key-on wakeup valid                     |            |  |

Note 1: The letter "W" denotes "writable."



## 3.3 Pulldown Control Register PU1

Table 3.3 shows bit assignments of the Pulldown Control Register PU1. To write to the Register PU1, set a value in Register A and then execute a TPU1A instruction.

| Table 3.3 | Bit Assignments of the Pu | ulldown Control Register PU1 |
|-----------|---------------------------|------------------------------|
|-----------|---------------------------|------------------------------|

| Pull-down control register PU1    |                                          | at reset : 00002 |                   | at RAM back-up : state retained | W<br>TPU1A |
|-----------------------------------|------------------------------------------|------------------|-------------------|---------------------------------|------------|
| PU13 Port D7 pull-down transistor | Port Dz pull-down transistor control bit | 0                | Pull-down transis | tor OFF, key-on wakeup invalid  |            |
|                                   |                                          | 1                | Pull-down transis | tor ON, key-on wakeup valid     |            |
| PU12                              | Port D6 pull-down transistor control bit | 0                | Pull-down transis | tor OFF, key-on wakeup invalid  |            |
|                                   |                                          | 1                | Pull-down transis | tor ON, key-on wakeup valid     |            |
|                                   | Port D5 pull-down transistor control bit | 0                | Pull-down transis | tor OFF, key-on wakeup invalid  |            |
|                                   |                                          | 1                | Pull-down transis | tor ON, key-on wakeup valid     |            |
| PI 110                            | Port D4 pull-down transistor control bit | 0                | Pull-down transis | tor OFF, key-on wakeup invalid  |            |
| 1 010                             |                                          | 1                | Pull-down transis | tor ON, key-on wakeup valid     |            |

Note 1: The letter "W" denotes "writable."



## 4. Application Example for the Staircase Key Matrix

The staircase key matrix refers to the one where a key is located at all combinatorial positions of two shorted port pins in a key matrix configuration.

- Point : Up to 55 switches can be located at 11 input ports. For a conventional key matrix using the same number of pins (consisting of 6 output ports x 5 input ports), a total number of keys is 30. Therefore, the staircase key matrix permits a greater number of keys to be arranged than in a conventional key matrix. However, if two or more keys are pressed at the same time, the matrix cannot determine which key has been depressed. Specification : The matrix is reawaken by pressing a key (key-on wakeup), and key numbers (1-55) are stored in RAM according to the depressed keys. Furthermore, when multiple keys are pressed at the same time, key number 255 is assumed; when no keys are entered, key number 0 is assumed; when input on only 1 port can be recognized, key number 254 is assumed. When the matrix confirms that no keys have been entered, it goes to RAM backup mode. Keys are scanned in a cycle of 10.24 ms. If the scan result matches twice in succession, a key is confirmed to have been pressed and a key input confirmed flag is set.
  - If the scan result does not match, no keys are confirmed to have been pressed and a key input confirmed flag is cleared.

Figure 4.3 shows an example of staircase key matrix settings (1). Figure 4.4 shows an example of staircase key matrix settings (2).



Figure 4.1 State Transition Diagram









| (1) Clear the watchdog timer flag (WDI                                                                            | -1) (WRST instruction                                                                                                          | on)                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                                                                                                                   | +                                                                                                                              |                                                                                                                 |
| (2) Register initialization<br>Initialize the registers.                                                          |                                                                                                                                |                                                                                                                 |
| Timer Control Register V1                                                                                         | b2 b0 X X 0                                                                                                                    | Timer 1 stopped (TV1A instruction)                                                                              |
| Pulldown Control Register PU                                                                                      | ) <u>b3</u> <u>b0</u><br>1 1 1 1                                                                                               | Pulldown transistors on ports E, G turned on<br>Key-on wakeup enabled (TPU0A instruction)                       |
| Pulldown Control Register PU                                                                                      |                                                                                                                                | <ul> <li>Pulldown transistor on ports D turned on</li> <li>Key-on wakeup enabled (TPU1A instruction)</li> </ul> |
|                                                                                                                   | ↓                                                                                                                              |                                                                                                                 |
| (3) Output latch settings<br>Set the output latch on each port to                                                 | o 0, to place the late                                                                                                         | ch into an input enabled state.                                                                                 |
| Set the output latch on port E (1–0<br>Set the output latch on port G (3–0<br>Set the output latch on port D (7–4 | <ul> <li>i) to 0 (OEA instruction) to 0 (OGA instruction) to 0 (OGA instruction)</li> <li>i) to 0 (CLD instruction)</li> </ul> | ion)<br>tion)<br>ion)                                                                                           |
| * The CLD instruction sets the output other purposes.                                                             | ut latch on port D (3-                                                                                                         | -0) to 0 too, so be careful if port D (3-0) is used for                                                         |
|                                                                                                                   | <b>\</b>                                                                                                                       |                                                                                                                 |
| (4) Clearing the used RAM<br>Clear the RAM to be used.                                                            |                                                                                                                                |                                                                                                                 |
|                                                                                                                   |                                                                                                                                |                                                                                                                 |
| (5) Clear the watchdog timer flag (WDI                                                                            | -1) (WRST instruction                                                                                                          | on)                                                                                                             |
|                                                                                                                   | <b>↓</b>                                                                                                                       |                                                                                                                 |
| (6) Timer value setting<br>Set the count time of timer 1. (The<br>Timer 1 Reload Register R                       | calculation formula<br>1 "1316"                                                                                                | is shown in *A below.)<br>Timer count value set to 20 (T1AB instruction)                                        |
|                                                                                                                   | +                                                                                                                              |                                                                                                                 |
| (7) Clearing the timer 1 underflow flag                                                                           |                                                                                                                                |                                                                                                                 |
| Timer 1 Underflow Flag T1                                                                                         | F "0"                                                                                                                          | Timer 1 underflow flag cleared (SNZT1 instruction                                                               |
| * Care to be taken when the<br>If step (7) is executed<br>flag T1F, the next inst<br>after the SNZT1 instru       | timer 1 underflow f<br>l, it is possible that c<br>truction will be skipp<br>uction.                                           | lag is cleared<br>lepending on the status of timer 1 underflow<br>ped. Therefore, insert a NOP instruction      |
|                                                                                                                   | ↓                                                                                                                              |                                                                                                                 |
|                                                                                                                   | case key matrix                                                                                                                | setup example (2)                                                                                               |
| To staire                                                                                                         |                                                                                                                                |                                                                                                                 |
| To staird<br>*A Set the timer 1 count value as s                                                                  | hown below to creat                                                                                                            | te a main cycle of 10.24 ms.                                                                                    |
| To staire<br>*A Set the timer 1 count value as s<br>10.24ms=(4.0MHz) - 1                                          | hown below to creat<br>×8×4 ×64                                                                                                | te a main cycle of 10.24 ms.<br>× (19+1)                                                                        |

Figure 4.3 Staircase Key Matrix Setup Example (1)



| (8) Starting the timer<br>Select the timer 1 count source.<br>Let timer 1 start running.                                                                                                                                                                                                                                                                                                       | ka ka                                                                                                      |                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer Control Register V1                                                                                                                                                                                                                                                                                                                                                                      | X 1 0                                                                                                      | Watchdog time bit 5 selected for the timer 1 count source (TV1A instruction)                                                                                                             |
| Timer Control Register V1                                                                                                                                                                                                                                                                                                                                                                      | b2         b0           X         1         1                                                              | Timer 1 starts running (TV1A instruction)                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                | ¥                                                                                                          |                                                                                                                                                                                          |
| (9) Clearing the watchdog timer flag (WDF1) (W                                                                                                                                                                                                                                                                                                                                                 | RST instruction)                                                                                           |                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                | •                                                                                                          |                                                                                                                                                                                          |
| <ul> <li>(10) Checking key depressions</li> <li>Check the input status on ports E (2-0) and</li> <li>(Do this by scanning the keys every 10.24 n</li> </ul>                                                                                                                                                                                                                                    | D (7–4) each tim<br>ns.)                                                                                   | e timer 1 underflows.                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                | . ↓                                                                                                        |                                                                                                                                                                                          |
| number. (Single key input)<br>If a high level signal on 3 or more input ports<br>depressions)<br>* The above setting shows the result of one k<br>pressed is made separately.                                                                                                                                                                                                                  | is detected, set 2<br>key scan, and det                                                                    | 255 for the key number. (Multiple key ermination of whether a key has been                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                | ¥                                                                                                          |                                                                                                                                                                                          |
| <ul> <li>(12) Determining a match of two successive key<br/>If the key scan result matches twice in succes<br/>successive key scan results do not match, de<br/>If a key is confirmed or not confirmed to have<br/>below.</li> <li>(When confirmed)<br/>Store the key number in the key input confirm<br/>(When not confirmed)<br/>Hold the key scan result as previous scan result</li> </ul> | scans<br>ssion, determine<br>etermine that no l<br>been pressed, p<br>ned RAM and set<br>sult in memory ar | that a key has been pressed. If the<br>teys have been pressed.<br>erform the respective processing described<br>the key input confirmed flag.<br>Ind clear the key input confirmed flag. |
| · · · ·                                                                                                                                                                                                                                                                                                                                                                                        | •                                                                                                          |                                                                                                                                                                                          |
| (13) Entering RAM backup mode                                                                                                                                                                                                                                                                                                                                                                  | on, go to RAM ba                                                                                           | ckup mode.                                                                                                                                                                               |
| If no key input is detected twice in succession                                                                                                                                                                                                                                                                                                                                                | DF1)                                                                                                       | WRST instruction                                                                                                                                                                         |
| If no key input is detected twice in succession<br>Clearing the watchdog timer flag (W<br>Entering RAM backup mode                                                                                                                                                                                                                                                                             |                                                                                                            |                                                                                                                                                                                          |





### 5. Reference Sample Programs

Download reference sample programs from the Renesas Technology website. Click the screen menu "Application Note" on the left side of the 4283 group web page.

#### 6. Reference Documents

Data sheet 4283 Group Data Sheet

The latest version is available from the Renesas Technology website.

#### 7. Renesas Website and Where to Contact

Renesas Technology website: http://japan.renesas.com/

Where to contact: http://japan.renesas.com/inquiry csc@renesas.com

| Revision I | history |
|------------|---------|
|------------|---------|

## 4283 Group Staircase Key Matrix (Using 3-Point Switches) Application Note

| Rev  | lssue date |      | Content of revision  |
|------|------------|------|----------------------|
| Page |            | Page | Points               |
| 1.00 | 2007.12.28 | —    | First edition issued |
|      |            |      |                      |
|      |            |      |                      |
|      |            |      |                      |
|      |            |      |                      |

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com )
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

RENESAS

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.