

## RL78/G12 Timer Array Unit (Interval Timer)

## Introduction

This application note describes the interval timer function of the timer array unit (TAU). This unit inverts the LED indication each time a timer interrupt occurs. Also, it changes the timer interrupt cycle time based on the number of times the switch is pressed.

## **Target Device**

RL78/G12

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.



## Contents

| 1.               | Specific                                                     | ations                                                                    | 3                                                                            |
|------------------|--------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 2.               | Operatio                                                     | on Check Conditions                                                       | 5                                                                            |
| 3.               | Related                                                      | Application Note                                                          | 5                                                                            |
| 4.<br>4<br>4     | .1 Har                                                       | tion of the Hardware<br>dware Configuration Example<br>of Pins to be Used | 6                                                                            |
| 5<br>5<br>5<br>5 | .1 Ope<br>.2 List<br>.3 List<br>.4 List<br>.5 List<br>.6 Fun | tion of the Software<br>eration Outline                                   | 7<br>8<br>8<br>9<br>11<br>12<br>13<br>14<br>15<br>22<br>23<br>24<br>26<br>27 |
| 6.               | Sample                                                       | Code                                                                      | 30                                                                           |
| 7.               | Docume                                                       | ents for Reference                                                        | 30                                                                           |



## 1. Specifications

This application note shows example settings for using timer interrupts (INTTM00) from the interval timer and interrupts (INTP0) generated on pin input edge detection. The TAU inverts the LED indication each time a timer interrupt (INTTM00) occurs 250 times. Also, this unit changes the timer interrupt (INTTM00) cycle time based on the number of times the switch (SW) is pressed.

Table 1.1 lists the peripheral functions to be used and their uses. Figure 1.1 shows the outline of timer operation and its interrupts.

#### Table 1.1 Peripheral Functions to be Used and their Uses

| Peripheral Function            | Use                                                                        |
|--------------------------------|----------------------------------------------------------------------------|
| Timer array unit 0 (channel 0) | Time interval control for inversion of the P13 pin output (LED indication) |
| P13                            | Output port for LED indications                                            |
| P137/INTP0                     | Switch input for changing the timer interrupt (INTTM00) cycle time         |





Figure 1.1 Outline of Timer Operation and Interrupts

## 2. Operation Check Conditions

The sample code contained in this application note has been checked under the conditions listed in the table below.

| ltem                                               | Description                                                                |  |
|----------------------------------------------------|----------------------------------------------------------------------------|--|
| Microcontroller used                               | RL78/G12 (R5F1026A)                                                        |  |
| Operating frequency                                | High-speed on-chip oscillator (HOCO) clock: 24 MHz                         |  |
|                                                    | CPU/peripheral hardware clock: 24 MHz                                      |  |
| Operating voltage                                  | 5.0 V (Operation is possible over a voltage range of 2.9 to 5.5 V.)        |  |
|                                                    | LVD operation ( $V_{LVI}$ ): Reset mode which uses 2.81 V (2.76 to 2.87 V) |  |
| Integrated development<br>environment (CubeSuite+) | CubeSuite + V1.01.01 from Renesas Electronics Corp.                        |  |
| Assembler (CubeSuite+)                             | RA78K0R V1.50 from Renesas Electronics Corp.                               |  |
| Integrated development<br>environment (e2studio)   | e2studio V2.0.1.3 from Renesas Electronics Corp.                           |  |
| C compiler (e2studio)                              | KPIT GNURL78-ELF Toolchain V13.02 from Renesas Electronics Corp.           |  |
| Board to be used                                   | RL78/G12 target board (QB-R5F1026A-TB)                                     |  |

## Table 2.1 Operation Check Conditions

## 3. Related Application Note

The application note that is related to this application note is listed below for reference.

• RL78/G12 Initialization (R01AN1030E) Application Note



## 4. Description of the Hardware

## 4.1 Hardware Configuration Example

Figure 4.1 shows an example of hardware configuration that is used for this application note.



Figure 4.1 Hardware Configuration

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVI}$ ) that is specified as LVD.

## 4.2 List of Pins to be Used

Table 4.1 lists the pins to be used and their functions.

Table 4.1 Pins to be Used and their Functions

| Pin Name   | I/O    | Description                                                  |
|------------|--------|--------------------------------------------------------------|
| P13        | Output | Output port for LED indications                              |
| P137/INTP0 | Input  | Switch (SW) input pin (external interrupt request input pin) |



## 5. Description of the Software

## 5.1 Operation Outline

This application note describes how to set up the interval timer function of TAU0.

This setup is followed by operation for counting the number of timer interrupts (INTTM00) generated by the interval timer. When the count reaches 249, the value of the interval timer is changed. Each time the count reaches 250, the LED indication is inverted. The timer interrupt (INTTM00) cycle time is changed according to the number of times the switch is pressed. The LED on/off cycle time is changed as follows.

 $500 \text{ ms} \rightarrow 250 \text{ ms} \rightarrow 125 \text{ ms} \rightarrow 62.5 \text{ ms} \rightarrow 31.25 \text{ ms} \rightarrow 500 \text{ ms} \rightarrow \dots$ 

(1) Initialize the TAU.

- Use the interval timer mode as the timer operation mode.
- Initialize timer data register 00 (TDR00) to 2 ms.
- Set the timer output enable register to disable operation.
- Use timer interrupts (INTTM00) from timer channel 0.

(2) Initialize the external edge detection interrupt.

- Select a falling edge as the valid edge for INTP0.
- Use INTP0 interrupts.

(3) Execute a HALT instruction to wait for timer interrupts (INTTM00).

- (4) After the HALT mode is cancelled by a timer interrupt (INTTM00), the number of INTTM00 interrupts generated is counted.
- (5) When the timer interrupt (INTTM00) count reaches 249, the value (RTDR00) in RAM for the timer data register is set in the timer data register (TDR00).
- (6) When the timer interrupt (INTTM00) count reaches 250, the LED indication is inverted.
- (7) INTP0 interrupt processing changes the switch input count (INTP0 interrupt count) and RTDR00 value.



## 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

## Table 5.1 Option Byte Settings

| Address | Value     | Description                                                                           |
|---------|-----------|---------------------------------------------------------------------------------------|
| 000C0H  | 01101110B | Disables the watchdog timer. (Stops counting after the release from the reset state.) |
| 000C1H  | 01111111B | LVD reset mode, 2.81 V (2.76 to 2.87 V)                                               |
| 000C2H  | 11100000B | HS mode, HOCO: 24 MHz                                                                 |
| 000C3H  | 10000101B | Enables the on-chip debugger.                                                         |

## 5.3 List of Constants

Table 5.2 lists the constants that are used in this sample program.

 Table 5.2
 Constants for the Sample Program

| Constant  | Setting     | Description                                                        |
|-----------|-------------|--------------------------------------------------------------------|
| INTERVAL  | 2h          | Interval timer period (in milliseconds).                           |
| CCHNGLED  | 00001000B   | LED blink data.                                                    |
| PERIOD    | 24000×      | TM00 count value at 500 ms.                                        |
|           | INTERVAL    |                                                                    |
| PERIOD2   | PERIOD/2    | TM00 count value at 250 ms.                                        |
| PERIOD3   | PERIOD/4    | TM00 count value at 125 ms.                                        |
| PERIOD4   | PERIOD/8    | TM00 count value at 62.5 ms.                                       |
| PERIOD5   | PERIOD/16   | TM00 count value at 31.25 ms.                                      |
| TINTVL    | (PERIOD-1)  | TDR00 settings by number of times the switch is pressed.           |
|           | (PERIOD2-1) |                                                                    |
|           | (PERIOD3-1) |                                                                    |
|           | (PERIOD4-1) |                                                                    |
|           | (PERIOD5-1) |                                                                    |
| T10MSWAIT | (5+1)       | 10 ms timer count values by number of times the switch is pressed. |
|           | (10+1)      |                                                                    |
|           | (20+1)      |                                                                    |
|           | (40+1)      |                                                                    |
|           | (80+1)      |                                                                    |

## 5.4 List of Variables

Table 5.3 lists the global variables that are used by this sample program.

#### Table 5.3 Global Variables

| Туре    | Variable Name | Contents                                                                     | Function Used             |
|---------|---------------|------------------------------------------------------------------------------|---------------------------|
| 8 bits  | RSWCNT        | Switch press counter.                                                        | IINTP0, main              |
| 8 bits  | RTMCNT        | Timer interrupt occurrence counter.                                          | SINTTM00, main            |
| 16 bits | RTDR00        | Value which is set in TDR00 each time the timer interrupt count reaches 250. | SINTTM00,<br>IINTP0, main |



## 5.5 List of Functions (Subroutines)

Table 5.4 lists the functions (subroutines) that are used by this sample program.

#### Table 5.4 List of Functions (Subroutines)

| Function Name | Outline                                                                                                                  |
|---------------|--------------------------------------------------------------------------------------------------------------------------|
| SSTARTINTV    | Starts operation of TAU0 channel 0.                                                                                      |
| IINTTM00      | Processes timer interrupts on TAU0 channel 0.                                                                            |
| SINTTM00      | Counts the number of INTTM00 interrupts generated. Inverts the LED indication each time the interrupt count reaches 250. |
| IINTP0        | Processes INTP0 interrupts.                                                                                              |

## 5.6 Function Specifications

This section describes the specifications for the functions that are used in the sample code.

| [Function Name] S | STARTINTV                                                                   |
|-------------------|-----------------------------------------------------------------------------|
| Synopsis          | TAU0 channel 0 operation start                                              |
| Explanation       | This function unmasks TAU0 channel 0 interrupts and starts count operation. |
| Argument          | None                                                                        |
| Return value      | None                                                                        |
| Remarks           | None                                                                        |

| [Function Name] IINTTM00 |                                                                        |  |
|--------------------------|------------------------------------------------------------------------|--|
| Synopsis                 | TAU0 channel 0 timer interrupt processing                              |  |
| Explanation              | This function calls the function which will invert the LED indication. |  |
| Argument                 | None                                                                   |  |
| Return value             | None                                                                   |  |
| Remarks                  | None                                                                   |  |



| [Function Name] S | INTTM00                                                                                                                                                                                                                            |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synopsis          | LED turning on/off                                                                                                                                                                                                                 |
| Explanation       | This function counts 250 timer interrupts (INTTM00) and then inverts the LED indication (for port latch inversion). Also, when the count reaches 249, this function changes the setting of TDR00 to the value specified in RTDR00. |
| Argument          | None                                                                                                                                                                                                                               |
| Return value      | None                                                                                                                                                                                                                               |
| Remarks           | None                                                                                                                                                                                                                               |

| [Function Name] II | NTP0                                                                                                                  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------|
| Synopsis           | INTP0 interrupt enable                                                                                                |
| Explanation        | This function processes INTP0 interrupts as they occur.                                                               |
|                    | It waits 10 ms and then scans P137 (SW input pin). When the switch is pressed, this function changes the RTD00 value. |
| Argument           | None                                                                                                                  |
| Return value       | None                                                                                                                  |
| Remarks            | None                                                                                                                  |



## 5.7 Flowcharts

Figure 5.1 shows the overall flowchart of the sample program described in this application note.







## 5.7.1 CPU Initialization Function

Figure 5.2 shows the flowchart for the CPU initialization function.



Figure 5.2 CPU Initialization Function



## 5.7.2 I/O Port Setup

Figure 5.3 shows the flowchart for I/O port setup.



Figure 5.3 I/O Port Setup

- Note: Refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E) for the configuration of the unused ports.
- Caution: Provide proper treatment for unused pins so that their electrical specifications are met. Connect each of any unused input-only ports to V<sub>DD</sub> or V<sub>SS</sub> via a separate resistor.

Setting up the LED port

• Port mode register 1 (PM1) Select I/O mode for the port.

Symbol: PM1

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 |
| 1    | 1    | 1    | 0    | 0    | 0    | 0    | 0    |

Bit 3

| PM13 | P13 pin I/O mode selection     |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |



## 5.7.3 Clock Generation Circuit Setup

Figure 5.4 shows the flowchart for clock generation circuit setup.



Figure 5.4 Clock Generation Circuit Setup

Caution: For details on the procedure for setting up the clock generation circuit (INICLK), refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E).



## 5.7.4 Timer Array Unit Setup

Figure 5.5 shows the flowchart for setting up the timer array unit.







(1) Starting clock supply to the timer array unit 0

• Peripheral enable register 0 (PER0) Start supplying clock to the timer array unit 0.

Symbol: PER0

| 7      | 6 | 5     | 4       | 3      | 2      | 1 | 0      |  |
|--------|---|-------|---------|--------|--------|---|--------|--|
| TMKAEN | 0 | ADCEN | IICA0EN | SAU1EN | SAU0EN | 0 | TAU0EN |  |
| х      | 0 | х     | х       | х      | х      | 0 | 1      |  |

Bit 0

| TAU0EN | Control of timer array unit 0 input clock supply |  |  |  |  |  |  |  |
|--------|--------------------------------------------------|--|--|--|--|--|--|--|
| 0      | Stops supply of input clock.                     |  |  |  |  |  |  |  |
| 1      | Supplies input clock.                            |  |  |  |  |  |  |  |



(2) Configuring the timer clock frequency

• Timer clock select register 0 (TPS0) Select an operation clock for timer array unit 0.

Symbol: TPS0

| 15 | 14 | 13  | 12  | 11 | 10 | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|----|-----|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0  | PRS | PRS | 0  | 0  | PRS |
|    |    | 031 | 030 |    |    | 021 | 020 | 013 | 012 | 011 | 010 | 003 | 002 | 001 | 000 |
| х  | х  | х   | х   | х  | х  | х   | Х   | х   | х   | х   | х   | 0   | 0   | 0   | 0   |

Bits 3 to 0

| PRS | PRS | PRS | PRS |                                   | Selec              | tion of oper       | ration clock       | (CK00)             |                    |  |
|-----|-----|-----|-----|-----------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--|
| 003 | 002 | 001 | 000 |                                   | f <sub>CLK</sub> = |  |
|     |     |     |     |                                   | 2 MHz              | 5 MHz              | 10 MHz             | 20 MHz             | 24 MHz             |  |
| 0   | 0   | 0   | 0   | fclк                              | 2 MHz              | 5 MHz              | 10 MHz             | 20 MHz             | 24 MHz             |  |
| 0   | 0   | 0   | 1   | fclк/2                            | 1 MHz              | 2.5 MHz            | 5 MHz              | 10 MHz             | 12 MHz             |  |
| 0   | 0   | 1   | 0   | fclk/2 <sup>2</sup>               | 500 kHz            | 1.25 MHz           | 2.5 MHz            | 5 MHz              | 6 MHz              |  |
| 0   | 0   | 1   | 1   | fclк/2 <sup>3</sup>               | 250 kHz            | 625 kHz            | 1.25 MHz           | 2.5 MHz            | 3 MHz              |  |
| 0   | 1   | 0   | 0   | fclk/2 <sup>4</sup>               | 125 kHz            | 312.5 kHz          | 625 kHz            | 1.25 MHz           | 1.5 MHz            |  |
| 0   | 1   | 0   | 1   | fськ/2 <sup>5</sup>               | 62.5 kHz           | 156.2 kHz          | 312.5 kHz          | 625 kHz            | 0.75 MHz           |  |
| 0   | 1   | 1   | 0   | fclк/2 <sup>6</sup>               | 31.25 kHz          | 78.1 kHz           | 156.2 kHz          | 312.5 kHz          | 375 kHz            |  |
| 0   | 1   | 1   | 1   | fclк/2 <sup>7</sup>               | 15.62 kHz          | 39.1 kHz           | 39.1 kHz 78.1 kHz  |                    | 187.5 kHz          |  |
| 1   | 0   | 0   | 0   | f <sub>CLK</sub> /2 <sup>8</sup>  | 7.81 kHz           | 19.5 kHz           | 39.1 kHz           | 78.1 kHz           | 93.75 kHz          |  |
| 1   | 0   | 0   | 1   | f <sub>CLK</sub> /2 <sup>9</sup>  | 3.91 kHz           | 9.76 kHz           | 19.5 kHz           | 39.1 kHz           | 46.88 kHz          |  |
| 1   | 0   | 1   | 0   | fclk/2 <sup>10</sup>              | 1.95 kHz           | 4.88 kHz           | 9.76 kHz           | 19.5 kHz           | 23.44 kHz          |  |
| 1   | 0   | 1   | 1   | fclk/2 <sup>11</sup>              | 976 Hz             | 2.44 kHz           | 4.88 kHz           | 9.76 kHz           | 11.72 kHz          |  |
| 1   | 1   | 0   | 0   | f <sub>CLK</sub> /2 <sup>12</sup> | 488 Hz             | 1.22 kHz           | 2.44 kHz           | 4.88 kHz           | 5.86 kHz           |  |
| 1   | 1   | 0   | 1   | fclк/2 <sup>13</sup>              | 244 Hz             | 610 Hz             | 1.22 kHz           | 2.44 kHz           | 2.93 kHz           |  |
| 1   | 1   | 1   | 0   | fclк/2 <sup>14</sup>              | 122 Hz             | 305 Hz             | 610 Hz             | 1.22 kHz           | 1.47 kHz           |  |
| 1   | 1   | 1   | 1   | fclk/2 <sup>15</sup>              | 61 Hz              | 153 Hz             | 305 Hz             | 610 Hz             | 732 Hz             |  |



(3) Setting up channel 0 operation mode

• Timer mode register 00 (TMR00) Select an operation clock (f<sub>MCK</sub>). Select a count clock. Select the software trigger start. Set up the operation mode.

Symbol: TMR00

| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|-----|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 001 | 000 |    | 00  | TER | 002 | 001 | 000 | 001 | 000 |   |   | 003 | 002 | 001 | 000 |
|     |     |    |     | 00  |     |     |     |     |     |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0   | 0   | 0   |

Bits 15 and 14

| CKS001 | CKS000 | Selection of operation clock (fMCK) of channel n selection       |
|--------|--------|------------------------------------------------------------------|
| 0      | 0      | Operation clock CK00 set by timer clock select register 0 (TPS0) |
| 0      | 1      | Operation clock CK02 set by timer clock select register 0 (TPS0) |
| 1      | 0      | Operation clock CK01 set by timer clock select register 0 (TPS0) |
| 1      | 1      | Operation clock CK03 set by timer clock select register 0 (TPS0) |

Bit 12

| CCS00 | Selection of count clock (f <sub>TCLK</sub> ) of channel n            |
|-------|-----------------------------------------------------------------------|
| 0     | Operation clock ( $f_{MCK}$ ) specified by the CKS000 and CKS001 bits |
| 1     | Valid edge of input signal input from the TI00 pin                    |

Bit 11

| MASTER00 | Selection between using channel 0 independently or simultaneously with another channel (as a slave or master)      |  |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0        | Operates in independent channel operation function or as slave channel in simultaneous channel operation function. |  |  |  |  |  |  |
| 1        | Operates as master channel in simultaneous channel operation function.                                             |  |  |  |  |  |  |



Symbol: TMR00

| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|-----|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 001 | 000 |    | 00  | TER | 002 | 001 | 000 | 01   | 00   |   |   | 03  | 02  | 01  | 00  |
|     |     |    |     | 00  |     |     |     |      |      |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0 | 0 | 0   | 0   | 0   | 0   |

Bits 10 to 8

| STS002 | STS001      | STS000 | Setting of start trigger or capture trigger of channel 0                                                                                             |
|--------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0           | 0      | Only software trigger start is valid (other trigger sources are unselected).                                                                         |
| 0      | 0           | 1      | Valid edge of the TI00 pin input is used as both the start trigger and capture trigger.                                                              |
| 0      | 1           | 0      | Both the edges of the TI00 pin input are used as a start trigger and a capture trigger.                                                              |
| 1      | 0           | 0      | Interrupt signal of the master channel is used (when the channel<br>is used as a slave channel with the simultaneous channel<br>operation function). |
| Oth    | er than abo | ove    | Setting prohibited                                                                                                                                   |

#### Bits 7 and 6

| CIS001 | S001 CIS000 Selection of TI00 pin input valid edge |                                                                                                             |  |  |  |  |  |
|--------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0      | 0                                                  | Falling edge                                                                                                |  |  |  |  |  |
| 0      | 1                                                  | Rising edge                                                                                                 |  |  |  |  |  |
| 1      | 0                                                  | Both edges (when low-level width is measured)<br>Start trigger: Falling edge, Capture trigger: Rising edge  |  |  |  |  |  |
| 1      | 1                                                  | Both edges (when high-level width is measured)<br>Start trigger: Rising edge, Capture trigger: Falling edge |  |  |  |  |  |



Symbol: TMR00

| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|-----|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 001 | 000 |    | 00  | TER | 002 | 001 | 000 | 01   | 00   |   |   | 03  | 02  | 01  | 00  |
|     |     |    |     | 00  |     |     |     |      |      |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0 | 0 | 0   | 0   | 0   | 0   |

Bits 3 to 0

| MD<br>003 | MD<br>002 | MD<br>001 | MD<br>000 | Operation mode<br>of channel 0 | Corresponding function                                                             | Counting operation<br>of TCR |  |  |
|-----------|-----------|-----------|-----------|--------------------------------|------------------------------------------------------------------------------------|------------------------------|--|--|
| 0         | 0         | 0         | 1/0       | Interval timer                 | Interval timer / Square wave<br>output / Divider function / PWM<br>output (master) | Counting down                |  |  |
| 0         | 1         | 0         | 1/0       | Capture mode                   | Input pulse interval measurement                                                   | Counting up                  |  |  |
| 0         | 1         | 1         | 0         | Event counter<br>mode          | External event counter                                                             | Counting down                |  |  |
| 1         | 0         | 0         | 1/0       | One-count mode                 | Delay counter / One-shot pulse<br>output / PWM output (slave)                      | Counting down                |  |  |
| 1         | 1         | 0         | 0         | 1                              | Measurement of high-/low-level<br>width of input signal                            | Counting up                  |  |  |
| Oth       | er tha    | an ab     | ove       | Setting prohibited             |                                                                                    |                              |  |  |

The operation of the MD000 bit operation varies depending on each operation mode (see the table below).

| Operation mode (Value set by the<br>MD003 to MD001 bits) (See the<br>above table) | MD000 | Setting of starting counting and interrupt                                                                                                                                                                       |
|-----------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Interval timer mode (0, 0, 0)</li> <li>Capture mode (0, 1, 0)</li> </ul> | 0     | Timer interrupt is not generated when<br>counting is started (timer output does not<br>change, either).                                                                                                          |
|                                                                                   | 1     | Timer interrupt is generated when counting is started (timer output also changes).                                                                                                                               |
| • Event counter mode (0, 1, 1)                                                    | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                                |
| • One-count mode (1, 0, 0)                                                        | 0     | Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated, either.                                                                                                         |
|                                                                                   | 1     | Start trigger is valid during counting operation. At that time, interrupt is also generated.                                                                                                                     |
| • Capture/one-count mode (1, 1, 0)                                                | 0     | Timer interrupt is not generated when counting is<br>started (timer output does not change, either).<br>Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated, either. |
| Other than above                                                                  |       | Setting prohibited                                                                                                                                                                                               |

- (4) Setting the interval timer cycle time
- Timer data register 00 (TDR00) Configure the interval timer compare value.

Symbol: TDR00

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Timer interrupt (INTTM00) occurrence =  $(TDR00 \text{ setting } + 1) \times Count clock cycle time$ 

(5) Enabling the timer output

• Timer output enable register 0 (TOE0) Enable/disable the timer output for each channel.

Symbol: TOE0

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5  | 4  | 3  | 2  | 1  | 0   |
|---|----|----|----|----|----|----|---|---|-----|-----|----|----|----|----|----|-----|
| ĺ | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | TOE | TOE |    |    |    |    |    | TOE |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 07  | 06  | 05 | 04 | 03 | 02 | 01 | 00  |
| ſ | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | х   | х   | х  | х  | х  | х  | х  | 0   |

Bit 0

| TOE00 | Timer output enable/disable of channel 0                                                                                                            |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Disables the timer output.<br>Timer operation is not reflected in the TO00 bit, and the output is fixed.<br>Writing to the TO00 bit is allowed.     |
| 1     | Enables the timer output.<br>Timer operation is reflected in the TO00 bit, and output waveform is generated.<br>Writing to the TO00 bit is ignored. |



#### 5.7.5 INTP0 Initialization

Figure 5.6 shows the flowchart for INTP0 initialization.





(1) Setup for INTP0 pin edge detection

• External interrupt rising edge enable register (EGP0) External interrupt falling edge enable register (EGN0) Select a valid edge for INTP0

Symbol: EGP0

| 7   | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|-----|--------|------|------|------|------|------|------|
| EGP | 7 EGP6 | EGP5 | EGP4 | EGP3 | EGP2 | EGP1 | EGP0 |
| х   | х      | x    | х    | х    | х    | х    | 0    |

Symbol: EGN0

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| EGN7 | EGN6 | EGN5 | EGN4 | EGN3 | EGN2 | EGN1 | EGN0 |
| х    | х    | х    | х    | х    | х    | х    | 1    |

| EGP0 | EGN0 | INTP0 pin valid edge selection |  |  |  |  |  |  |
|------|------|--------------------------------|--|--|--|--|--|--|
| 0    | 0    | Edge detection disabled.       |  |  |  |  |  |  |
| 0    | 1    | Falling edge                   |  |  |  |  |  |  |
| 1    | 0    | Rising edge                    |  |  |  |  |  |  |
| 1    | 1    | Both rising and falling edges  |  |  |  |  |  |  |



### 5.7.6 Main Processing

Figure 5.7 shows the flowchart for main processing.



Figure 5.7 Main Processing



## 5.7.7 TAU0 Channel 0 Startup

Figure 5.8 shows the flowchart for starting the operation of TAU0 channel 0.



Figure 5.8 TAU0 Channel 0 Startup



(1) Timer count completion interrupt setup

- Interrupt request flag register (IF0H) Clear interrupt request flag.
- Interrupt mask flag register (MK0H) Clear interrupt mask.

Symbol: IF0H

| 7      | 6      | 5       | 4       | 3       | 2      | 1       | 0       |
|--------|--------|---------|---------|---------|--------|---------|---------|
| TMIF01 | TMIF00 | IICAIF0 | TMIF03H | TMIF01H | SREIF0 | SRIF0   | STIF0   |
|        |        |         |         |         |        | CSIIF01 | CSIIF00 |
|        |        |         |         |         |        | IICIF01 | IICIF00 |
| х      | 0      | х       | х       | х       | х      | х       | х       |

#### Bit 6

| TMIF00 | Interrupt request flag                                   |
|--------|----------------------------------------------------------|
| 0      | No interrupt request signal is generated                 |
| 1      | Interrupt request is generated, interrupt request status |

#### Symbol: MK0H

| _ | 7      | 6      | 5       | 4      | 3      | 2      | 1       | 0       |
|---|--------|--------|---------|--------|--------|--------|---------|---------|
|   | TMMK01 | TMMK00 | IICAMK0 | TMMK03 | TMMK01 | SREMK0 | SRMK0   | STMK0   |
|   |        |        |         | Н      | Н      |        | CSIMK01 | CSIMK00 |
|   |        |        |         |        |        |        | IICMK01 | IICMK00 |
| I | х      | 0      | х       | х      | х      | х      | х       | х       |

Bit 6

| ТММК00 | Interrupt processing control  |  |  |  |
|--------|-------------------------------|--|--|--|
| 0      | Interrupt processing enabled  |  |  |  |
| 1      | Interrupt processing disabled |  |  |  |



## 5.7.8 INTTM00 Interrupt Processing

Figure 5.9 shows the flowchart for INTTM00 interrupt processing.



Figure 5.9 INTTM00 Interrupt Processing



## 5.7.9 LED Turn-On/Off Processing

Figure 5.10 shows the flowchart for LED turn-on/off processing.



Figure 5.10 Flowchart for LED Turn-on/off Processing



## 5.7.10 INTP0 Interrupt Processing

Figures 5.11 and 5.12 show the flowchart for INTP0 interrupt processing.







Figure 5.12 INTP0 Interrupt Processing (2/2)

## 6. Sample Code

The sample code is available on the Renesas Electronics Website.

## 7. Documents for Reference

User's Manual:

RL78/G13 User's Manual: Hardware (R01UH0146EJ) RL78 Family User's Manual: Software (R01US0015EJ) The latest version can be downloaded from the Renesas Electronics website.

Technical Updates/Technical News

The latest information can be downloaded from the Renesas Electronics website.

All trademarks and registered trademarks are the property of their respective owners.



## **Revision History**

|      |            |      | Description                                   |
|------|------------|------|-----------------------------------------------|
| Rev. | Date       | Page | Summary                                       |
| 1.00 | 2012.09.01 | -    | First Edition                                 |
| 2.00 | 2013.12.27 | 5    | Table 2.1: Added e2studio and IAR information |
| 2.01 | 2015.09.02 | 12   | Error collection of Figure 5.2                |
|      |            | 14   | Error collection of Figure 5.4                |
| 2.10 | 2022.09.30 | 5    | Table 2.1: Delete IAR information             |
|      |            |      |                                               |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

## Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

### www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.