

# **RL78/G14, R8C/36M Group**

Migration Guide from R8C to RL78: Power-on Reset and Voltage Detector

R01AN1352EJ0100 Rev. 1.00 Feb. 14, 2014

#### **Abstract**

This document describes how to migrate from the power-on reset (POR) and voltage detector (LVD) in the R8C/36M Group to the POR and LVD in RL78/G14.

#### **Products**

RL78/G14, R8C/36M Group

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

# **Contents**

| 1. | Differer | nces between RL78/G14 and the R8C/36M Group              | 3  |
|----|----------|----------------------------------------------------------|----|
|    |          | ·                                                        |    |
| 2. | POR ar   | nd LVD Operation                                         | 4  |
|    | 2.1 Rel  | ationship between POR and LVD                            | 4  |
|    |          | errupt & Reset Mode                                      |    |
|    |          | Interrupt & Reset Mode Operation Using the R8C/36M Group |    |
|    | 2.2.2    | Interrupt & Reset Mode Operation Using RL78/G14          |    |
|    | 2.3 Res  | set Mode                                                 |    |
|    |          | Reset Mode Operation Using the R8C/36M Group             |    |
|    |          | Reset Mode Operation Using RL78/G14                      |    |
|    |          | errupt Mode                                              |    |
|    | 2.4.1    | Interrupt Mode Operation Using the R8C/36M Group         |    |
|    | 2.4.2    |                                                          |    |
| 3  | Referer  | ace Documents                                            | 10 |

# 1. Differences between RL78/G14 and the R8C/36M Group

Table 1.1 lists the differences in the POR when used in combination with the LVD at power-on.

Table 1.1 Differences in the POR When Used in Combination with the LVD at Power-on (1)

| Item                                                                                                                                                | R8C/36M Group                                                                                                                                                    | RL78/G14                                                                                                                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU clock after reset                                                                                                                               | Low-speed on-chip oscillator                                                                                                                                     | High-speed on-chip oscillator                                                                                                                                                                 |
| Time from when the                                                                                                                                  | 1.408 ms (typical)                                                                                                                                               | 0 to 0.0701 ms (max.)                                                                                                                                                                         |
| release reset voltage is<br>detected <sup>(note)</sup> until CPU<br>operation starts<br>(Note: R8C/36M Group:<br>Vdet0, RL78/G14: VLVD<br>or VLVDH) | Start time of flash memory (CPU clock × 148 cycles) + (CPU clock × 28 cycles)  CPU clock: low-speed on-chip oscillator (no division)                             | The above time applies only when the time from when VDD passes through VPOR until VDD reaches VLVD or VLVDH is shorter than the "voltage stabilization wait time + POR reset processing time" |
| Condition to enable reset                                                                                                                           | Maintain Vcc for 1 ms or more at 0.5 V or lower before powering-on the MCU                                                                                       | Maintain VDD for 300 µs or more at 0.7 V or lower before powering-on the MCU                                                                                                                  |
| Handling when a voltage is detected (Reset)                                                                                                         | Voltage monitor 0                                                                                                                                                | Reset mode                                                                                                                                                                                    |
| Handling when a voltage is detected (Interrupt)                                                                                                     | <ul> <li>Voltage monitor 1</li> <li>Voltage monitor 2 (2)</li> </ul>                                                                                             | Interrupt mode (3, 4)                                                                                                                                                                         |
| Handling when a voltage is detected (Interrupt and reset)                                                                                           | <ul> <li>Combination of voltage monitor 0 and 1</li> <li>Combination of voltage monitor 0 and 2</li> <li>Combination of voltage monitor 0, 1, and 2</li> </ul>   | Interrupt & reset mode                                                                                                                                                                        |
| Voltage to monitor                                                                                                                                  | <ul> <li>Vdet0 (voltage monitor 0)</li> <li>Vdet1 (voltage monitor 1)</li> <li>Vdet2 (voltage monitor 2)</li> </ul>                                              | <ul> <li>VLVDH, VLVDL (interrupt &amp; reset mode)</li> <li>VLVD (reset mode, interrupt mode)</li> </ul>                                                                                      |
| Selectable detection voltage                                                                                                                        | <ul> <li>4 levels (voltage monitor 0)</li> <li>16 levels (voltage monitor 1)</li> <li>Fixed (voltage monitor 2)</li> </ul>                                       | <ul> <li>12 stages (interrupt &amp; reset mode)</li> <li>14 stages (reset mode, interrupt mode)</li> </ul>                                                                                    |
| Detection voltage level setting                                                                                                                     | <ul> <li>OFS register (voltage monitor 0, FFFFh)</li> <li>VD1LS register (voltage monitor 1, 0036h)</li> <li>VCA2 register (voltage monitor 2, 0034h)</li> </ul> | User option byte (000C1H)                                                                                                                                                                     |
| Setting to enable LVD                                                                                                                               | OFS register (set by the LVDAS bit)                                                                                                                              | User option byte (set by the VPOC2 bit)                                                                                                                                                       |
| Necessary functions enabled by software                                                                                                             | <ul> <li>Voltage monitor 1</li> <li>Voltage monitor 2</li> </ul>                                                                                                 | N/A                                                                                                                                                                                           |

Notes: 1. For more information and electrical specifications, refer to the RL78/G14 User's Manual: Hardware.

- 2. Make sure to use voltage monitor 2 either with voltage monitor 0 or hardware reset.
- 3. Before the operation voltage falls below the specified range, RL78/G14 should be placed in STOP mode or in the reset state by the external input reset signal.
- 4. RL78/G14 releases an internal reset by detecting V<sub>DD</sub> ≥ V<sub>L</sub>VD at power-on after the first release of the POR. It generates an interrupt request signal by detecting V<sub>DD</sub> < V<sub>L</sub>VD or V<sub>DD</sub> ≥ V<sub>L</sub>VD at power-on after the second release of the POR.

# 2. POR and LVD Operation

### 2.1 Relationship between POR and LVD

When using the POR, it must be used in conjunction with the LVD (voltage monitor 0 for R8C/36M Group).

To use RL78/G14 in LVD interrupt mode, before the operation voltage falls below the specified range, RL78/G14 should be placed in STOP mode or in the reset state by the external input reset signal. Otherwise, use RL78/G14 either in interrupt & reset mode or in reset mode.

# 2.2 Interrupt & Reset Mode

The reset is released when the supply voltage rises to reach the reset detection voltage. When the supply voltage falls to reach the reset detection voltage, the reset is generated.

When the supply voltage reaches the interrupt detection voltage, an interrupt request is generated.

### 2.2.1 Interrupt & Reset Mode Operation Using the R8C/36M Group

Use a combination of voltage monitor 0 and 1, voltage monitor 0 and 2, or voltage monitor 0, 1, and 2 to enable the R8C/36M Group interrupt and reset mode operation.

Figure 2.1 shows the timing diagram when using voltage monitor 0 and 1.

- (1) When the external power (VCC) reaches the voltage detection level (Vdet0), the low-speed on-chip oscillator clock starts counting. When the count reaches 32, an internal reset signal is released at high level.
- (2) When the external power (VCC) falls below the voltage detection level (Vdet1), the voltage monitor 1 interrupt request is generated.
- (3) When the external power (VCC) falls below the voltage detection level (Vdet0), an internal reset signal is generated at low level.



Figure 2.1 Timing Diagram When Voltage Monitor 0 and Voltage Monitor 1 in the R8C/36M Group are Enabled

# 2.2.2 Interrupt & Reset Mode Operation Using RL78/G14

Figure 2.2 shows the timing diagram when the LVD is in interrupt & reset mode.

- (1) When the supply voltage (VDD) reaches the high-voltage detection level (VLVDH), an internal reset signal is released at high level.
- (2) When the supply voltage ( $V_{DD}$ ) falls below the high-voltage detection level ( $V_{LVDH}$ ), an interrupt request is generated (note).
- (3) When the supply voltage (VDD) falls below the low-voltage detection level (VLVDL), an internal reset signal is generated at low level.

Note: When the LVD detects that the supply voltage (VDD) falls below the high-voltage detection level (VLVDH), the LVIMD bit in the LVIS register is automatically set to 1 (reset mode), and the LVILV bit in the LVIS register is automatically set to 1 (low-voltage detection level, VLVDL or VLVD). When the internal reset signal is not generated at high level, set the LVIMD bit in the LVIS register to 0 (interrupt mode) and the LVILV bit in the LVIMD register to 0 (high-voltage detection level, VLVDH) by software.



Figure 2.2 Timing Diagram When the RL78/G14 LVD is in Interrupt & Reset Mode

### 2.3 Reset Mode

In reset mode, the reset is released when the supply voltage rises to reach the detection voltage. When the supply voltage falls to reach the detection voltage, the reset is generated.

#### 2.3.1 Reset Mode Operation Using the R8C/36M Group

Enable voltage monitor 0 to use the R8C/36M Group in reset mode.

Figure 2.3 shows the timing diagram when voltage monitor 0 is enabled.

- (1) When the external supply (VCC) reaches the voltage detection level (Vdet0), the low-speed on-chip oscillator clock starts counting. When the count reaches 32, an internal reset signal is released at high level.
- (2) When the external power (VCC) falls below the voltage detection level (Vdet0), an internal reset signal is generated at low level.



RENESAS

Figure 2.3 Timing Diagram When Voltage Monitor 0 in the R8C/36M Group is Enabled

### 2.3.2 Reset Mode Operation Using RL78/G14

Figure 2.4 shows the timing diagram when the RL78/G14 LVD is in reset mode.

- (1) When the supply voltage (VDD) reaches the LVD detection voltage (VLVD), an internal reset signal is released at high level.
- (2) When the supply voltage (VDD) falls below the LVD detection voltage (VLVD), an internal reset signal is generated at low level.



Figure 2.4 Timing Diagram When the RL78/G14 LVD is in Reset Mode

# 2.4 Interrupt Mode

In interrupt mode, an interrupt request is generated when the supply voltage reaches the detection voltage.

# 2.4.1 Interrupt Mode Operation Using the R8C/36M Group

Enable voltage monitor 1 or 2 to use the R8C/36M Group in reset mode.

This example uses the hardware reset. The POR cannot be used since voltage monitor 0 is not enabled.

Figure 2.5 shows the timing diagram when voltage monitor 1 is enabled.

- (1) When the external supply (VCC) falls below the voltage detection level (Vdet1), the voltage monitor 1 interrupt request is generated.
- (2) When the external supply (VCC) reaches the voltage detection level (Vdet1), the voltage monitor 1 interrupt request is generated.



RENESAS

Figure 2.5 Timing Diagram When Voltage Monitor 1 in the R8C/36M Group is Enabled

# 2.4.2 Interrupt Mode Operation Using RL78/G14

This example uses the hardware reset. When the supply voltage (VDD) passes through the LVD detection voltage (VLVD), the voltage detection interrupt request is generated.

Figure 2.6 shows the timing diagram when the LVD is in interrupt mode.

- (1) When the supply voltage (VDD) falls below the LVD detection voltage (VLVD), the voltage detection interrupt request is generated.
- (2) When the supply voltage (VDD) reaches the LVD detection voltage (VLVD), the voltage detection interrupt request is generated.



Figure 2.6 Timing Diagram When the RL78/G14 LVD is in Interrupt Mode

### 3. Reference Documents

User's Manual: Hardware

RL78/G14 User's Manual: Hardware (R01UH0186EJ) R8C/36M Group User's Manual: Hardware (R01UH0259EJ)

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

|                  | RL78/G14, R8C/36M Group                              |  |
|------------------|------------------------------------------------------|--|
| REVISION HISTORY | Migration Guide from R8C to RL78: Power-on Reset and |  |
|                  | Voltage Detector                                     |  |

| Rev. | Date          |      | Description          |  |  |
|------|---------------|------|----------------------|--|--|
| Rev. | Date          | Page | Summary              |  |  |
| 1.00 | Feb. 14, 2014 | _    | First edition issued |  |  |
|      |               |      |                      |  |  |

All trademarks and registered trademarks are the property of their respective owners.

# **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
   In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
   In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different type number, confirm that the change will not lead to problems.

— The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which It is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the se of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 LanGao Rd., Putuo District, Shanghai, China
Tei: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

| © 2014 Renesas Elec | tronics Corporation. | All rights reserved. |
|---------------------|----------------------|----------------------|
|                     |                      | Colonbon 3 0         |