Date: Nov. 12, 2020

# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                             | Document<br>No.         | TN-RZ*-A0071A/E        | Rev.                                                                                | 1.00 |     |
|-----------------------|-------------------------------------------------------------------------------------|-------------------------|------------------------|-------------------------------------------------------------------------------------|------|-----|
| Title                 | RZ/G2H, RZ/G2M V1.3, RZ/G2M V3.0, RZ/G<br>RZ/G2E Specification Change for Usage Not | Information<br>Category | Technical Notification |                                                                                     |      |     |
| Applicable<br>Product | RZ/G Series, 2nd Generation<br>RZ/G2H, G2M V1.3, G2M V3.0, G2N<br>and G2E           | Lot No.                 |                        |                                                                                     |      |     |
|                       |                                                                                     | All lots                | Reference<br>Document  | RZ/G Series, 2nd Generation<br>User's Manual: Hardware Rev.1.0<br>(R01UH0808EJ0100) |      | .00 |

This technical update describes specification change of RZ/G Series, 2nd Generation product.

[Summary]

Specification change for "Hardware Electrical Characteristics Common to RZ/G Series, 2nd Generation products".

[Priority level]

Importance: "Normal"

Urgency: "Normal"

[Products]

RZ/G2H

RZ/G2M V1.3

RZ/G2M V3.0

RZ/G2N

RZ/G2E

[Section number and title]

73.36 Usage Notes



# [Correction]

1. Add new section 73.36 Usage Notes after Section 73.35, page 73-121

Current (from):

\_

Correction (to):

# 73.36 Usage Notes



Table 73.36.1 shows the usage notes of some I/O pins when using external pull-up resistor.

# Table 73.36.1 Usage notes of I/O pins

| I/O pin         | Condition                                       | Module Name     | Product                                           | Usage notes                                             | Remark |  |
|-----------------|-------------------------------------------------|-----------------|---------------------------------------------------|---------------------------------------------------------|--------|--|
| 3.3 V and 1.8 V | Use of external<br>pull-up resistor<br>at 1.8 V | SDHI            | RZ/G2H,<br>RZ/G2M V1.3,<br>RZ/G2M V3.0,<br>RZ/G2N | The following measure 1) or 2) shall be implemented.    | *1     |  |
|                 |                                                 |                 |                                                   | 1) VDD or VDDQ18 shall be turned                        |        |  |
|                 |                                                 |                 |                                                   | on after the corresponding pin                          |        |  |
|                 |                                                 |                 |                                                   | voltage, IOV is turned on. The combinations of power-on |        |  |
|                 |                                                 |                 |                                                   | sequence are as follows;                                |        |  |
|                 |                                                 |                 |                                                   | IOV -> VDD -> VDDQ18<br>IOV -> VDDQ18 -> VDD            |        |  |
|                 |                                                 |                 |                                                   | VDD -> IOV -> VDDQ18                                    |        |  |
|                 |                                                 |                 |                                                   | VDDQ18 -> IOV -> VDD                                    |        |  |
|                 |                                                 |                 |                                                   | 2) External pullup resistor shall be                    |        |  |
|                 |                                                 |                 |                                                   | less than or equal to 2.7 $K\Omega$ .                   |        |  |
|                 |                                                 |                 | RZ/G2E                                            | The above 2) shall be implemented.                      | *2     |  |
| 2.5 V           | Use of external<br>pull-up resistor<br>at 2.5 V | Ethernet AVB-IF | RZ/G2H, External pull-up resistor shall be les    |                                                         | _      |  |
|                 |                                                 |                 | RZ/G2M V1.3,<br>RZ/G2M V3.0,<br>RZ/G2N            | than or equal to $9.3~\text{K}\Omega.$                  |        |  |

Notes: 1. Make sure that POCCTR0 in PFC is changed when the corresponding pin voltage is used at 1.8 V.

2. Make sure that POCCTR0 to 2 in PFC are changed when the corresponding pin voltage is used at 1.8 V.

# [Description]

Usage notes of some I/O pins when using external pull-up resistor.

[Reason for Correction]

Specification change

- End of Document -