# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Super Low Power Series

Switching SCI Pin Assignment

# Introduction

The H8/38099 is provided with a 3-channel serial communication interface (SCI3) as a peripheral function. The pins of the SCI3\_1 (channel 1 of the SCI3 module) can be assigned to either port 4 or port F. This application note describes how to change the SCI3\_1 pin assignment from port 4 to port F.

# **Target Device**

H8/38099

# Contents

| 1. | Specifications                | . 2 |
|----|-------------------------------|-----|
| 2. | Description of Functions Used | . 2 |
| 3. | Principles of Operation       | . 6 |
| 4. | Description of Software       | . 8 |
| 5. | Flowcharts                    | 15  |
| 6. | Link Address Specifications   | 17  |



# 1. Specifications

- 1. The SCI3\_1 pin functions assigned to port 4 are changed to port F using the port function switching function of the H8/38099.
- 2. The H8/38099 sends and receives serial data in clock synchronous mode.

# 2. Description of Functions Used

# 2.1 I/O Ports (Port 4/Port F Pin Configuration)

Port F has input/output pins covering an external interrupt input pin, SCI3\_1 input/output pins, and a timer G input pin. Port 4 has input/output pins covering SCI3\_1 input/output pins and the timer F input/output pins. The pin configuration of port F and port 4 is shown in figure 1. Set port F as SCI3\_1 pins using the port function control register and the serial port control register.



Figure 1 Functional Block Diagram



# 2.2 Functions Used

#### 2.2.1 Description of Functions

In this sample task, the H8/38099 switches SCI3\_1 pins from P42 to P40 (default) to PF3 to PF1 using the port function switching function to send/receive serial data in clock synchronous mode.

#### 2.2.2 I/O Port Function (Switching Port Function)

• Port Function Control Register (PFCR)

PFCR is an 8-bit read/write register that switches pins and controls the assignment of the SCI3\_1 and SCI3\_2 pins.

#### 2.2.3 Serial Communication Interface (SCI3)

• Receive Shift Register 3\_1 (RSR3\_1)

RSR3\_1 is a shift register for reception that is used for converting the serial data input from the RXD31 pin to parallel data. When one frame of data is received, it is automatically transferred to RDR3\_1. This register cannot be accessed directly from the CPU.

• Receive Data Register 3\_1 (RDR3\_1)

RDR3\_1 is an 8-bit register for storing received data. When one frame of data is received, it is transferred from RSR3\_1 to this register and RSR3\_1 becomes ready to receive the next data. This double buffer structure of RSR3\_1 and RDR3\_1 allows continuous data reception. RDR3\_1 should be read only once after confirming that the RDRF31 bit in SSR3\_1 is set to 1. RDR3\_1 cannot be written from the CPU. The initial value of RDR3\_1 is H'00. RDR3\_1 is initialized to H'00 by a reset or on entering standby mode, watch mode, or module standby mode.

• Transmit Shift Register 3\_1 (TSR3\_1)

TSR3\_1 is a shift register used to send serial data. The data written to TDR3\_1 is automatically transferred to TSR3\_1, and is then output from the TXD31 pin sequentially from the LSB to send serial data. However, when no data is written in TDR3\_1 (TDRE31 is set to 1), no data is transferred from TDR3\_1 to TSR3\_1. This register cannot be accessed directly from the CPU.

• Transmit Data Register 3\_1 (TDR3\_1)

TDR3\_1 is an 8-bit register for storing transmit data. When TSR3\_1 is detected to be empty, the transmit data written to TDR3\_1 is transferred to TSR3\_1 and transmission starts. This double buffer structure of TSR3\_1 and TDR3\_1 allows continuous data transmission. When the next transmit data has been written to TDR3\_1 when the transmission of one frame of data ends, the data is transferred to TSR3\_1 to continue data transmission. To ensure serial transmission, transmit data should be written to TDR3\_1 only once after confirming that the TDRE31 bit in SSR3\_1 is set to 1. The initial value of TDR3\_1 is H'FF. TDR3\_1 is initialized to H'FF by a reset or on entering standby mode, watch mode, or module standby mode.

- Serial Mode Register 3\_1 (SMR3\_1) SMR3\_1 is a register that selects a serial data communication format and the clock source of the on-chip baud rate generator. SMR3\_1 is initialized to H'00 by a reset or on entering standby mode, watch mode, or module standby mode.
- Serial Control Register 3\_1 (SCR3\_1)

SCR3\_1 is a register that controls data transmission/reception and interrupts and selects a transmission/reception clock source. SCI3\_1 is initialized to H'00 by a reset or on entering standby mode, watch mode, or module standby mode.



#### • Serial Status Register 3\_1 (SSR3\_1)

SSR3\_1 consists of the SCI3\_1 status flags and stores the received multiprocessor bit and multiprocessor bit for transmission. TDRE31, RDRF31, OER31, PER31, and FER31 can be written to only for clearing. SSR3\_1 is initialized to H'84 by a reset or on entering standby mode, watch mode, or module standby mode.

#### • Bit Rate Register 3\_1 (BRR3\_1)

BRR3\_1 is an 8-bit read/write register that sets a bit rate. The initial value of BRR3\_1 is H'FF. In this sample task, N (see below) is set to 24 to produce a 100-kbps transfer clock.

N (setting value of BRR3\_1) = 
$$\frac{\phi}{4 \times 2^{2n} \times B} - 1$$

#### B: Bit rate

- N: Setting value of BRR3\_1 in the baud rate generator ( $0 \le N \le 255$ )
- φ: Operating frequency (Hz)
- n: Input clock number of the baud rate generator (n = 0, 2, 3)
  - (For the relationship between n and clock, see table 1.)

#### Table 1 SMR3\_1 Setting

|   |                    | SI   | MR3_1 Setting Value |  |
|---|--------------------|------|---------------------|--|
| n | Clock              | CKS1 | CKS0                |  |
| 0 | φ                  | 0    | 0                   |  |
| 0 | φ <sub>W</sub> /2* | 0    | 1                   |  |
| 2 | ф/16               | 1    | 0                   |  |
| 3 | ф/64               | 1    | 1                   |  |

Note: \* In sub-active mode or sub-sleep mode, SCI3\_1, SCI3\_2, and SCI3\_3 are available for use only when the CPU operating clock is  $\phi_W/2$ .

- Serial Port Control Register (SPCR) SPCR switches the pin functions of the TXD32 and TXD31/IrTXD pins and specifies whether to invert the input/output data on the RXD32 pin, RXD31/IrRXD pin, TXD32 pin, and TXD31/IrTXD pin.
- IrDA Control Register (IrCR) IrCR controls the operation of the IrDA function of SCI3\_1.

#### 2.2.4 Watchdog Timer Function

The H8/38099 has an 8-bit internal watchdog timer (WDT). After a reset, the watchdog timer is turned on. The inside of the H8/38099 is reset when the WDT counter overflows because of the CPU being unable to rewrite the counter value due to a system runaway or other reasons. In this sample task, the watchdog timer function is deactivated because it is not used.

• Timer control/status register WD1 (TCSRWD1) Timer control/status register WD1 (TCSRWD1) controls writing to TCSRWD1 itself and to TCWD. TCSRWD1 also controls the operation of the watchdog timer and indicates its operating status. To rewrite this register, use the MOV instruction. Bit manipulation instructions cannot be used to change its setting.



# 2.3 Assignment of Functions

Table 2 lists the assignment of functions of this sample task. With the functions assigned as shown in table 1, the SCI3\_1 pins are switched from port 4 to port F and transmission/reception of serial data is performed in clock synchronous mode.

#### Table 2 Assignment of Functions

| Function | Description                                                                               |
|----------|-------------------------------------------------------------------------------------------|
| PFCR     | Controls SCI3_1 pin assignment.                                                           |
| TDR3_1   | An 8-bit register to store transmit data.                                                 |
| RDR3_1   | An 8-bit register to store received data.                                                 |
| SMR3_1   | Sets clock synchronous mode and selects $\phi$ as the baud rate generator clock source.   |
| SCR3_1   | Enables transmission and reception and selects an internal clock as the clock source.     |
| SSR3_1   | Status flags that indicate the operating states of SCI3_1.                                |
| BRR3_1   | Sets the bit rate (100 kbps).                                                             |
| SPCR     | Specifies the pin as the TXD31/IrTXD pin and to output data without inverting it.         |
|          | Specifies to use the data input from the RXD31 pin without inverting it.                  |
| IrCR     | Specifies the TXD31/IrTXD and RXD31/IrRXD pins as the TXD31 and RXD31 pins, respectively. |
| SCK31    | SCI3_1 clock output pin (selected from the multiplexed functions on the PF3 pin).         |
| TXD31    | SCI3_1 transmit data output pin (selected from the multiplexed functions on the PF2 pin). |
| RXD31    | SCI3_1 receive data input pin (selected from the multiplexed functions on the PF1 pin).   |
| TCSRWD   | Stops the watchdog timer.                                                                 |

# 3. Principles of Operation

# 3.1 Switching the Port Function

This section describes how to switch the port function. Writing 1 to the SC31S bit in the port function control register (PFCR) sets the SCI3\_1 pins from port 4 (default) to port F.

Table 3 shows the relationship between the setting values of the registers required to specify a pin function of PF3 and the corresponding pin functions. The PF3 pin is set as the TXD31 output pin by setting the following registers.

| Register<br>Name | PFCR  | SPCR  | IrCR | PCRF  |                      |
|------------------|-------|-------|------|-------|----------------------|
| Bit Name         | SC31S | SPC31 | IrE  | PCRF3 | PF3 Pin Function     |
| Setting Value    | 0     | Х     | Х    | 0     | General input (PF3)  |
|                  |       |       |      | 1     | General output (PF3) |
|                  | 1     | 0     |      | 0     | General input (PF3)  |
|                  |       |       |      | 1     | General output (PF3) |
|                  |       | 1     | 0    | Х     | TXD31 output         |
|                  |       |       | 1    |       | IrTXD output         |

#### Table 3 PF3 Pin Function

Legend:

X: Don't care

Table 4 shows the relationship between the setting values of the registers required to specify a pin function of PF2 and the corresponding pin functions. The PF2 pin is set as the RXD31 input pin by setting the following registers.

| Register<br>Name | PFCR  | SCR3_1 | IrCR | PCRF  |                      |
|------------------|-------|--------|------|-------|----------------------|
| Bit Name         | SC31S | RE_31  | IrE  | PCRF2 | PF2 Pin Function     |
| Setting Value    | 0     | Х      | Х    | 0     | General input (PF2)  |
|                  |       |        |      | 1     | General output (PF2) |
|                  | 1     | 0      |      | 0     | General input (PF2)  |
|                  |       |        |      | 1     | General output (PF2) |
|                  |       | 1      | 0    | Х     | RXD31 input          |
|                  |       |        | 1    |       | IrRXD input          |

#### Table 4 PF2 Pin Function

Legend:

X: Don't care



Table 5 shows the relationship between the setting values of the registers required to specify a pin function of PF1 and the corresponding pin functions. The PF1 pin is set as the SCK31 pin by setting the following registers.

#### Table 5PF1 Pin Function

| Register<br>Name | PMR9     | PMRF     | PFCR  | SMR3_1 | SC   | R3_1 | PCRF  |                          |
|------------------|----------|----------|-------|--------|------|------|-------|--------------------------|
| Bit Name         | IRQ4     | IRQ4     | SC31S | СОМ    | CKE1 | CKE0 | PCRF1 | PF1 Pin Function         |
| Setting          | 0        | 1        | Х     | Х      | Х    | Х    | Х     | IRQ4 input pin           |
| Value            | Other th | an above | 0     | Х      | Х    | Х    | 0     | General input pin (PF1)  |
|                  |          |          |       |        |      |      | 1     | General output pin (PF1) |
|                  |          |          | 1     | 0      | 0    | 0    | 0     | General input pin (PF1)  |
|                  |          |          |       |        |      |      | 1     | General output pin (PF1) |
|                  |          |          |       |        |      | 1    | Х     | SCK31 output pin         |
|                  |          |          |       |        | 1    | 0    |       | SCK31 input pin          |
|                  |          |          |       | 1      | 0    | _    |       | SCK31 output pin         |
|                  |          |          |       |        | 1    | _    |       | SCK31 input pin          |

Legend:

X: Don't care

# 3.2 Transmission/Reception of Serial Data in Clock Synchronous Mode

For details of transmission/reception of serial data in clock synchronous mode, see section 17.5, "Operation in Clock Synchronous Mode", in the H8/38099 Group Hardware Manual.



# 4. Description of Software

### 4.1 Modules

Table 6 lists the modules of this sample task.

#### Table 6 Modules

| Module Name  | Label Name | Function                                                                      |
|--------------|------------|-------------------------------------------------------------------------------|
| Main routine | main       | Sets port switching for the SCI3_1 pins and makes initial settings of SCI3_1. |
| SCI3_1       | t_r31      | Sends/receives serial data in clock synchronous mode.                         |

#### 4.2 Arguments

No argument is used in this sample task.

### 4.3 Internal Registers Used

This section describes the internal registers used in this sample task.

| • Port F | <b>Function Control</b> | Register (       | PFCR)            |     | Address: H'FFFFCB            |
|----------|-------------------------|------------------|------------------|-----|------------------------------|
| Bit      | Bit Name                | Initial<br>Value | Setting<br>Value | R/W | Function                     |
| 0        | SC31S                   | 1                | 0                | R/W | SCI3_1 Pin Assignment Select |
|          |                         |                  |                  |     | 0: TXD31 is assigned to P42. |
|          |                         |                  |                  |     | RXD31 is assigned to P41.    |
|          |                         |                  |                  |     | SCK31 is assigned to P40.    |
|          |                         |                  |                  |     | 1: TXD31 is assigned to PF3. |
|          |                         |                  |                  |     | RXD31 is assigned to PF2.    |
|          |                         |                  |                  |     | SCK31 is assigned to PF1.    |

• Receive Data Register 3\_1 (RDR3\_1)

Address: H'FFFF9D

| Bit | Bit Name | Initial<br>Value | Setting<br>Value | R/W                                                                                                                                                                                                           | Function                                                                                                                                                                                             |
|-----|----------|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RDR7     | 0                | _                | R                                                                                                                                                                                                             | RDR3_1 is an 8-bit register for storing received data.                                                                                                                                               |
| 6   | RDR6     | 0                | _                | R                                                                                                                                                                                                             | When one frame of data is received, it is transferred                                                                                                                                                |
| 5   | RDR5     | 0                | _                | R                                                                                                                                                                                                             | from RSR3_1 to this register and RSR3_1 becomes                                                                                                                                                      |
| 4   | RDR4     | 0                | _                | R ready to receive the next data. This double buffer<br>structure of RSR3_1 and RDR3_1 allows continu<br>data reception. RDR3_1 should be read only once<br>after confirming that the RDRF31 bit in SSR3_1 is |                                                                                                                                                                                                      |
| 3   | RDR3     | 0                | _                |                                                                                                                                                                                                               |                                                                                                                                                                                                      |
| 2   | RDR2     | 0                | _                |                                                                                                                                                                                                               | . – .                                                                                                                                                                                                |
| 1   | RDR1     | 0                | _                |                                                                                                                                                                                                               | <b>.</b>                                                                                                                                                                                             |
| 0   | RDR0     | 0                | _                | R                                                                                                                                                                                                             | to 1. RDR3_1 cannot be written from the CPU.<br>The initial value of RDR3_1 is H'00. RDR3_1 is<br>initialized to H'00 by a reset or on entering standby<br>mode, watch mode, or module standby mode. |

# RENESAS

| H8/300H Super Low Power Series |
|--------------------------------|
| Switching SCI Pin Assignment   |

| • Trans | mit Data Registe | r 3_1 (TD        | R3_1)            |     | Address: H'FFFFB5                                                                                                                                                                                                                                                                                                                   |
|---------|------------------|------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name         | Initial<br>Value | Setting<br>Value | R/W | Function                                                                                                                                                                                                                                                                                                                            |
| 7       | TDR7             | 1                | 0                | W   | TDR3_1 is an 8-bit register for storing transmit data. When                                                                                                                                                                                                                                                                         |
| 6       | TDR6             | 1                | 1                | W   | TSR3_1 is detected to be empty, the transmit data written to                                                                                                                                                                                                                                                                        |
| 5       | TDR5             | 1                | 0                | W   | TDR3_1 is transferred to TSR3_1 and transmission starts.                                                                                                                                                                                                                                                                            |
| 4       | TDR4             | 1                | 0                | W   | This double buffer structure of TSR3_1 and TDR3_1 allows                                                                                                                                                                                                                                                                            |
| 3       | TDR3             | 1                | 0                | W   | continuous data transmission. When the next transmit data                                                                                                                                                                                                                                                                           |
| 2       | TDR2             | 1                | 0                | W   | has been written to TDR3_1 when the transmission of one                                                                                                                                                                                                                                                                             |
| 1       | TDR1             | 1                | 0                | W   | frame of data ends, the data is transferred to TSR3_1 to                                                                                                                                                                                                                                                                            |
| 0       | TDR0             | 1                | 1                | W   | continue data transmission. To ensure serial transmission<br>transmit data should be written to TDR3_1 only once after<br>confirming that the TDRE31 bit in SSR3_1 is set to 1.<br>The initial value of TDR3_1 is H'FF. TDR3_1 is initialized<br>H'FF by a reset or on entering standby mode, watch mode<br>or module standby mode. |

| • Seria | 1 Mode Register 3 | 3_1 (SMR         | 3_1)             |     | Address: H'FFFF98                                                                                                                            |
|---------|-------------------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name          | Initial<br>Value | Setting<br>Value | R/W | Function                                                                                                                                     |
| 7       | COM               | 0                | 1                | R/W | Communication Mode                                                                                                                           |
|         |                   |                  |                  |     | 0: Operates in asynchronous mode.                                                                                                            |
|         |                   |                  |                  |     | 1: Operates in clock synchronous mode.                                                                                                       |
| 1       | CKS1              | 0                | 0                | R/W | Clock Select 1, 0                                                                                                                            |
| 0       | CKS0              | 0                | 0                | R/W | Select the clock source of the on-chip baud rate generator.                                                                                  |
|         |                   |                  |                  |     | 00: $\phi$ clock (n = 0)                                                                                                                     |
|         |                   |                  |                  |     | 01: $\phi_W/2$ clock (n = 0)                                                                                                                 |
|         |                   |                  |                  |     | 10:                                                                                                                                          |
|         |                   |                  |                  |     | 11:                                                                                                                                          |
| _       |                   |                  |                  |     | When $\phi_W/2$ is selected, SCI3 is available in sub-<br>active mode or sub-sleep mode only when the CPU<br>operating clock is $\phi_W/2$ . |



| • Serial Control Register 3_1 (SCR3_1) |          |                  |                  |     | Address: H'FFFF9A                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------|----------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                    | Bit Name | Initial<br>Value | Setting<br>Value | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5                                      | TE       | 0                | 0/1              | R/W | Transmit Enable<br>When this bit is set to 1, data transmission is<br>enabled. When TE = 0, the TDRE31 bit in SSR3_1<br>is fixed to 1. When transmit data is written to<br>TDR3_1 with TE set to 1, the TDRE31 bit in<br>SSR3_1 is cleared to 0 and transmission of serial<br>data starts.<br>Before setting TE to 1, be sure to set SMR3_1 and<br>SPC31 in SPCR to determine the transmission<br>format.                                                                               |
| 4                                      | RE       | 0                | 0/1              | R/W | Receive Enable<br>When this bit is set to 1, data reception is enabled.<br>In this state, when a start bit (in asynchronous<br>mode) or a synchronization clock input (in clock<br>synchronous mode) is detected, reception of serial<br>data starts.<br>Before setting RE to 1, be sure to set SMR3_1 to<br>determine the reception format. Note that, even if<br>RE is cleared to 0, the RDRF31, FER31, PER31,<br>and OER31 flags in SSR3_1 are not affected and<br>remain unchanged. |
| 1                                      | CKE1     | 0                | 0                | R/W | Clock Enable 1, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0                                      | CKE0     | 0                | 0                | R/W | <ul> <li>Select a clock source.</li> <li>Clock synchronous mode:</li> <li>00: Internal clock (SCK31 becomes a clock output pin)</li> <li>01: Reserved</li> <li>10: External clock (SCK31 becomes a clock input pin)</li> <li>11: Reserved</li> </ul>                                                                                                                                                                                                                                    |



| <ul> <li>Seria</li> </ul> | l Status Register | 3_1 (SSR3<br>Initial | 3_1)<br>Setting |          | Address: H'FFFF9C                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------|-------------------|----------------------|-----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                       | Bit Name          | Value                | Value           | R/W      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7                         | TDRE31            | 1                    | 0/1             | R/(W)*   | <ul> <li>Transmit Data Register Empty<br/>Indicates whether any transmit data is in TDR.<br/>[Setting conditions]</li> <li>TE = 0 in SCR3_1</li> <li>Data is transferred from TDR3_1 to TSR3_1<br/>[Clearing conditions]</li> <li>Writing 0 to this bit after reading 1 from it</li> </ul>                                                                                                                                                    |
|                           |                   |                      | 0/4             | 5 (0.0.) | Transmit data is written to TDR3_1                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6                         | RDRF31            | 0                    | 0/1             | R/(W)*   | Receive Data Register Full<br>Indicates whether received data is stored in<br>RDR3_1.<br>[Setting condition]                                                                                                                                                                                                                                                                                                                                  |
|                           |                   |                      |                 |          | <ul> <li>Data is received normally and transferred from<br/>RSR3_1 to RDR3_1</li> <li>[Clearing conditions]</li> </ul>                                                                                                                                                                                                                                                                                                                        |
|                           |                   |                      |                 |          | <ul><li>Writing 0 to this bit after reading 1 from it</li><li>Received data is read from RDR3_1</li></ul>                                                                                                                                                                                                                                                                                                                                     |
|                           |                   |                      |                 |          | When an error is detected during data reception or<br>RE in SCR3_1 is cleared to 0, RDR3_1 and RDRF3 <sup>-</sup><br>are not affected and remain unchanged. Note that,<br>when data reception is completed with RDRF31 set<br>to 1, an overrun error (OER31) occurs and the<br>receive data will be lost.                                                                                                                                     |
| 5                         | OER31             | 0                    | 0/1             | R/(W)*   | Overrun Error<br>[Setting condition]                                                                                                                                                                                                                                                                                                                                                                                                          |
|                           |                   |                      |                 |          | <ul> <li>Overrun error occurs during data reception<br/>[Clearing condition]</li> </ul>                                                                                                                                                                                                                                                                                                                                                       |
|                           |                   |                      |                 |          | • Writing 0 to this bit after reading 1 from it<br>When RE in SCR3_1 is cleared to 0, OER31 is not<br>affected and remains unchanged. When an overrun<br>error occurs, the data received before the overrun<br>error is retained in RDR3_1 and the data received<br>thereafter will be lost.<br>As long as OER31 is 1, data can no longer be<br>received. In clock synchronous mode, data<br>transmission can no longer be continued, either. |
| 2                         | TEND31            | 1                    | 1               | R        | Transmit End<br>[Setting conditions]                                                                                                                                                                                                                                                                                                                                                                                                          |
|                           |                   |                      |                 |          | <ul> <li>TE = 0 in SCR3_1</li> <li>TDRE31 = 1 when the last bit of a transmit character is transmitted</li> <li>[Clearing conditions]</li> <li>Writing 0 to TDRE31 after reading 1 from it</li> </ul>                                                                                                                                                                                                                                         |
|                           |                   |                      |                 |          | <ul> <li>When transmit data is written to TDR3_1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                   |

Note: \* Only writing 0 to clear the flag is allowed.

# RENESAS

# H8/300H Super Low Power Series Switching SCI Pin Assignment

| • Bit Rate Register 3_1 (BRR3_1) |          |                  |                  |     | Address: H'FFFF99                                      |  |
|----------------------------------|----------|------------------|------------------|-----|--------------------------------------------------------|--|
| Bit                              | Bit Name | Initial<br>Value | Setting<br>Value | R/W | Function                                               |  |
| 7                                | BRR7     | 1                | 0                | R/W | BRR3_1 is an 8-bit register that sets the bit rate.    |  |
| 6                                | BRR6     | 1                | 0                | R/W | In this sample task, this register is set to 24 to use |  |
| 5                                | BRR5     | 1                | 0                | R/W | a 100-kbps transfer clock.                             |  |
| 4                                | BRR4     | 1                | 1                | R/W |                                                        |  |
| 3                                | BRR3     | 1                | 1                | R/W |                                                        |  |
| 2                                | BRR2     | 1                | 0                | R/W |                                                        |  |
| 1                                | BRR1     | 1                | 0                | R/W |                                                        |  |
| 0                                | BRR0     | 1                | 0                | R/W |                                                        |  |

|     |          | 1       | 0 - 11  |     |                                                    |
|-----|----------|---------|---------|-----|----------------------------------------------------|
|     |          | Initial | Setting |     |                                                    |
| Bit | Bit Name | Value   | Value   | R/W | Function                                           |
| 4   | SPC31    | 0       | 1       | R/W | P42/TXD31/IrTXD/TMOFH (PF3/TXD31/IrTXD) Pin        |
|     |          |         |         |     | Switching                                          |
|     |          |         |         |     | Selects whether to use the                         |
|     |          |         |         |     | P42/TXD31/IrTXD/TMOFH (PF3/TXD31/IrTXD) pin        |
|     |          |         |         |     | as the P42/TMOFH (PF3) pin or TXD31/IrTXD pin.     |
|     |          |         |         |     | 0: Used as the P42 (PF3) input/output pin or       |
|     |          |         |         |     | TMOFH output pin.                                  |
|     |          |         |         |     | 1: Used as the TXD31/IrTXD output pin.             |
|     |          |         |         |     | This bit must be set to 1 before setting the TE bi |
|     |          |         |         |     | in SCR3 1.                                         |

| • IrDA Control Register (IrCR) |                  |                  |     | Address: H'FFFFA7                                                                                                                                                                                                                                                                                   |
|--------------------------------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Bit Name                   | Initial<br>Value | Setting<br>Value | R/W | Function                                                                                                                                                                                                                                                                                            |
| 7 IrE                          | 0                | 0                | R/W | <ul> <li>IrDA Enable</li> <li>Sets the SCI3_1 input/output pins to normal SCI or IrDA.</li> <li>0: TXD31/IrTXD and RXD31/IrRXD pins function as the TXD31 and RXD31 pins, respectively.</li> <li>1: TXD31/IrTXD and RXD31/IrRXD pins function as the IrTXD and IrRXD pins, respectively.</li> </ul> |

# RENESAS

| Timer Control/Status Register WD1 (TCSRWD1)     Initial Setting |          |       |       | SRWD1) | Address: H'FFFFB1                                                                                                                                                                                                                                                               |
|-----------------------------------------------------------------|----------|-------|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                             | Bit Name | Value | Value | R/W    | Description                                                                                                                                                                                                                                                                     |
| 7                                                               | B6WI     | 1     | 1     | R/W    | Bit 6 Write Disable<br>Writing to bit 6 of this register is enabled only when 0<br>is written to this bit. This bit is always read as 1.                                                                                                                                        |
| 6                                                               | TCWE     | 0     | 0     | R/W    | Timer Counter W Write Enable<br>Writing to TCWD is enabled when this bit is set to 1.<br>When writing to this bit, 0 must be written to bit 7.                                                                                                                                  |
| 5                                                               | B4WI     | 1     | *     | R/W    | Bit 4 Write Disable<br>Writing to bit 4 of this register is enabled only when 0<br>is written to this bit. This bit is always read as 1.                                                                                                                                        |
| 4                                                               | TCSRWE   | 0     | *     | R/W    | Timer Control/Status Register W Write Enable<br>Writing to bits 2 and 0 of this register is enabled<br>when this bit is set to 1. When writing to this bit, 0<br>must be written to bit 5.                                                                                      |
| 3                                                               | B2WI     | 1     | *     | R/W    | Bit 2 Write Disable<br>Writing to bit 2 of this register is enabled only when 0<br>is written to this bit. This bit is always read as 1.                                                                                                                                        |
| 2                                                               | WDON     | 1     | *     | R/W    | Watchdog Timer On<br>Setting this bit to 1 causes TCWD to start counting<br>up. Clearing it to 0 causes TCWD to stop counting<br>up.<br>[Setting conditions]                                                                                                                    |
|                                                                 |          |       |       |        | <ul> <li>A reset is made.</li> <li>0 is written to B2WI and 1 is written to WDON while TCSRWE is 1.</li> <li>[Clearing condition]</li> <li>0 is written to B2WI and WDON while TCSRWE is 1.</li> </ul>                                                                          |
| 1                                                               | B0WI     | 1     | 1     | R/W    | Bit 0 Write Disable<br>Writing to bit 0 of this register is enabled only when 0<br>is written to this bit. This bit is always read as 1.                                                                                                                                        |
| 0                                                               | WRST     | 0     | 0     | R/W    | <ul> <li>Watchdog Timer Reset<br/>[Setting condition]</li> <li>TCWD overflows and an internal reset signal is<br/>generated.</li> <li>[Clearing conditions]</li> <li>A reset is made with the RES pin.</li> <li>0 is written to BOWI and WRST while TCSRWE is<br/>1.</li> </ul> |

Note: \* These bits are manipulated so as to stop the watchdog timer. See the flowchart for the main routine.



# 4.4 RAM Usage

Table 7 shows the RAM usage in this sample task.

#### Table 7 RAM Usage

| Туре          | Label Name     | Description                                                                           | Used In       |
|---------------|----------------|---------------------------------------------------------------------------------------|---------------|
| unsigned char | RECEIVE_DATA31 | Stores the data received by SCI3_1.                                                   | t_r31         |
| unsigned char | st             | A flag that is referenced to see when an overrun error has occurred in SCI3_1.        | main<br>t_r31 |
|               |                | <ul><li>0: No overrun error occurred.</li><li>1: An overrun error occurred.</li></ul> |               |



## 5. Flowcharts

#### 5.1 main Function





# 5.2 t\_r31 Function





# 6. Link Address Specifications

| Section Name | Address  |
|--------------|----------|
| CV1          | H'00000  |
| Р            | H'000800 |
| В            | H'FFF380 |



# Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.15.07 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.