

# **RX Family, H8SX Family**

## Points of Difference between RCAN-TL1 (H8SX Family) and CAN (RX Family)

## Summary

This application note is intended as a reference document for customers using the controller area network (RCAN-TL1) module on the H8SX Family who are considering migrating to the RX Family. It details points of difference between the RCAN-TL1 module of the H8SX Family and the CAN module of the RX Family.

Of the products listed as target devices, this application note compares the CAN modules of the groups listed in Table 1. For details of devices not listed in Table 1, refer to the applicable user's manual.

In addition, the RSCAN module of the RX200 Series is not covered in this application note because it completely lacks software compatibility with the CAN module used as the comparison source. Refer to section 5, Related Documents, regarding differences between RSCAN and CAN modules of RX Family MCUs.

#### Table 1 CAN Specification Comparison Target Devices

| Subject of Comparison | Family      | Group                       | CAN Module |
|-----------------------|-------------|-----------------------------|------------|
| Comparison source     | H8SX Family | H8SX/1720S Group            | RCAN-TL1   |
| Comparison target     | RX Family   | RX65N Group and RX651 Group | CAN        |

## **Target Devices**

Devices among the following products equipped with CAN modules.

Devices with RCAN-TL1 modules

H8SX/1720S Group

Devices with CAN modules

RX600 Series and RX700 Series



## Contents

| 1.  | Differences between Functions                                      | . 3 |
|-----|--------------------------------------------------------------------|-----|
| 2.  | Differences between Registers                                      | . 9 |
| 2.1 | Registers                                                          | . 9 |
| 2.2 | Control Register Details                                           | 11  |
| 2.3 | Status Flag Details                                                | 13  |
| 2.4 | Bit Timing and Communication Speed Setting Details                 | 15  |
| 2.5 | Mailbox Transmission/Reception Setting Details                     | 16  |
| 2.6 | Interrupt Source Status Flag Details                               | 19  |
| 2.7 | Interrupt Source Request Enable/Disable Flag Details               | 23  |
| 2.8 | Details of Settings for Filtering Using Receive Message Identifier | 26  |
| 2.9 | Timer Control/Time Trigger Details                                 | 27  |
| 3.  | Differences between Mailboxes                                      | 28  |
| 4.  | Other Differences                                                  | 35  |
| 4.1 | Sleep Mode Setting Procedure                                       | 35  |
| 4.2 | Initialization by CAN Reset                                        | 36  |
| 4.3 | Endianness                                                         | 36  |
| 5.  | Related Documents                                                  | 37  |
| Rev | ision History                                                      | 38  |



## 1. Differences between Functions

Differences between functions are shown below. Items that exist only on one group but not the other or that exist on both groups but with points of difference are indicated in **red**.

| Item                 |                                                                                                           | H8SX/1720S (RCAN-TL1)                                                                                | RX65N (CAN)                                                                                                                                                                                                                                                    |
|----------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Protocol             |                                                                                                           | Bosch 2.0B active compatible (IS                                                                     |                                                                                                                                                                                                                                                                |
|                      |                                                                                                           | Time trigger compatible (ISO 11898-4 standard)                                                       | No                                                                                                                                                                                                                                                             |
| Bit rate             | Communication speed                                                                                       | Max. 1 Mbps                                                                                          |                                                                                                                                                                                                                                                                |
|                      | Bit rate equation                                                                                         | fCLK / (2 × (BRP + 1)<br>× (TSEG1 + TSEG2 + 1))                                                      | fCAN / ((BRP + 1)<br>× (1 + TSEG1 + TSEG2))                                                                                                                                                                                                                    |
|                      |                                                                                                           | fCLK: Peripheral bus clock                                                                           | fCAN: Peripheral clock or main clock                                                                                                                                                                                                                           |
|                      |                                                                                                           | BRP: Baud rate prescaler<br>(fCLK divided by (2 × (setting<br>value + 1)))<br>TSEG1 and TSEG2: Time  | BRP: Baud rate prescaler<br>(fCAN divided by (setting value<br>+ 1))<br>TSEG1 and TSEG2: Time                                                                                                                                                                  |
|                      |                                                                                                           | segment 1 and time segment 2                                                                         | segment 1 and time segment 2                                                                                                                                                                                                                                   |
| Channels             |                                                                                                           | 2 channels                                                                                           |                                                                                                                                                                                                                                                                |
| ID Format            |                                                                                                           | Specify standard ID or<br>extended ID can be by the<br>MBi.IDE bit of each mailbox.                  | <ul> <li>Specify ID format of all<br/>mailboxes with ID format<br/>mode bit (IDFM)</li> <li>When Mixed ID mode is<br/>selected in ID format mode<br/>bit (IDFM), specify standard<br/>ID or extended ID by the<br/>MBj.IDE bit of each<br/>mailbox.</li> </ul> |
| Mailboxes            | Buffer configuration                                                                                      | 32 buffers per channel<br>(receive-only × 1, settable for<br>transmission/reception × 31)            | 32 buffers per channel<br>(settable for<br>transmission/reception × 32)                                                                                                                                                                                        |
|                      | FIFO mailbox mode                                                                                         | No                                                                                                   | Settable for<br>transmission/reception × 24,<br>ability to set 4 FIFO stages for<br>transmission and 4 FIFO<br>stages for reception                                                                                                                            |
|                      | 64 mailboxes function<br>(One channel of 64<br>mailboxes configured<br>from two channels of<br>mailboxes) | Yes                                                                                                  | No                                                                                                                                                                                                                                                             |
|                      | ID reorder                                                                                                | Yes<br>Note: Function compatible with<br>HCAN2                                                       | No                                                                                                                                                                                                                                                             |
| Data<br>transmission | Transmission priority selection                                                                           | Mailbox (buffer) number order<br>(high-to-low)<br>Message priority (identifier)<br>high-to-low order | Mailbox (buffer) number order<br>(low-to-high)<br>Message priority (identifier)<br>high-to-low order                                                                                                                                                           |

| Table 1.1 | Differences between Functions | of H8SX/1720S (RCAN-TL1) and RX65N (CAN) |
|-----------|-------------------------------|------------------------------------------|
|-----------|-------------------------------|------------------------------------------|



| ltem                    |                                                                 |                                                                                                  |                                                                                                                                                                                                                           |
|-------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ltem                    | A1.111 (                                                        | H8SX/1720S (RCAN-TL1)                                                                            | RX65N (CAN)                                                                                                                                                                                                               |
|                         | Ability to cancel<br>transmission requests                      | Supported                                                                                        | Supported<br>Note: The register manipulation<br>method differs. Refer to<br>2.5, Mailbox<br>Transmission/Reception<br>Setting Details.                                                                                    |
|                         | One-shot<br>transmission function                               | No                                                                                               | Single transmission only<br>(no retransmission even in<br>case of CAN bus error or<br>arbitration lost)                                                                                                                   |
| Data<br>reception       | Data frame and<br>remote frame<br>reception                     | Ability to receive both data frames and remote frames                                            | Ability to receive either data<br>frames or remote frames<br>Note: In FIFO mailbox mode,<br>reception of both types of<br>frames can be enabled<br>by setting the<br>FIDCR0.RTR and<br>FIDCR1.RTR bits in<br>combination. |
|                         | Message ID masking<br>function                                  | Ability to make masking<br>settings per mailbox (has<br>masking setting field in the<br>mailbox) | Ability to make 8 masking<br>settings (each affecting 4<br>mailboxes).<br>All mailboxes are covered.                                                                                                                      |
|                         | Selectable between<br>overwrite mode and<br>overrun mode        | Selectable                                                                                       |                                                                                                                                                                                                                           |
|                         | One-shot reception<br>function                                  | No                                                                                               | Single reception only (Mailbox does not operate for reception after reception completes.)                                                                                                                                 |
| Transmission interrupts | Message<br>transmission<br>completion interrupt                 | Yes                                                                                              |                                                                                                                                                                                                                           |
|                         | Message<br>transmission<br>cancellation<br>completion interrupt | Yes                                                                                              | No<br>Note: It is possible to use the<br>transmission abort<br>complete flag (TRMABT)<br>for confirmation.                                                                                                                |
|                         | Transmit FIFO<br>interrupt                                      | No                                                                                               | Yes                                                                                                                                                                                                                       |
| Reception<br>interrupts | Message reception interrupt                                     | Yes                                                                                              |                                                                                                                                                                                                                           |
|                         | Remote frame<br>reception interrupt                             | Yes                                                                                              | Yes<br>Note: A message reception<br>interrupt request is<br>generated when a remote<br>frame is received by a<br>mailbox for which remote<br>frame was selected by<br>the remote transmission<br>request bit (RTR).       |
|                         | Reception FIFO<br>interrupt                                     | No                                                                                               | Yes                                                                                                                                                                                                                       |



| Item                |                                                                                                                                          | H8SX/1720S (RCAN-TL1)                                                                                    | RX65N (CAN)                                                                                                                                                       |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Error<br>interrupts | Error passive interrupt<br>(TEC ≥ 128 or REC ≥<br>128)                                                                                   | Yes                                                                                                      |                                                                                                                                                                   |
|                     | Bus-off entry interrupt (TEC ≥ 256)                                                                                                      | Yes                                                                                                      |                                                                                                                                                                   |
|                     | Bus-off recovery<br>interrupt<br>(normal recovery from<br>bus-off state<br>(detection of 11<br>consecutive recessive<br>bits 128 times)) | Yes                                                                                                      |                                                                                                                                                                   |
| Error<br>interrupts | Error warning<br>interrupt<br>(TEC ≥ 96 or REC ≥<br>96)                                                                                  | Yes<br>(Separate interrupts are<br>generated for transmission<br>errors and reception errors.)           | Yes<br>(Combined interrupts are<br>generated for transmission<br>errors and reception errors.)                                                                    |
|                     | Overload frame<br>transmission interrupt                                                                                                 | Yes                                                                                                      |                                                                                                                                                                   |
|                     | Unread message<br>overwrite interrupt                                                                                                    | Yes                                                                                                      | No<br>Note: It is possible to use the<br>message lost flag<br>(MSGLOST) for<br>confirmation.                                                                      |
|                     | Reception overrun<br>interrupt                                                                                                           | Yes                                                                                                      |                                                                                                                                                                   |
|                     | Bus lock interrupt<br>(detection of 32<br>consecutive dominant<br>bits on CAN bus)                                                       | No                                                                                                       | Yes                                                                                                                                                               |
|                     | Bus error interrupt<br>(detection of stuff<br>error, form error, etc.,<br>on CAN bus)                                                    | No                                                                                                       | Yes                                                                                                                                                               |
| Other<br>interrupts | Reset processing interrupt                                                                                                               | An interrupt is generated by a transition to reset mode due to a software reset or hardware reset.       | No<br>Note: It is possible to use the<br>power-on reset detect<br>flag (PORF) or deep<br>software standby reset<br>flag (DPSRSTF) to<br>determine the reset type. |
|                     | Halt interrupt                                                                                                                           | An interrupt is generated by a transition to halt mode.                                                  | No                                                                                                                                                                |
|                     | Sleep interrupt                                                                                                                          | An interrupt is generated by a transition to sleep mode.                                                 | No                                                                                                                                                                |
|                     | Start of new system matrix interrupt                                                                                                     | An interrupt is generated when<br>a message is sent or receive<br>complete in the next system<br>matrix. | No                                                                                                                                                                |
|                     | Timer compare match<br>interrupt                                                                                                         | An interrupt is generated by a TCMR0 to TCMR3 compare match.                                             | No                                                                                                                                                                |
|                     | Timer overrun<br>interrupt                                                                                                               | An interrupt is generated by a timer (TCNTR) overrun.                                                    | No                                                                                                                                                                |



| Item                                                   |                                        | H8SX/1720S (RCAN-TL1)                                                                                                                                                                                                                                                                                                                                                                                                                                       | RX65N (CAN)                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | Next_is_Gap<br>reception interrupt     | An interrupt is generated by receiving a time reference message with Next_is_Gap.                                                                                                                                                                                                                                                                                                                                                                           | No                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                        | Message error<br>interrupt             | An interrupt is generated by the occurrence of a message error when in test mode.                                                                                                                                                                                                                                                                                                                                                                           | No                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                        | CAN bus operation<br>interrupt         | An interrupt is generated when<br>CAN bus operation (dominant<br>bit detection) occurs when in<br>sleep mode.                                                                                                                                                                                                                                                                                                                                               | No                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Hardware<br>reset                                      | Initialized registers                  | All registers except message<br>control field 0 (CONTROL0),<br>local acceptance filter mask<br>(LAFM), and message data<br>fields (MSG_DATA_0 to<br>MSG_DATA_7) allocated in<br>RAM among the mailboxes                                                                                                                                                                                                                                                     | All registers except MKRk,<br>FIDCR, MKIVLR, MIER,<br>TFPCR, RFPCR, CSSR,<br>AFSR, and mailboxes.                                                                                                                                                                                                                                                                                                                                                      |
|                                                        | State transition after reset           | Configuration mode (reset mode)                                                                                                                                                                                                                                                                                                                                                                                                                             | Sleep mode                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                        | Initial setting process<br>after reset | Perform in configuration mode (reset mode).                                                                                                                                                                                                                                                                                                                                                                                                                 | Perform in reset mode after cancelling sleep mode.                                                                                                                                                                                                                                                                                                                                                                                                     |
| Software<br>reset                                      | Initialized registers                  | All registers except MCR0 bit.<br>(Except message control field 0<br>(CONTROL0), local<br>acceptance filter mask (LAFM),<br>and message data fields<br>(MSG_DATA_0 to<br>MSG_DATA_7) allocated in<br>RAM among the mailboxes)                                                                                                                                                                                                                               | MCTLj, STR (except SLPST<br>and TFST bits), EIFR, RECR,<br>TECR, TSR, MSSR, MSMR,<br>RFCR, TFCR, TCR, and ECSR<br>(except EDPM bit)                                                                                                                                                                                                                                                                                                                    |
| Default state<br>(error active<br>or error<br>passive) | Transition method                      | Transition by means of control re                                                                                                                                                                                                                                                                                                                                                                                                                           | egister                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Bus-off state                                          | Transition method                      | Transition when transmission err                                                                                                                                                                                                                                                                                                                                                                                                                            | or counter TEC ≥ 256                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                        | Mode transition after<br>recovery      | <ul> <li>Three types of transitions are available:</li> <li>1) Transition to error active at detection of 11 consecutive recessive bits 128 times in bus-off state</li> <li>2) Switch to halt mode after transition to bus-off state (interrupt generated)</li> <li>3) When a transition has been made from error passive mode to bus-off state, transition to error passive mode again at detection of 11 consecutive recessive bits 128 times.</li> </ul> | <ul> <li>Four selections are available:</li> <li>1) Transition to error active at detection of 11 consecutive recessive bits 128 times in bus-off state</li> <li>2) Switch to halt mode after transition to bus-off state (no interrupt)</li> <li>3) Switch to halt mode when bus-off recovery occurs (interrupt generated)</li> <li>4) Selection of manual transition (by a program) to error active state or halt mode from bus-off state</li> </ul> |
| Configuration<br>mode<br>(reset mode)                  | Transition method                      | Transition after hardware reset<br>or by means of control register                                                                                                                                                                                                                                                                                                                                                                                          | Transition by means of control register                                                                                                                                                                                                                                                                                                                                                                                                                |



| Item                    |                                                                                 | H8SX/1720S (RCAN-TL1)                                                                                                                                                                                                                                                                                                                                                                                                                                    | RX65N (CAN)                                                                                                                                                   |
|-------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sleep mode              | Transition method                                                               | Transition by means of control register                                                                                                                                                                                                                                                                                                                                                                                                                  | Transition by means of control register or after a reset                                                                                                      |
|                         | Mode transition after cancellation                                              | Transition to error active state<br>by means of control register<br>setting or CAN bus operation<br>(dominant bit) detection<br>Transition to halt mode by<br>means of control register<br>setting                                                                                                                                                                                                                                                       | Transition to reset mode or halt<br>mode by means of control<br>register setting                                                                              |
| Halt mode               | Transition method                                                               | Transition by means of control re                                                                                                                                                                                                                                                                                                                                                                                                                        | egister                                                                                                                                                       |
| Error status monitoring | CAN bus error status monitoring                                                 | Not supported<br>(no dedicated flags)                                                                                                                                                                                                                                                                                                                                                                                                                    | Ability to monitor generation of<br>CAN bus errors such as stuff<br>errors, form errors, and ACK<br>errors                                                    |
|                         | Reading the error counter                                                       | Ability to read reception and tran                                                                                                                                                                                                                                                                                                                                                                                                                       | smission error counters                                                                                                                                       |
| DTC/DMAC to             | ransfer function                                                                | Ability to start the DMAC when<br>a message is received<br>Only mailbox 0 is covered.                                                                                                                                                                                                                                                                                                                                                                    | No                                                                                                                                                            |
| Time stamp for          | unction                                                                         | <ul> <li>Time stamp function using a 16-bit counter</li> <li>Ability to set the source clock divisions to a maximum of 64 divisions</li> <li>Interrupt using compare match</li> <li>6-bit basic cycle counter for time trigger transmission</li> <li>Registers for time trigger exist</li> <li>Time trigger transmission and period transmission also supported</li> <li>Basic cycle counter can be embedded into a CAN frame and transmitted</li> </ul> | <ul> <li>Time stamp function using a 16-bit counter</li> <li>Ability to select reference clock among 1-, 2-, 4- and 8-bit time periods</li> <li>No</li> </ul> |
| Software sup            | port unit                                                                       | No                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul><li>Acceptance filter support</li><li>Mailbox search support</li><li>Channel search support</li></ul>                                                     |
| Test control            | Self-diagnostic<br>function                                                     | <ul> <li>Listen-only mode</li> <li>Self-test mode 1<br/>(external loopback)</li> <li>Self-test mode 2<br/>(internal loopback)</li> <li>Write error counter</li> <li>Error passive mode</li> </ul>                                                                                                                                                                                                                                                        | <ul> <li>Listen-only mode</li> <li>Self-test mode 0<br/>(external loopback)</li> <li>Self-test mode 1<br/>(internal loopback)</li> </ul>                      |
| PORT<br>interface       | Enable/disable<br>transmit/receive pins<br>and monitor<br>transmit/receive pins | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                      | No<br>Note: (Substitutes)<br>Enable/disable<br>transmit/receive pins with<br>MPC settings and<br>monitor transmit/receive<br>pins with PIDR registers         |



| Item        |                                                     | H8SX/1720S (RCAN-TL1) | RX65N (CAN) |
|-------------|-----------------------------------------------------|-----------------------|-------------|
| Module stop | Clock supply by<br>means of module stop<br>register | Yes                   |             |



### 2. Differences between Registers

Differences between registers are shown below. Items that exist only on one group but not the other or that exist on both groups but with points of difference are indicated in **red**.

## 2.1 Registers

| Table 2.1 | H8SX/1720S | (RCAN-TL1 | ) and RX65N ( | (CAN) Registers |
|-----------|------------|-----------|---------------|-----------------|
|-----------|------------|-----------|---------------|-----------------|

| Item                                                        | H8SX/1720S (RCAN-TL1)                                                                   | RX65N (CAN)                                                                                                                                                                                  |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control register                                            | Master control register (MCR)                                                           | Control register (CTLR)                                                                                                                                                                      |
| Status flags                                                | General status register (GSR)                                                           | <ul> <li>Status register (STR)</li> <li>Error interrupt factor judge<br/>register (EIFR)</li> </ul>                                                                                          |
| Bit timing and communication speed settings                 | Bit configuration register 0, 1<br>(BCR0, BCR1)                                         | Bit configuration register (BCR)                                                                                                                                                             |
| Mailbox transmission/reception settings                     | MBC[2:0] bit in message control field (CONTROL1)                                        | RECREQ and TRMREQ bits in<br>message control register j (MCTLj)<br>(j = 0 to 31)                                                                                                             |
| Transmit wait settings                                      | Transmit pending register 0, 1<br>(TXPR0, TXPR1)                                        | TRMREQ bit in message control register j (MCTLj) (j = 0 to 31)                                                                                                                               |
| Transmission completion<br>status flags                     | Transmit acknowledge register 0,<br>1 (TXACK0, TXACK1)                                  | SENTDATA bit in message control register j (MCTLj) (j = 0 to 31)                                                                                                                             |
| Transmit wait cancel settings                               | Transmit cancel register 0, 1<br>(TXCR0, TXCR1)                                         | TRMREQ bit in message control register j (MCTLj) (j = 0 to 31)                                                                                                                               |
| Transmit message<br>cancellation completion status<br>flags | Abort acknowledge register 0, 1<br>(ABACK0, ABACK1)                                     | SENTDATA and TRMABT bits in<br>message control register j (MCTLj)<br>(j = 0 to 31)                                                                                                           |
| Receive complete status flags                               | Data frame receive pending register 0, 1 (RXPR0, RXPR1)                                 | NEWDATA bit in message control<br>register j (MCTLj) (j = 0 to 31)                                                                                                                           |
| Remote frame receive<br>complete status flags               | Remote frame receive pending register 0, 1 (RFPR0, RFPR1)                               |                                                                                                                                                                                              |
| Interrupt source status flags                               | Interrupt request register (IRR)<br>Note: Write 1 to clear a flag.                      | <ul> <li>RECREQ and TRMREQ bits in message control register j (MCTLj) (j = 0 to 31)</li> <li>Error interrupt factor judge register (EIFR)</li> <li>Note: Write 0 to clear a flag.</li> </ul> |
| Mailbox (buffer) interrupt request enable/disable flags     | Mailbox interrupt mask register 0,<br>1 (MBIMR0, MBIMR1)                                | Mailbox interrupt enable register (MIER)                                                                                                                                                     |
| Interrupt source request<br>enable/disable flags            | Interrupt mask register (IMR)                                                           | <ul> <li>Interrupt request enable register<br/>m (IERm)</li> <li>Error interrupt enable register<br/>(EIER)</li> </ul>                                                                       |
| Reception error counter                                     | Receive error counter (REC)                                                             | Receive error count register<br>(RECR)                                                                                                                                                       |
| Transmission error counter                                  | Transmit error counter (TEC)                                                            | Transmit error count register<br>(TECR)                                                                                                                                                      |
| Overwrite status flags                                      | Unread message status register<br>0, 1 (UMSR0, UMSR1)                                   | MSGLOST bit in message control register j (MCTLj) (j = 0 to 31)                                                                                                                              |
| Settings for filtering using receive message identifier     | Local acceptance filter masks<br>(LAFML and LAFMH) for mailbox<br>(MB[N]) (N = 0 to 31) | <ul> <li>Mask register k (MKRk) (k = 0 to 7)</li> <li>Mask invalid register (MKIVLR)</li> </ul>                                                                                              |



| Item                                                                 | H8SX/1720S (RCAN-TL1)                                                        | RX65N (CAN)                                 |
|----------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------|
| Mailboxes                                                            | Mailbox (MB[N]) (N = 0 to $31$ )                                             | Mailbox register j (MBj)                    |
|                                                                      |                                                                              | (j = 0  to  31)                             |
|                                                                      |                                                                              | Madula atom control register D              |
| Module stop control                                                  | Module stop control register E<br>(MSTPCRE)                                  | Module stop control register B<br>(MSTPCRB) |
|                                                                      | (MSTFCRE)                                                                    | Note: Settings must be made to              |
|                                                                      |                                                                              | the protect register (PRCR)                 |
|                                                                      |                                                                              | before making settings to                   |
|                                                                      |                                                                              | this register.                              |
| FIFO received ID compare                                             |                                                                              | FIFO received ID compare registers          |
| settings                                                             |                                                                              | 0 and 1                                     |
|                                                                      |                                                                              | (FIDCR0 and FIDCR1)                         |
| Receive FIFO enable/disable                                          | —                                                                            | Receive FIFO control register               |
| settings                                                             |                                                                              | (RFCR)                                      |
| Receive FIFO pointer control                                         | —                                                                            | Receive FIFO pointer control                |
| settings                                                             |                                                                              | register (RFPCR)                            |
| Transmit FIFO control settings                                       | —                                                                            | Transmit FIFO control register              |
|                                                                      |                                                                              | (TFCR)                                      |
| Mailbox search mode settings                                         | —                                                                            | Mailbox search mode register                |
|                                                                      |                                                                              | (MSMR)                                      |
| Mailbox search status register                                       | —-                                                                           | Mailbox search status register              |
|                                                                      |                                                                              | (MSSR)                                      |
| Channel search mode settings                                         | —                                                                            | Channel search support register             |
|                                                                      |                                                                              | (CSSR)                                      |
| Multiple received ID masking                                         | _                                                                            | Acceptance filter support register          |
| function support                                                     |                                                                              | (AFSR)                                      |
| CAN bus error monitoring                                             |                                                                              | Error code store register (ECSR)            |
| CAN test mode control                                                | TST[2:0] bit of master control register (MCR)                                | Test control register (TCR)                 |
| Timer control                                                        | Time trigger control register0                                               | TSRC and TSPS[1:0] bits in control          |
|                                                                      | (TTCR0)                                                                      | register (CTLR)                             |
|                                                                      |                                                                              | Note: Counter reset and prescaler           |
|                                                                      |                                                                              | selection only                              |
| Timer status                                                         | Timer status register (TSR)                                                  |                                             |
| Timer counter                                                        | Timer counter register (TCNTR)                                               | Time stamp register (TSR)                   |
| Cycle time                                                           | Cycle time register (CYCTR)                                                  | —                                           |
| Timer counter at SOF of time                                         | Reference mark register (RFMK)                                               | —                                           |
| reference message                                                    |                                                                              |                                             |
| Cycle counter for time trigger                                       | Cycle counter register (CCR)                                                 |                                             |
| transmission                                                         |                                                                              |                                             |
| Maximum value of cycle                                               | Cycle maximum/Tx-Enable                                                      |                                             |
| Counter                                                              | Window register (CMAX_TEW)                                                   |                                             |
| Offset setting for Tx-trigger                                        | Reference trigger offset register                                            |                                             |
| time (TTT)                                                           | (RFTROFF)                                                                    |                                             |
| Compare match with timer                                             | Timer compare match register 0                                               | —                                           |
| -                                                                    |                                                                              | <u> </u>                                    |
|                                                                      |                                                                              |                                             |
| counter or cycle time<br>Specify compare match with<br>cycle counter | to 2 (TCMR0, TCMR1, TCMR2)<br>Tx-trigger time selection register<br>(TTTSEL) |                                             |



## 2.2 Control Register Details

| Table 2.2 | H8SX/1720S | (RCAN-TL1) | ) and RX65N | (CAN) Con | trol Registers |
|-----------|------------|------------|-------------|-----------|----------------|
|-----------|------------|------------|-------------|-----------|----------------|

| H8SX/1720S (RCAN-TL1) |                                   |                                                                                                                                                                         | RX65N (CAN)   |                                             |                                                                                                                                                                                                                   |  |
|-----------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                | Bit Name                          | Function                                                                                                                                                                | Symbol        | Bit Name                                    | Function                                                                                                                                                                                                          |  |
| Master co             | ontrol register (N                | ICR)                                                                                                                                                                    | Control regi  | ster (CTLR)                                 |                                                                                                                                                                                                                   |  |
| MCR0                  | Reset<br>request                  | <ul><li>0: Normal operating<br/>mode</li><li>1: Reset mode (initial<br/>value)</li></ul>                                                                                | CANM<br>[1:0] | CAN<br>operating<br>mode select<br>bits     | 0 0: Normal operating<br>mode<br>0 1: Reset mode (initial<br>value)                                                                                                                                               |  |
| MCR1                  | Halt request                      | <ol> <li>0: Normal operating<br/>mode (initial value)</li> <li>1: Halt mode</li> </ol>                                                                                  |               |                                             | <ul> <li>1 0: Halt mode</li> <li>1 1: Reset mode<br/>(forcible transition)</li> <li>Note:</li> <li>Forcible transition is a<br/>transition mode that<br/>does not wait for<br/>transmission to finish.</li> </ul> |  |
| MCR2                  | Message<br>transmission<br>method | <ol> <li>Message ID priority<br/>(initial value)</li> <li>Mailbox number<br/>priority (high-to-low)</li> </ol>                                                          | ТРМ           | Transmission<br>priority mode<br>select bit | <ol> <li>Message ID priority<br/>(initial value)</li> <li>Mailbox number<br/>priority</li> </ol>                                                                                                                  |  |
| MCR5                  | Sleep mode                        | <ul><li>0: Sleep mode<br/>released (initial<br/>value)</li><li>1: Sleep mode</li></ul>                                                                                  | SLPM          | CAN sleep<br>mode bit                       | 0: Sleep mode<br>released<br>1: Sleep mode (initial<br>value)<br>Note:<br>Automatic transition to<br>sleep mode after a<br>hardware reset.                                                                        |  |
| MCR7                  | Auto-wake<br>mode                 | <ul> <li>0: Sleep mode release<br/>by CAN bus<br/>operation disabled<br/>(initial value)</li> <li>1: Sleep mode release<br/>by CAN bus<br/>operation enabled</li> </ul> |               |                                             |                                                                                                                                                                                                                   |  |
| MCR6                  | Halt during<br>bus off            | <ol> <li>Disables transition to<br/>halt mode during bus<br/>off (initial value)</li> <li>Enables transition to<br/>halt mode during bus<br/>off</li> </ol>             | BOM[1:0]      | Bus-off<br>recovery<br>mode bit             | <ul> <li>0 0: Normal operating<br/>mode (initial value)</li> <li>0 1: Automatically<br/>switch to halt mode<br/>with bus-off entry</li> <li>1 0: Automatically</li> </ul>                                         |  |
| MCR14                 | Auto halt<br>bus off              | <ol> <li>Do not transition to<br/>halt mode during<br/>bus-off (initial value)</li> <li>Transition to halt<br/>mode during bus-off<br/>when MCR6 = 1</li> </ol>         |               |                                             | switch to halt mode<br>with bus-off<br>recovery<br>1 1: Can transition to<br>halt mode before<br>bus-off recovery by<br>program                                                                                   |  |



| H8SX/172  | 20S (RCAN-TL      | 1)                                                                                                                                                                                                                                                                                         | RX65N (CAN)                 |                                 |                                                                                                                                                                                                                                                 |  |
|-----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol    | Bit Name          | Function                                                                                                                                                                                                                                                                                   | Symbol                      | Bit Name                        | Function                                                                                                                                                                                                                                        |  |
| MCR15     | ID reorder        | <ul> <li>0: Sequence of mailbox<br/>control 0 and LAFM<br/>has same order as<br/>HCAN2</li> <li>1: Sequence of<br/>message control in a<br/>mailbox has different<br/>order from HCAN2<br/>(initial value)</li> </ul>                                                                      |                             |                                 |                                                                                                                                                                                                                                                 |  |
|           |                   |                                                                                                                                                                                                                                                                                            | IDFM<br>[1:0]               | ID Format<br>Mode Select<br>bit | 0 0: Standard ID mode<br>0 1: Extended ID mode<br>1 0: Mixed ID mode<br>1 1: (setting prohibited)<br>Note:<br>When Mixed ID mode is<br>selected in IDFM bit,<br>specify standard ID or<br>extended ID by the<br>MBj.IDE bit of each<br>mailbox. |  |
| Master co | ntrol register (N | /ICR)                                                                                                                                                                                                                                                                                      | Test control register (TCR) |                                 |                                                                                                                                                                                                                                                 |  |
| TST[2:0]  | Test mode         | 0 0 0: Normal operating<br>mode (initial<br>value)<br>0 0 1: Listen-only mode<br>0 1 0: Self test mode 1<br>(external)<br>0 1 1: Self test mode 2<br>(internal)<br>1 0 0: Write error<br>counter<br>1 0 1: Error passive<br>mode<br>1 1 0: Setting prohibited<br>1 1 1: Setting prohibited | TSTM[1:0]                   | CAN test<br>mode select<br>bit  | <ul> <li>0 0: Other than test<br/>mode (initial value)</li> <li>0 1: Listen-only mode</li> <li>1 0: Self-test mode 0<br/>(external loopback)</li> <li>1 1: Self-test mode 1<br/>(internal loopback)</li> </ul>                                  |  |
|           |                   |                                                                                                                                                                                                                                                                                            | TSTE                        | CAN test<br>mode enable<br>bit  | <ul><li>0: CAN test mode<br/>disabled</li><li>1: CAN test mode<br/>enabled</li></ul>                                                                                                                                                            |  |



## 2.3 Status Flag Details

| H8SX/1720S (RCAN-TL1) |                                                |                                                                                                                                                                                       | RX65N (CAN)  |                                          |                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                | Bit Name                                       | Function                                                                                                                                                                              | Symbol       | Bit Name                                 | Function                                                                                                                                                                                                                                                                                                                                                                        |
|                       | tatus register (G                              |                                                                                                                                                                                       |              |                                          | register (EIFR)                                                                                                                                                                                                                                                                                                                                                                 |
| GSR0                  | Bus off flag                                   | <ul> <li>0: Not in bus-off state<br/>(initial value)</li> <li>1: Bus-off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>Recovery from bus off<br/>state</li> </ul> | BOEIF        | Bus-off<br>entry detect<br>flag          | <ul> <li>0: Not in bus-off state<br/>(initial value)</li> <li>1: Bus-off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                                                                                                                                                                                                             |
| GSR1                  | Transmit/<br>receive<br>warning flag           | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when TEC ≥ 96 or REC ≥ 96)</li> </ul>                                                      | EWIF         | Error-<br>warning<br>detect flag         | <ul> <li>0: Error warning not<br/>detected (initial value)</li> <li>1: Error warning<br/>detected (when TEC<br/>≥ 96 or REC ≥ 96)</li> </ul>                                                                                                                                                                                                                                    |
|                       | tatus register (G                              | 1                                                                                                                                                                                     | Status regis | , ,                                      |                                                                                                                                                                                                                                                                                                                                                                                 |
| GSR2                  | Message<br>transmission<br>in progress<br>flag | <ul> <li>0: Transmission in progress</li> <li>1: Bus idle (initial value)</li> </ul>                                                                                                  | TRMST        | Transmit<br>status flag<br>(transmitter) | 0: Bus idle or reception<br>in progress<br>(initial value)<br>1: Transmission in<br>progress or bus-off<br>state<br>Note:<br>The status can be<br>checked by reading this<br>bit in combination with<br>RECST.<br>Bus idle:<br>TRMST = 0, RECST = 0<br>Transmission in<br>progress:<br>TRMST = 1, RECST = 0<br>Reception in progress:<br>TRMST = 0, RECST = 1<br>0: Bus idle or |
|                       |                                                |                                                                                                                                                                                       |              | status flag<br>(receiver)                | transmission in<br>progress (initial value)<br>1: Reception in progress                                                                                                                                                                                                                                                                                                         |
| GSR3                  | Reset status                                   | <ul> <li>0: Normal operating<br/>state</li> <li>1: Configuration<br/>mode (reset mode)<br/>(initial value)</li> </ul>                                                                 | RSTST        | CAN reset<br>status flag                 | 0: Not in CAN reset<br>mode<br>1: CAN reset mode<br>(initial value)                                                                                                                                                                                                                                                                                                             |

#### Table 2.3 H8SX/1720S (RCAN-TL1) and RX65N (CAN) Status Flags



| H8SX/1720S (RCAN-TL1) |                      |                                                                                                           | RX65N (CAN) |                                  |                                                                                                    |
|-----------------------|----------------------|-----------------------------------------------------------------------------------------------------------|-------------|----------------------------------|----------------------------------------------------------------------------------------------------|
| Symbol                | Bit Name             | Function                                                                                                  | Symbol      | Bit Name                         | Function                                                                                           |
| GSR4                  | Halt/sleep<br>status | 0: Not in halt mode or<br>sleep mode (initial<br>value)                                                   | HLTST       | CAN halt<br>status flag          | <ul><li>0: Not in CAN halt mode<br/>(initial value)</li><li>1: CAN halt mode</li></ul>             |
|                       |                      | 1: Halt mode or sleep<br>mode                                                                             | SLPST       | CAN sleep<br>status flag         | 0: Not in CAN sleep<br>mode<br>1: CAN sleep mode<br>(initial value)                                |
| GSR5                  | Error passive status | <ul> <li>0: Not in error<br/>passive state<br/>(initial value)</li> <li>1: Error passive state</li> </ul> | EPST        | Error-<br>passive<br>status flag | <ul><li>0: Not in error-passive<br/>state (initial value)</li><li>1: Error-passive state</li></ul> |



## 2.4 Bit Timing and Communication Speed Setting Details

| H8SX/172      | 20S (RCAN-TL1)                            |                                                                                                                                                                                              | RX65N (C       | CAN)                                                 |                                                                                                                                                                                              |
|---------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol        | Bit Name                                  | Function                                                                                                                                                                                     | Symbol         | Bit Name                                             | Function                                                                                                                                                                                     |
| Bit config    | uration register 1 (B                     | CR1)                                                                                                                                                                                         | Bit configu    | uration register (BC                                 | R)                                                                                                                                                                                           |
| TSG1<br>[3:0] | Time segment 1<br>bits                    | b15 b12<br>0 0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 0 1: (setting<br>prohibited)<br>0 0 1 0: (setting<br>prohibited)<br>0 0 1 1: 4Tq<br>0 1 0 0: 5Tq<br>:<br>1 1 1 1: 16Tq | TSEG1<br>[3:0] | Time segment 1<br>control bits                       | b31 b28<br>0 0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 0 1: (setting<br>prohibited)<br>0 0 1 0: (setting<br>prohibited)<br>0 0 1 1: 4Tq<br>0 1 0 0: 5Tq<br>:<br>1 1 1 1: 16Tq |
| TSG2<br>[2:0] | Time segment 2<br>bits                    | b10 b8<br>0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 1: 2Tq<br>:<br>1 1 1: 8Tq                                                                                                 | TSEG2<br>[2:0] | Time segment 2<br>control bits                       | b10 b8<br>0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 1: 2Tq<br>:<br>1 1 1: 8Tq                                                                                                 |
| BSP           | Bit sample point<br>bit                   | <ul> <li>0: Bit sampling at one point (initial value)</li> <li>1: Bit sampling at three points</li> </ul>                                                                                    |                |                                                      |                                                                                                                                                                                              |
| SJW<br>[1:0]  | Re-<br>Synchronization<br>jump width bits | b5 b4<br>0 0: 1Tq<br>(initial value)<br>0 1: 2Tq<br>1 0: 3Tq<br>1 1: 4Tq                                                                                                                     | SJW<br>[1:0]   | Re-<br>synchronization<br>jump width<br>control bits | b13 b12<br>0 0: 1Tq<br>(initial value)<br>0 1: 2Tq<br>1 0: 3Tq<br>1 1: 4Tq                                                                                                                   |
| -             | uration register 0 (B                     |                                                                                                                                                                                              | -              | uration register (BC                                 | ,                                                                                                                                                                                            |
| BRP<br>[7:0]  | Baud rate<br>prescaler bits               | Division ratio of 2 x<br>(setting value P + 1)<br>Note: The initial<br>value is 0 (division by<br>2)                                                                                         | BRP<br>[9:0]   | Prescaler<br>division ratio<br>select bits           | Division ratio of<br>(setting value P + 1)<br>Note: The initial<br>value is 0 (division by<br>1)                                                                                             |

## Table 2.4 H8SX/1720S (RCAN-TL1) and RX65N (CAN) Bit Timing and Communication Speed Settings



## 2.5 Mailbox Transmission/Reception Setting Details

| H8SX/1720S (RCAN-TL1)                |                                     |                                                                                                                                                                                                                                                                  | RX65N (CAN)                                      |                                    |                                                                                                                                                                                                                                                                       |
|--------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                               | Bit Name                            | Function                                                                                                                                                                                                                                                         | Symbol                                           | Bit Name                           | Function                                                                                                                                                                                                                                                              |
| Mailbox (M                           | B[N]) (N = 0 to 3                   | 1)                                                                                                                                                                                                                                                               | Message con                                      | trol register j (MC                | TLj) (j = 0 to 31)                                                                                                                                                                                                                                                    |
| MBC<br>[2:0]                         | Mailbox<br>configuration            | Refer to Table 2.6                                                                                                                                                                                                                                               | TRMREQ                                           | Transmit<br>mailbox<br>request bit | <ul> <li>0: Not configured for<br/>transmission<br/>(initial value)</li> <li>1: Configured as<br/>transmit mailbox</li> <li>Note:</li> <li>The transmission and<br/>reception configuration<br/>settings are separate.</li> </ul>                                     |
|                                      |                                     |                                                                                                                                                                                                                                                                  | RECREQ                                           | Receive<br>mailbox<br>request bit  | <ul> <li>0: Not configured for reception (initial value)</li> <li>1: Configured as receive mailbox</li> <li>Note:</li> <li>The transmission and reception configuration settings are separate.</li> </ul>                                                             |
| Transmissie<br>TXPR1)                | on pending regis                    | ter 0, 1 (TXPR0,                                                                                                                                                                                                                                                 | Message control register j (MCTLj) (j = 0 to 31) |                                    |                                                                                                                                                                                                                                                                       |
| TXPR0<br>[15:1]<br>TXPR1<br>[15:0]   | Transmit wait<br>register           | 0: Idle state<br>(initial value)<br>1: Transmit wait<br>Notes:<br>Transmission starts<br>when TXPR is set<br>to 1.<br>The corresponding<br>bit is cleared to 0<br>automatically after<br>message<br>transmission<br>completion or<br>cancellation<br>completion. | TRMREQ                                           | Transmit<br>mailbox<br>request bit | 0: Not configured for<br>transmission<br>(initial value)<br>1: Configured as<br>transmit mailbox<br>Notes:<br>Transmission starts<br>when TRMREQ is set<br>to 1.<br>The corresponding bit<br>is not cleared to 0<br>even after message<br>transmission<br>completion. |
| Transmit ac<br>TXACK1)               | cknowledge regis                    | ster 0, 1 (TXACK0,                                                                                                                                                                                                                                               | , s                                              | ntrol register j (MC               | TLj) (j = 0 to 31)                                                                                                                                                                                                                                                    |
| TXACK0<br>[15:1]<br>TXACK1<br>[15:0] | Transmit<br>acknowledge<br>register | <ul> <li>0: Transmission in progress or no transmission (initial value)</li> <li>1: Transmission complete</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                                                                        | SENTDATA                                         | Transmission<br>complete flag      | <ul> <li>0: Transmission in progress or no transmission (initial value)</li> <li>1: Transmission complete</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                                                                                             |



| H8SX/1720S (RCAN-TL1)                |                                                   |                                                                                                                                                                                                                | RX65N (CAN)                                      |                                        |                                                                                                                                                                                                                                                             |
|--------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                               | Bit Name                                          | Function                                                                                                                                                                                                       | Symbol                                           | Bit Name                               | Function                                                                                                                                                                                                                                                    |
| Transmit ca                          | ancel register 0,                                 | 1 (TXCR0, TXCR1)                                                                                                                                                                                               | Message cor                                      | ntrol register j (MC                   | TLj) (j = 0 to 31)                                                                                                                                                                                                                                          |
| TXCR0<br>[15:1]<br>TXCR1<br>[15:0]   | Transmit<br>cancel<br>register                    | <ul> <li>0: Transmit<br/>message<br/>cancellation idle<br/>state<br/>(initial value)</li> <li>1: Transmit<br/>message<br/>canceled</li> <li>[Clearing condition]</li> </ul>                                    | TRMREQ                                           | Transmit<br>mailbox<br>request bit     | <ul> <li>0: Not configured for<br/>transmission<br/>(initial value)</li> <li>1: Configured as<br/>transmit mailbox</li> <li>Note:</li> <li>Transmission is<br/>canceled when the<br/>value of TRMREQ<br/>changes from 1 to 0.</li> </ul>                    |
|                                      |                                                   | 1 is written.                                                                                                                                                                                                  |                                                  |                                        |                                                                                                                                                                                                                                                             |
| Abort ackno<br>ABACK1)               | owledge register                                  | 0, 1 (ABACK0,                                                                                                                                                                                                  | Message cor                                      | ntrol register j (MC                   | TLj) (j = 0 to 31)                                                                                                                                                                                                                                          |
| ABACK0<br>[15:1]<br>ABACK1<br>[15:0] | Abort<br>acknowledge<br>register                  | <ul> <li>0: Cancellation<br/>failure due to<br/>transmission<br/>completion or<br/>no cancellation<br/>request<br/>(initial value)</li> <li>1: Transmit<br/>message<br/>cancellation<br/>completion</li> </ul> | TRMABT                                           | Transmission<br>abort complete<br>flag | <ul> <li>0: Cancellation failure<br/>due to transmission<br/>completion or no<br/>cancellation<br/>request<br/>(initial value)</li> <li>1: Transmit message<br/>cancellation<br/>completion</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul> |
|                                      |                                                   | [Clearing condition]<br>1 is written.                                                                                                                                                                          |                                                  |                                        |                                                                                                                                                                                                                                                             |
| Data frame<br>(RXPR0, R              | receive pending<br>XPR1)                          | register 0, 1                                                                                                                                                                                                  | Message control register j (MCTLj) (j = 0 to 31) |                                        |                                                                                                                                                                                                                                                             |
| RXPR0<br>[15:0]<br>RXPR1<br>[15:0]   | Data frame<br>receive<br>pending<br>register      | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Data frame receive complete</li> </ul>                                                                                           | NEWDATA                                          | Reception<br>complete flag             | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Data frame or remote frame receive complete</li> </ul>                                                                                                                        |
|                                      |                                                   | [Clearing condition]<br>1 is written.                                                                                                                                                                          |                                                  |                                        | [Clearing condition]<br>0 is written.                                                                                                                                                                                                                       |
| Remote fra<br>(RFPR0, R              | me receive penc<br>FPR1)                          | ling register 0, 1                                                                                                                                                                                             | <u> </u>                                         |                                        |                                                                                                                                                                                                                                                             |
| RFPR0<br>[15:0]<br>RFPR1<br>[15:0]   | Remote<br>frame<br>receive<br>pending<br>register | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Remote frame receive complete</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                    |                                                  |                                        |                                                                                                                                                                                                                                                             |



| b2  | b0 | Data Frame Transmit/<br>Remote Frame<br>Transmit | Data Frame<br>Receive | Remote Frame<br>Receive | Remarks                               |
|-----|----|--------------------------------------------------|-----------------------|-------------------------|---------------------------------------|
| 00  | 0  | Yes                                              | No                    | No                      | Mailbox 0 cannot be used              |
|     |    |                                                  |                       |                         | Time-trigger transmission can be used |
| 0 0 | 1  |                                                  | No                    | Yes                     | Can be used with ATX                  |
|     |    |                                                  |                       |                         | Mailbox 0 cannot be used              |
|     |    |                                                  |                       |                         | LAFM can be used                      |
| 0 1 | 0  | No                                               | Yes                   | Yes                     | Mailbox 0 can be used                 |
|     |    |                                                  |                       |                         | LAFM can be used                      |
| 0 1 | 1  |                                                  | Yes                   | No                      | Mailbox 0 can be used                 |
|     |    |                                                  |                       |                         | LAFM can be used                      |
| 1 0 | 0  | Setting prohibited                               |                       |                         |                                       |
| 1 0 | 1  |                                                  |                       |                         |                                       |
| 1 1 | 0  |                                                  |                       |                         |                                       |
| 1 1 | 1  | Mailbox inactive (initial v                      | alue)                 |                         |                                       |

## Table 2.6 Mailbox Configuration (MBC[2:0]) Settings



## 2.6 Interrupt Source Status Flag Details

| H8SX/1720S (RCAN-TL1) |                                              | RX65N (CAN)                                                                                                                                                                                                                                                                                                                                         |               |                               |                                                                                                                                                                                            |
|-----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                | Bit Name                                     | Function                                                                                                                                                                                                                                                                                                                                            | Symbol        | Bit Name                      | Function                                                                                                                                                                                   |
| Interrupt r           | equest register                              | (IRR)                                                                                                                                                                                                                                                                                                                                               | Message contr | rol register j (MC            | TLj) (j = 0 to 31)                                                                                                                                                                         |
| IRR8                  | Mailbox<br>empty<br>interrupt flag           | <ul> <li>0: Transmission in<br/>progress or no<br/>transmission<br/>(initial value)</li> <li>1: Transmission<br/>complete or<br/>transmission<br/>cancellation<br/>complete</li> <li>[Clearing condition]<br/>When all transmit<br/>acknowledge register<br/>(TXACK) and abort<br/>acknowledge register<br/>(ABACK) bits are<br/>cleared</li> </ul> | SENTDATA      | Transmission<br>complete flag | <ul> <li>0: Transmission in progress or no transmission (initial value)</li> <li>1: Transmission complete</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                  |
| IRR1                  | Data frame<br>received<br>interrupt flag     | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Data frame receive complete</li> <li>[Clearing condition]</li> <li>When all data frame receive pending register (RXPR) bits for mailboxes are cleared</li> </ul>                                                                                                      | NEWDATA       | Reception<br>complete flag    | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Data frame and remote frame receive complete</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul> |
| IRR2                  | Remote<br>frame<br>receive<br>interrupt flag | <ul> <li>0: Reception in<br/>progress or no<br/>reception<br/>(initial value)</li> <li>1: Remote frame<br/>receive complete</li> <li>[Clearing condition]</li> <li>When all mailbox bits<br/>in remote request<br/>register (RFPR) are<br/>cleared</li> </ul>                                                                                       |               |                               |                                                                                                                                                                                            |

#### Table 2.7 H8SX/1720S (RCAN-TL1) and RX65N (CAN) Interrupt Source Status Flags



| H8SX/172    | 20S (RCAN-TL1                                          | )                                                                                                                                                                                                                       | RX65N (CAN)     |                                  |                                                                                                                                                                                                     |
|-------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol      | Bit Name                                               | Function                                                                                                                                                                                                                | Symbol          | Bit Name                         | Function                                                                                                                                                                                            |
| IRR12       | Bus activity<br>while in sleep<br>mode                 | <ol> <li>CAN bus idle<br/>state<br/>(initial value)</li> <li>CAN bus<br/>operation in CAN<br/>sleep mode</li> <li>[Clearing condition]</li> <li>is written.</li> </ol>                                                  |                 |                                  |                                                                                                                                                                                                     |
| Interrupt r | egister (IRR)                                          |                                                                                                                                                                                                                         | Error interrupt | factor judge regi                | ister (EIFR)                                                                                                                                                                                        |
| IRR3        | Transmit<br>error counter<br>warning<br>interrupt flag | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when TEC ≥ 96)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                               | EWIF            | Error-<br>warning<br>detect flag | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when TEC ≥ 96 or REC ≥ 96)</li> </ul>                                                                    |
| IRR4        | Receive error<br>counter<br>warning<br>interrupt flag  | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when REC ≥ 96)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                               |                 |                                  | 0 is written.                                                                                                                                                                                       |
| IRR5        | Error passive<br>interrupt flag                        | <ul> <li>0: Error passive<br/>state not detected<br/>(initial value)</li> <li>1: Error passive<br/>state detected<br/>(when TEC ≥ 128<br/>or REC ≥ 128)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul> | EPIF            | Error-passive<br>detect flag     | <ul> <li>0: Error passive state not detected (initial value)</li> <li>1: Error passive state detected (when TEC ≥ 128 or REC ≥ 128)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul> |
| IRR6        | Bus off<br>interrupt flag                              | <ul> <li>0: Not in bus-off state (initial value)</li> <li>1: Bus-off state (when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                                             | BOEIF           | Bus-off entry<br>detect flag     | <ul> <li>0: Not in bus-off state<br/>(initial value)</li> <li>1: Bus-off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                                 |



| H8SX/172 | 20S (RCAN-TL1                                      | )                                                                                                                                                                                                                                                                                                                                                                                                                   | RX65N (CAN) |                                                  |                                                                                                                                                                                                                                                                                                    |  |  |
|----------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol   | Bit Name Function                                  |                                                                                                                                                                                                                                                                                                                                                                                                                     | Symbol      | Bit Name                                         | Function                                                                                                                                                                                                                                                                                           |  |  |
| IRR7     | Overload<br>frame                                  | <ul> <li>0: Overload frame<br/>transmission not<br/>detected<br/>(initial value)</li> <li>1: Overload frame<br/>transmission<br/>detected</li> <li>[Clearing condition]</li> </ul>                                                                                                                                                                                                                                  | OLIF        | Overload<br>frame<br>transmission<br>detect flag | <ul> <li>0: Overload frame<br/>transmission not<br/>detected<br/>(initial value)</li> <li>1: Overload frame<br/>transmission<br/>detected</li> <li>[Clearing condition]</li> </ul>                                                                                                                 |  |  |
| IRR9     | Message<br>overrun/over<br>write<br>interrupt flag | <ul> <li>1 is written.</li> <li>0: No overrun/<br/>overwrite<br/>(initial value)</li> <li>1: Discard received<br/>message/unread<br/>message<br/>overwrite</li> <li>[Clearing condition]</li> <li>All unread message<br/>status register</li> <li>(UMSR) bits are<br/>cleared or the<br/>mailbox interrupt<br/>mask registers</li> <li>(MBIMR) are set that<br/>correspond to all<br/>UMSR that were set</li> </ul> | ORIF        | Receive<br>overrun<br>detect flag                | <ul> <li>0 is written.</li> <li>0: Receive overrun<br/>not detected<br/>(initial value)</li> <li>1: Receive overrun<br/>detected</li> <li>[Clearing condition]</li> <li>0 is written.</li> <li>Note:<br/>Becomes 1 only by an<br/>overrun. Will not<br/>become 1 in overwrite<br/>mode.</li> </ul> |  |  |
| IRR10    | Start of new<br>system<br>matrix<br>interrupt      | <ul> <li>0: A system matrix<br/>is not starting</li> <li>1: Time reference<br/>message<br/>transmission/rece<br/>ive complete</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                                                                                                                                                                                                       |             |                                                  |                                                                                                                                                                                                                                                                                                    |  |  |
| IRR11    | Timer<br>compare<br>match<br>interrupt 2           | <ul> <li>0: TCMR2 timer<br/>compare match<br/>has not occurred</li> <li>1: TCMR2 timer<br/>compare match<br/>has occurred<br/>(TCMR2 =<br/>CYCTR)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                                                                                                                                                                                   |             |                                                  |                                                                                                                                                                                                                                                                                                    |  |  |



| H8SX/172 | 20S (RCAN-TL1                                                                                          | )                                                                                                                                                                                                                                                                     | RX65N (CAN) |          |          |  |  |
|----------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|----------|--|--|
| Symbol   | Bit Name                                                                                               | Function                                                                                                                                                                                                                                                              | Symbol      | Bit Name | Function |  |  |
| IRR13    | Timer<br>overrun<br>interrupt/<br>Next_is_Gap<br>reception<br>interrupt/mes<br>sage error<br>interrupt | <ul> <li>0: Nothing has<br/>occurred</li> <li>1: Timer overrun<br/>has occurred in<br/>event trigger<br/>mode, a<br/>Next_is_Gap<br/>reference<br/>message was<br/>received in time<br/>trigger mode, or a<br/>message error<br/>occurred in test<br/>mode</li> </ul> |             |          |          |  |  |
|          |                                                                                                        | [Clearing condition]<br>1 is written.                                                                                                                                                                                                                                 |             |          |          |  |  |
| IRR14    | Timer<br>compare<br>match<br>interrupt 0                                                               | <ul> <li>0: TCMR0 timer<br/>compare match<br/>has not occurred</li> <li>1: TCMR0 timer<br/>compare match<br/>has occurred<br/>(TCMR0 =<br/>TCNTR)</li> </ul>                                                                                                          |             |          |          |  |  |
|          |                                                                                                        | [Clearing condition]<br>1 is written.                                                                                                                                                                                                                                 |             |          |          |  |  |
| IRR15    | Timer<br>compare<br>match<br>interrupt 1                                                               | <ul> <li>0: TCMR1 timer<br/>compare match<br/>has not occurred</li> <li>1: TCMR1 timer<br/>compare match<br/>has occurred<br/>(TCMR1 =<br/>CYCTR)</li> <li>[Clearing condition]</li> </ul>                                                                            |             |          |          |  |  |
| IRR0     | Reset/halt/sl<br>eep interrupt                                                                         | 1 is written.<br>0: No mode<br>transition                                                                                                                                                                                                                             |             |          |          |  |  |
|          | flag                                                                                                   | <ol> <li>Transition to<br/>reset mode,<br/>transition to halt<br/>mode, or<br/>transition to sleep<br/>mode</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ol>                                                                                           |             |          |          |  |  |



## 2.7 Interrupt Source Request Enable/Disable Flag Details

| H8SX/172    | 20S (RCAN-TL1)                                                                                   |                                                                                                                     | RX65N (CAN) |          |          |  |  |
|-------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------|----------|----------|--|--|
| Symbol      | Bit Name                                                                                         | Function                                                                                                            | Symbol      | Bit Name | Function |  |  |
| Interrupt r | mask register (IMR)                                                                              |                                                                                                                     |             | •        |          |  |  |
| IMR8        | Mailbox empty<br>interrupt mask                                                                  | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> |             |          | _        |  |  |
| IMR1        | Data frame received interrupt mask                                                               | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled<br>(initial value)                              |             |          |          |  |  |
| IMR2        | Remote frame<br>receive interrupt<br>mask                                                        | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> |             |          |          |  |  |
| IMR12       | Bus activity while in sleep mode mask                                                            | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled<br>(initial value)                              |             |          |          |  |  |
| IMR10       | Start of new system matrix interrupt mask                                                        | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> |             |          | _        |  |  |
| IMR11       | Timer compare match<br>interrupt 2 mask                                                          | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> |             |          | _        |  |  |
| IMR13       | Timer overrun<br>interrupt/Next_is_Gap<br>reception<br>interrupt/message<br>error interrupt mask | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled<br>(initial value)                              |             |          | _        |  |  |
| IMR14       | Timer compare match<br>interrupt 0 mask                                                          | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> |             |          |          |  |  |
| IMR15       | Timer compare match<br>interrupt 1 mask                                                          | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> |             |          |          |  |  |



| H8SX/172                             | 20S (RCAN-TL1)                                                                                            |                                                                                                                                                                                                                              | RX65N (0     | CAN)                                                     |                                                                                                                     |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Symbol                               | Bit Name                                                                                                  | Function                                                                                                                                                                                                                     | Symbol       | Bit Name                                                 | Function                                                                                                            |
| IMR0                                 | Reset/halt/sleep<br>interrupt mask                                                                        | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul>                                                                                                          |              |                                                          |                                                                                                                     |
| Interrupt r                          | nask register (IMR)                                                                                       |                                                                                                                                                                                                                              | Error inte   | rrupt enable reg                                         | gister (EIER)                                                                                                       |
| IMR3                                 | Transmit error<br>counter warning<br>interrupt mask<br>Receive error counter<br>warning interrupt<br>mask | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul> | EWIE         | Error-<br>warning<br>interrupt<br>enable bit             | <ul> <li>0: Interrupt request disabled (initial value)</li> <li>1: Interrupt request enabled</li> </ul>             |
| IMR5                                 | Error passive<br>interrupt mask                                                                           | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled<br>(initial value)                                                                                                                                       | EPIE         | Error-<br>passive<br>interrupt<br>enable bit             | <ul> <li>0: Interrupt request disabled (initial value)</li> <li>1: Interrupt request enabled</li> </ul>             |
| IMR6                                 | Bus off interrupt mask                                                                                    | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled<br>(initial value)                                                                                                                                       | BOEIE        | Bus-off entry<br>interrupt<br>enable bit                 | <ul> <li>0: Interrupt request disabled (initial value)</li> <li>1: Interrupt request enabled</li> </ul>             |
| IMR7                                 | Overload frame mask                                                                                       | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul>                                                                                                          | OLIE         | Overload<br>frame<br>transmit<br>interrupt<br>enable bit | <ul> <li>0: Interrupt request<br/>disabled (initial<br/>value)</li> <li>1: Interrupt request<br/>enabled</li> </ul> |
| IMR9                                 | Message<br>overrun/overwrite<br>interrupt mask                                                            | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled<br/>(initial value)</li> </ul>                                                                                                          | ORIE         | Overrun<br>interrupt<br>enable bit                       | <ul> <li>0: Interrupt request disabled (initial value)</li> <li>1: Interrupt request enabled</li> </ul>             |
| Mailbox in<br>MBIMR1)                | terrupt mask register 0,                                                                                  | 1 (MBIMR0,                                                                                                                                                                                                                   | Mailbox ii   | nterrupt enable                                          | register (MIER)                                                                                                     |
| MBIMR0<br>[15:0]<br>MBIMR1<br>[15:0] | Mailbox interrupt<br>mask                                                                                 | <ul><li>0: Interrupt enabled</li><li>1: Interrupt disabled<br/>(initial value)</li></ul>                                                                                                                                     | MB<br>[31:0] | Interrupt<br>enable bits                                 | <ul><li>0: Interrupt disabled<br/>(initial value)</li><li>1: Interrupt enabled</li></ul>                            |



The interrupt controller specifications differ on the H8SX/1720S Group and RX65N Group. To control generation of interrupts on the RX65N Group it is necessary to make enable/disable settings for each interrupt in the interrupt controller. For details of the interrupt controller, refer to RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590).

The CAN interrupts on the RX65N Group are listed below.

[Software configurable interrupt B]

CANi reception complete interrupt (mailboxes 0 to 31) [RXMi]

CANi transmission complete interrupt (mailboxes 0 to 31) [TXMi]

CANi receive FIFO interrupt [RXFi]

CANi transmit FIFO interrupt [TXFi]

[Group BE0 interrupts]

CANi error interrupts [ERSi] (error interrupt sources)

- Bus error
- Error-warning
- Error-passive
- Bus-off entry
- Bus-off recovery
- Receive overrun
- Overload frame transmission
- Bus lock



## 2.8 Details of Settings for Filtering Using Receive Message Identifier

| Table 2.9 | H8SX/1720S (RCAN-TL1) and RX65N (CAN) Settings for Filtering Using Receive Message |
|-----------|------------------------------------------------------------------------------------|
|           | Identifier                                                                         |

| H8SX/1720S (F                                 | RCAN-TL1)                                                            |                                                                                                                                    | RX65N (CAN)                         |                      |                                                                                                                                                                                                              |  |
|-----------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                                        | Bit Name                                                             | Function                                                                                                                           | Symbol                              | Bit Name             | Function                                                                                                                                                                                                     |  |
|                                               | ce filter masks                                                      | (LAFML and LAFMH)                                                                                                                  | Mask register k (MKRk) (k = 0 to 7) |                      |                                                                                                                                                                                                              |  |
| STDID_LAFM<br>[10:0]                          | Filter mask<br>bits for the<br>CAN base<br>identifier<br>bits        | 0: Corresponding<br>bits are compared<br>1: Corresponding<br>bits are not<br>compared<br>Note:<br>Initial values are<br>undefined. | SID[10:0]                           | Standard ID<br>bits  | 0: Corresponding<br>bits are not<br>compared<br>1: Corresponding<br>bits are<br>compared<br>Notes:<br>The bit functions are<br>the opposite of those<br>on the RCAN-TL1.<br>Initial values are<br>undefined. |  |
| EXTID_LAFM<br>[17:16]<br>EXTID_LAFM<br>[15:0] | Filter mask<br>bits for the<br>CAN<br>Extended<br>identifier<br>bits | 0: Corresponding<br>bits are compared<br>1: Corresponding<br>bits are not<br>compared<br>Note:<br>Initial values are<br>undefined. | EID[17:0]                           | Extended ID<br>bits  | 0: Corresponding<br>bits are not<br>compared<br>1: Corresponding<br>bits are<br>compared<br>Notes:<br>The bit functions are<br>the opposite of those<br>on the RCAN-TL1.<br>Initial values are<br>undefined. |  |
| IDE_LAFM                                      | Filter mask<br>bit for the<br>CAN IDE bit                            | 0: Corresponding<br>IDE bits are valid<br>1: Corresponding<br>IDE bits are<br>invalid<br>Note:<br>Initial values are<br>undefined. |                                     |                      |                                                                                                                                                                                                              |  |
|                                               |                                                                      |                                                                                                                                    | Mask invalid r                      | egister (MKIVL       | R)                                                                                                                                                                                                           |  |
|                                               |                                                                      |                                                                                                                                    | MB[31:0]                            | Mask invalid<br>bits | <ol> <li>Mask valid for<br/>corresponding<br/>mailbox</li> <li>Mask invalid for<br/>corresponding<br/>mailbox</li> <li>Note:<br/>Initial values are<br/>undefined.</li> </ol>                                |  |



## 2.9 Timer Control/Time Trigger Details

| Table 2.10 | Details on H8SX/1720S | (RCAN-TL1) and RX65N ( | CAN) Time Stamps and Time Triggers |
|------------|-----------------------|------------------------|------------------------------------|
|------------|-----------------------|------------------------|------------------------------------|

| H8SX/1720         | S (RCAN-TL1)                            |                                                                                                                                                                                          | RX65N (CAN) |                                        |                                                                                                                                |  |  |
|-------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol            | Bit Name                                | Function                                                                                                                                                                                 | Symbol      | Bit Name                               | Function                                                                                                                       |  |  |
| Time trigge       | r control register                      | 0 (TTCR0)                                                                                                                                                                                | Control reg | ister (CTLR)                           |                                                                                                                                |  |  |
| TCR15             | Enable Timer                            | <ol> <li>Clear the counter<br/>(TCNTR) and cycle<br/>counter (CCR) and<br/>stop counting</li> <li>Start counting</li> </ol>                                                              |             |                                        | Note: Start counting<br>will transition to normal<br>operating mode.<br>Stop will transition to<br>sleep mode or halt<br>mode. |  |  |
|                   |                                         |                                                                                                                                                                                          | TSRC        | Time stamp<br>counter reset<br>command | <ul><li>0: Do not reset</li><li>1: Reset</li></ul>                                                                             |  |  |
| TCR14             | TimeStamp<br>value                      | <ul><li>0: Use CYCTR for<br/>time stamp</li><li>1: Use CCR+CYCTR<br/>for time stamp</li></ul>                                                                                            |             |                                        |                                                                                                                                |  |  |
| TCR13             | Cancellation<br>by TCMR2                | <ul> <li>0: Transmission<br/>cancellation by<br/>compare match is<br/>disabled</li> <li>1: Transmission<br/>cancellation by<br/>compare match is<br/>enabled</li> </ul>                  |             |                                        |                                                                                                                                |  |  |
| TCR12             | TCMR2<br>compare<br>match enable        | <ul><li>0: Compare match<br/>disabled</li><li>1: Compare match<br/>enabled</li></ul>                                                                                                     | _           | _                                      |                                                                                                                                |  |  |
| TCR11             | TCMR1<br>compare<br>match enable        | <ul><li>0: Compare match<br/>disabled</li><li>1: Compare match<br/>enabled</li></ul>                                                                                                     |             |                                        |                                                                                                                                |  |  |
| TCR10             | TCMR0<br>compare<br>match enable        | <ol> <li>Compare match<br/>disabled</li> <li>Compare match<br/>enabled</li> </ol>                                                                                                        |             |                                        |                                                                                                                                |  |  |
| TCR6              | Timer clear-<br>set control by<br>TCMR0 | <ol> <li>Counting is not<br/>cleared by<br/>compare match</li> <li>Counting is cleared<br/>by compare match</li> </ol>                                                                   |             |                                        |                                                                                                                                |  |  |
| TPSC5 to<br>TPSC0 | Timer<br>prescaler                      | Division ratio of 2<br>x (setting value P + 1)<br>Notes: The initial<br>value is 0 (division by<br>1)<br>Notes: Valid in event<br>trigger mode<br>Fixed to 1-bit timing in<br>TTCAN mode | TSPS[1:0]   | Time stamp<br>prescaler<br>select bits | b1b0<br>0 0: Every bit time<br>0 1: Every 2-bit time<br>1 0: Every 4-bit time<br>1 1: Every 8-bit time                         |  |  |



#### 3. Differences between Mailboxes

Table 3.1 shows the Mailbox Structure of RX65N (CAN), and Table 3.2 to Table 3.7 show the mailbox structure of H8SX/1720S (RCAN-TL1). Items that only exist on one group are indicated in **red**.

| Register<br>Name | b7    | b6  | b5   | b4   | b3    | b2       | b1    | b0      | Access<br>Size <sup>*1</sup> | Field   |  |
|------------------|-------|-----|------|------|-------|----------|-------|---------|------------------------------|---------|--|
| MBj              | IDE*2 | RTR |      |      | Ş     | SID[10:6 | ]     |         | <mark>8</mark> /16/32        | Control |  |
| (j = 0 to 31)    |       |     | SID[ | 5:0] |       |          | EID[1 | 7:16]   |                              |         |  |
|                  |       |     |      | EID[ | 15:8] |          |       |         |                              |         |  |
|                  |       |     |      | EID[ | 7:0]  |          |       |         |                              |         |  |
|                  |       |     |      |      |       |          |       |         | 8/16/32                      |         |  |
|                  |       |     |      |      |       | DLC      | [3:0] |         |                              |         |  |
|                  |       |     |      | DAT  | TA0   |          |       |         | Data                         |         |  |
|                  |       |     |      | DAT  | TA1   |          |       |         |                              |         |  |
|                  | DATA2 |     |      |      |       |          |       | 8/16/32 |                              |         |  |
| DATA3            |       |     |      |      |       |          |       |         |                              |         |  |
|                  | DATA4 |     |      |      |       |          |       |         |                              |         |  |
|                  | DATA5 |     |      |      |       |          |       |         |                              |         |  |
|                  | DATA6 |     |      |      |       |          |       |         | 8/16/32                      |         |  |
|                  | DATA7 |     |      |      |       |          |       |         |                              |         |  |
| TSH              |       |     |      |      |       |          |       | Time    |                              |         |  |
|                  |       |     |      | TS   | SL    |          |       |         |                              | stamp   |  |

#### Table 3.1 Mailbox Structure of RX65N (CAN)

Note: 1. When accessing mailbox register j (MBj) (j = 0 to 31), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.

Note: 2. The IDE bit is enabled when the IDFM bit in CTLR register are mixed ID mode (10b). Write the IDE bits with 0 when the IDFM bits are not 10b. The value is 0 when it is read.



| Register<br>Name | b7           | b6                                  | b5     | b4      | b3     | b2      | b1      | b0              | Access<br>Size <sup>*1</sup> | Field     |  |  |
|------------------|--------------|-------------------------------------|--------|---------|--------|---------|---------|-----------------|------------------------------|-----------|--|--|
| MB0              | IDE          | RTR                                 | 0      |         | S      | TDID[10 | :6]     |                 | 16/32                        | Control 0 |  |  |
|                  |              |                                     | STDI   | D[5:0]  |        |         | EXTID   | [17:16]         |                              |           |  |  |
|                  |              |                                     |        | EXTID   | [15:8] |         |         |                 |                              |           |  |  |
|                  |              |                                     |        | EXTI    | D[7:0] |         |         |                 |                              |           |  |  |
|                  | IDE_<br>LAFM | 0                                   | 0      |         | STDI   | D_LAFN  | 1[10:6] |                 | 16/32                        | LAFM      |  |  |
|                  |              | S                                   | TDID_L | AFM[5:0 | )]     |         |         | [ID_<br>[17:16] | •                            |           |  |  |
|                  |              | EXTID_LAFM[15:8]<br>EXTID_LAFM[7:0] |        |         |        |         |         |                 |                              |           |  |  |
|                  |              | MSG_DATA_0                          |        |         |        |         |         |                 | 8/16/32                      | Data      |  |  |
|                  |              | MSG_DATA_1                          |        |         |        |         |         |                 |                              |           |  |  |
|                  |              | MSG_DATA_2                          |        |         |        |         |         |                 |                              |           |  |  |
|                  |              | MSG_DATA_3                          |        |         |        |         |         |                 |                              |           |  |  |
|                  |              | MSG_DATA_4                          |        |         |        |         |         |                 | 8/16/32                      |           |  |  |
|                  |              | MSG_DATA_5                          |        |         |        |         |         |                 |                              |           |  |  |
|                  |              | MSG_DATA_6                          |        |         |        |         |         |                 |                              |           |  |  |
|                  |              |                                     |        | MSG_D   |        |         |         | -               |                              |           |  |  |
|                  | 0            | 0                                   | NMC    | 0       | 0      |         | MBC[2:0 | 1               | 8/16                         | Control 1 |  |  |
|                  | 0            | 0                                   | 0      | 0       |        | DLC     | ;[3:0]  |                 |                              |           |  |  |
|                  |              | Time Stamp[15:8]                    |        |         |        |         |         |                 | 16                           | Time      |  |  |
|                  |              | Time Stamp[7:0]                     |        |         |        |         |         |                 |                              | stamp     |  |  |

| Table 3.2 | Mailbox Structure of H8SX/1720S (RCAN-TL1) (MB0 for Reception) |
|-----------|----------------------------------------------------------------|
|-----------|----------------------------------------------------------------|

Note: 1. When accessing mailbox (MB0), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.



| Register      |            |     |        |          |          |          |         |         | Access         |           |  |  |
|---------------|------------|-----|--------|----------|----------|----------|---------|---------|----------------|-----------|--|--|
| Name          | b7         | b6  | b5     | b4       | b3       | b2       | b1      | b0      | Size*1         | Field     |  |  |
| MBi           | IDE        | RTR | 0      |          | ST       | DID[10   | 6]      | 1       | 16/32          | Control 0 |  |  |
| (i = 1 to 15) |            |     | STDI   | D[5:0]   |          |          | EXTID   | [17:16] |                |           |  |  |
|               |            |     |        | EXTIC    | 0[15:8]  |          |         |         |                |           |  |  |
|               |            |     |        | EXTI     | D[7:0]   |          |         |         |                |           |  |  |
|               | IDE_       | 0   | 0      |          | STDIE    | D_LAFM   | [10:6]  |         | 16/32          | LAFM      |  |  |
|               | LAFM       |     |        |          |          |          |         |         | -              |           |  |  |
|               |            | 8   | TDID_L |          | [נ       |          |         |         |                |           |  |  |
|               |            |     |        |          | AFM[15:8 | 01       | LAFIN   | [17:16] |                |           |  |  |
|               |            |     |        |          | AFM[7:0  | -        |         |         | -              |           |  |  |
|               |            |     |        |          | DATA_0   | <u> </u> |         |         | 8/16/32        | Data      |  |  |
|               |            |     |        |          | DATA_1   |          |         |         | 0,10,02        | Dala      |  |  |
|               |            |     |        |          | DATA_2   |          |         |         | -              |           |  |  |
|               |            |     |        | MSG_D    | DATA_3   |          |         |         |                |           |  |  |
|               |            |     |        | MSG_D    | DATA_4   |          |         |         | 8/16/32        |           |  |  |
|               |            |     |        |          | DATA_5   |          |         |         |                |           |  |  |
|               |            |     |        |          | DATA_6   |          |         |         |                |           |  |  |
|               | MSG_DATA_7 |     |        |          |          |          |         |         |                |           |  |  |
|               | 0          | 0   | NMC    | ATX      | DART     |          | MBC[2:0 | ]       | 8/16 Control 1 |           |  |  |
|               | 0          | 0   | 0      | 0        |          | DLC      | [3:0]   |         |                |           |  |  |
|               |            |     | Т      | ime Sta  | mp[15:8  | ]        |         |         | 16             | Time      |  |  |
|               |            |     | -      | Time Sta | amp[7:0] |          |         |         |                | stamp     |  |  |

| Table 3.3 | Mailbox Structure of H8SX/1720S (RCAN-TL1) (MB1 to MB15) |
|-----------|----------------------------------------------------------|
|-----------|----------------------------------------------------------|

Note: 1. When accessing mailbox (MBi) (i = 1 to 15), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.



| Register   |              |                 |         |         |                  |        |         |         | Access |           |
|------------|--------------|-----------------|---------|---------|------------------|--------|---------|---------|--------|-----------|
| Name       | b7           | b6              | b5      | b4      | b3               | b2     | b1      | b0      | Size*1 | Field     |
| MBi        | IDE          | RTR             | 0       |         | ST               | DID[10 | :6]     | •       | 16/32  | Control 0 |
| (i = 16 to |              |                 | STDI    | D[5:0]  |                  |        | EXTID   | [17:16] |        |           |
| 23)        |              |                 |         | EXTIC   | 0[15:8]          |        |         |         |        |           |
|            |              |                 |         | EXTI    | D[7:0]           |        |         |         |        |           |
|            | IDE_<br>LAFM | 0               | 0       |         | STDIE            | D_LAFM | [10:6]  |         | 16/32  | LAFM      |
|            |              | S               | TDID_L  | AFM[5:0 | )]               |        | EXT     | ΓID_    |        |           |
|            |              |                 |         |         |                  |        |         |         |        |           |
|            |              |                 |         |         |                  |        |         |         |        |           |
|            |              | EXTID_LAFM[7:0] |         |         |                  |        |         |         |        |           |
|            |              |                 | 8/16/32 | Data    |                  |        |         |         |        |           |
|            |              |                 |         |         |                  |        |         |         |        |           |
|            |              |                 |         |         |                  |        |         |         |        |           |
|            |              |                 |         |         |                  |        |         |         |        |           |
|            |              |                 | 8/16/32 |         |                  |        |         |         |        |           |
|            |              |                 |         |         | DATA_5<br>DATA_6 |        |         |         | -      |           |
|            |              |                 | -       |         |                  |        |         |         |        |           |
|            |              | -               |         |         | DATA_7           |        |         |         |        |           |
|            | 0            | 0               | NMC     | ATX     | DART             |        | MBC[2:0 | )]      | 8/16   | Control 1 |
|            | 0            | 0               | 0       | 0       |                  | DLC    | [3:0]   |         |        |           |
|            |              |                 |         |         |                  |        |         |         |        |           |

Note: 1. When accessing mailbox (MBi) (i = 16 to 23), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.



| Register<br>Name | b7           | b6                           | b5      | b4        | b3                  | b2      | b1      | b0      | Access<br>Size <sup>*1</sup> | Field           |
|------------------|--------------|------------------------------|---------|-----------|---------------------|---------|---------|---------|------------------------------|-----------------|
| MBi              | IDE          | RTR                          | 0       |           |                     | DID[10: |         |         | 16/32                        | Control 0       |
| (i = 24 to       |              |                              | STDI    | D[5:0]    | •                   |         |         | [17:16] |                              |                 |
| 29)              |              |                              |         |           | 0[15:8]             |         |         |         |                              |                 |
|                  |              |                              |         |           | D[7:0]              |         |         |         |                              |                 |
|                  | IDE_<br>LAFM | 0                            | 0       |           |                     | D_LAFM  | [10:6]  |         | 16/32                        | LAFM            |
|                  |              | S                            |         |           |                     |         |         |         |                              |                 |
|                  |              |                              |         |           | AFM[15:8<br>AFM[7:0 | -       |         |         |                              |                 |
|                  |              |                              | 8/16/32 | Data      |                     |         |         |         |                              |                 |
|                  |              |                              |         | MSG_D     | DATA_1              |         |         |         |                              |                 |
|                  |              |                              |         |           |                     |         |         |         |                              |                 |
|                  |              | MSG_DATA_3                   |         |           |                     |         |         |         |                              |                 |
|                  |              | MSG_DATA_4<br>MSG_DATA_5     |         |           |                     |         |         |         |                              |                 |
|                  |              |                              | -       |           |                     |         |         |         |                              |                 |
|                  |              |                              |         | _         | DATA_6<br>DATA_7    |         |         |         |                              |                 |
|                  |              | 1                            |         |           |                     |         |         |         |                              |                 |
|                  | 0            | 0                            | NMC     | ATX       | DART                |         | MBC[2:0 | ]       | 8/16                         | Control 1       |
|                  | 0            | 0 0 0 0 DLC[3:0]             |         |           |                     |         |         |         |                              |                 |
|                  |              |                              | —       |           |                     |         |         |         |                              |                 |
|                  |              |                              |         |           |                     |         |         |         |                              |                 |
|                  |              | Tx-trigger time (TTT) [15:8] |         |           |                     |         |         |         |                              | Trigger<br>time |
|                  |              |                              | Tx-tr   | igger tim | ne (TTT)            |         |         |         |                              |                 |
|                  | TTW          | [1:0]                        |         | -         | Off                 | set     |         |         | 16                           | TT control      |
|                  | 0            | 0                            | 0       | 0         | 0                   | R       | ep_Fact | or      |                              |                 |

| Table 3.5 | Mailbox Structure of H8SX/1720S (RCAN-TL1) (MB24 to MB29) |
|-----------|-----------------------------------------------------------|
|-----------|-----------------------------------------------------------|

Note: 1. When accessing mailbox (MBi) (i = 24 to 29), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.



| Register<br>Name | b7           | b6                       | b5           | b4        | b3        | b2        | b1       | b0    | Access<br>Size* <sup>1</sup> | Field     |
|------------------|--------------|--------------------------|--------------|-----------|-----------|-----------|----------|-------|------------------------------|-----------|
| MB30             | IDE          | IDE RTR 0 STDID[10:6]    |              |           |           |           |          |       | 16/32                        | Control 0 |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              | EXTID     | [15:8]    |           |          |       |                              |           |
|                  |              |                          |              | EXTI      | D[7:0]    |           |          |       |                              |           |
|                  | IDE_<br>LAFM | 0                        | 0            |           | STDI      | D_LAFN    |          | 16/32 | LAFM                         |           |
|                  |              | S                        |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          | 8/16/32 Data | Data      |           |           |          |       |                              |           |
|                  |              | MSG_DATA_1<br>MSG_DATA_2 |              |           |           |           |          |       |                              |           |
|                  |              |                          | 8/16/32      |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  |              |                          |              |           |           |           |          |       |                              |           |
|                  | 0            | 0                        | NMC          | ATX       | DART      |           | MBC[2:0  | )]    | 8/16                         | Control 1 |
|                  | 0            | 0                        | 0            | 0         |           | DLC       | [3:0]    |       |                              |           |
|                  |              | Time                     | Stamp        | [15:8] (T | CNTR v    | alue at S | SOF)     |       | 16                           | Time      |
|                  |              | Time                     | e Stamp      | [7:0] (T  | CNTR va   | alue at S | OF)      |       |                              | stamp     |
|                  |              |                          |              |           | s time re |           | ,        |       | 16                           | Trigger   |
|                  |              |                          | <b>·</b>     | . ,       | as time r |           | <u> </u> |       |                              | time      |

| Table 3.6 | Mailbox Structure of H8SX/1720S (RCAN-TL1) (MB30) |
|-----------|---------------------------------------------------|
|-----------|---------------------------------------------------|

Note: 1. When accessing mailbox (MB30), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.



| Register |      |             |         |           |         |           |         |         | Access |           |  |  |  |
|----------|------|-------------|---------|-----------|---------|-----------|---------|---------|--------|-----------|--|--|--|
| Name     | b7   | b6          | b5      | b4        | b3      | b2        | b1      | b0      | Size*1 | Field     |  |  |  |
| MB31     | IDE  | RTR         | 0       |           | ST      | DID[10:   | -       |         | 16/32  | Control 0 |  |  |  |
|          |      |             | STDI    | D[5:0]    |         |           | EXTID   | [17:16] |        |           |  |  |  |
|          |      |             |         | EXTID     | )[15:8] |           |         |         |        |           |  |  |  |
|          |      |             |         | EXTII     | D[7:0]  |           |         |         |        |           |  |  |  |
|          | IDE_ | 0           | 0       |           | STDIE   | D_LAFM    | [10:6]  |         | 16/32  | LAFM      |  |  |  |
|          | LAFM |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      | S           | TDID_L  | AFM[5:0   | )]      |           | EXT     | ΓID_    |        |           |  |  |  |
|          |      | LAFM[17:16] |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             | 8/16/32 | Data      |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             | 8/16/32 |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          |      |             |         |           |         |           |         |         |        |           |  |  |  |
|          | 0    | 0           | NMC     | ATX       | DART    | I         | MBC[2:0 | )]      | 8/16   | Control 1 |  |  |  |
|          | 0    | 0           | 0       | 0         |         | DLC       | [3:0]   |         | 1      |           |  |  |  |
|          |      | Time        | Stamp   | [15:8] (T | CNTR v  | alue at S | SOF)    |         | 16     | Time      |  |  |  |
|          |      | Time        | e Stamp | [7:0] (T  | CNTR va | lue at S  | OF)     |         |        | stamp     |  |  |  |

| Table 3.7 | Mailbox Structure of H8SX/1720S (RCAN-TL1) (MB31) |
|-----------|---------------------------------------------------|
|-----------|---------------------------------------------------|

Note: 1. When accessing mailbox (MB31), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.



## 4. Other Differences

#### 4.1 Sleep Mode Setting Procedure

The procedures for entering and clearing sleep mode differ between the H8SX/1720S (RCAN-TL1) and RX65N (CAN). The sleep mode setting procedure on each device is shown below. For more information on detailed differences, refer to the User's Manual: Hardware of each device.



Figure 4.1 Sleep Mode Setting Procedure on H8SX/1720S (RCAN-TL1) and RX65N (CAN)



## 4.2 Initialization by CAN Reset

The register initialization operation and transition timing after a CAN software reset differ between the H8SX/1720S (RCAN-TL1) and RX65N (CAN). Table 4.1 lists the register initialization operation and transition timing differences between the two devices.

| Table 4.1 | <b>Register Initialization</b> | <b>Operation and</b> | Transition Timi | ng after CAN | Software Reset |
|-----------|--------------------------------|----------------------|-----------------|--------------|----------------|
|-----------|--------------------------------|----------------------|-----------------|--------------|----------------|

| Item                       | H8SX/1720S (RCAN-TL1)                                                                      | RX65N (CAN)                                                                                                                                                                                                                                                                          |
|----------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>initialization | All registers except MCR0 bit are<br>initialized<br>(Except mailbox data allocated in RAM) | The following registers are initialized and<br>the initialized state while in reset mode is<br>retained:<br>MCTLj, STR (except SLPST and TFST<br>flags), EIFR, RECR, TECR, TSR, MSSR,<br>MSMR, RFCR, TFCR, TCR, and ECSR<br>(except EDPM bit)                                        |
| Transition timing          | Transition to reset operation immediately<br>after setting MCR0 bit to 1                   | After the CTLR.CANM[1:0] bits are set to<br>01b, transition occurs after message<br>transmission finishes (without waiting for<br>reception to complete).<br>[Forcible transition]<br>Transition to reset mode occurs<br>immediately when the CTLR.CANM[1:0]<br>bits are set to 11b. |

#### 4.3 Endianness

The RX Family supports both littleendian and bigendian byte order. The H8SX Family supports bigendian byte order only.

For details of endian settings for the RX Family, refer to the User's Manual: Hardware of the specific RX Family device.



## 5. Related Documents

Related documents are listed below. Consult them in conjunction with this application note.

Application Notes

- RX Family Using the CAN (R01AN1448)
- RX65N/RX651 Group, RX230/RX231 Group Points of Difference Between RX65N Group and RX231 Group (R01AN3377)

User's Manuals

- H8SX/1720S Group User's Manual: Hardware (R01UH0370)
- RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590)



## **Revision History**

|      |           | Descripti | Description          |  |
|------|-----------|-----------|----------------------|--|
| Rev. | Date      | Page      | Summary              |  |
| 1.00 | Sep.30.19 |           | First edition issued |  |
|      |           |           |                      |  |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
   "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home
  - Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>.

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.