

## RL78/G12

Timer Array Unit (PWM Output)

# APPLICATION NOTE

R01AN1373EJ0100 Rev. 1.00 Mar.01, 2013

## Introduction

This application note describes the PWM output function of the timer array unit (TAU). This unit changes the PWM output duty ratio and inverts the LED indication at 500 ms intervals.

## **Target Device**

RL78/G12

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.



## Contents

| 1.   | Specifications                                       | . 3 |
|------|------------------------------------------------------|-----|
| 2.   | Operation Check Conditions                           | . 5 |
| 3.   | Related Application Note                             | . 5 |
| 4.   | Description of the Hardware                          |     |
| 4.1  | Hardware Configuration Example                       |     |
| 4.2  | List of Pins to be Used                              | . 6 |
| 5.   | Description of the Software                          |     |
| 5.1  | Operation Outline                                    | .7  |
| 5.2  | List of Option Byte Settings                         | . 8 |
| 5.3  | List of Constant                                     | . 8 |
| 5.4  | List of Variables                                    | . 8 |
| 5.5  | List of Functions (Subroutines)                      | . 8 |
| 5.6  | Function (Subroutine) Specifications                 | . 9 |
| 5.7  | Flowcharts                                           | 10  |
| 5.7. | 1 CPU Initialization Function                        | 11  |
| 5.7. | 2 I/O Port Setup                                     | 12  |
| 5.7. | 3 Clock Generation Circuit Setup                     | 13  |
| 5.7. | 4 Timer Array Unit Setup                             | 14  |
| 5.7. | 5 Main Processing                                    | 27  |
| 5.7. | 6 Timer Array Unit Startup                           | 28  |
| 5.7. | 7 INTTM0 Interrupt Processing                        | 31  |
| 6.   | Sample Code                                          | 32  |
| 7.   | Documents for Reference                              | 32  |
| Revi | sion Record                                          | 33  |
| Gene | eral Precautions in the Handling of MPU/MCU Products | 34  |



## 1. Specifications

This application note describes the PWM output function which is realized using channel 0 as the master and channel 1 as the slave in simultaneous channel operation mode. The brightness of the LEDs is controlled by connecting the PWM output to LED2 (for PWM output). Timing signals with fixed cycle time (500 ms) are created by counting the number of timer interrupts (INTTM00) generated by channel 0. Using these timing signals, the duty ratio of the PWM output is changed and the output of LED1 (for updating) is inverted.

Table 1.1 shows the required peripheral function and its use. Figure 1.1 presents an overview of the PWM output operation. Table 1.2 shows the relation between PWM output duty ratios and LED brightnesses. Figure 1.2 is a simplified timing chart which summarizes the PWM output operation.

Table 1.1

| Peripheral function | Use                                                                                                                                     |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Timer array unit 0  | This unit is used to realize the PWM function by operating channel 0 and channel 1 together and deliver a PWM output from the TO01 pin. |

**Required Peripheral Function and Its Use** 



Figure 1.1 Overview of PWM Output Operation

| Table 1.2 | Relation between PWM Output Duty Ratios and LED Brightnesses |
|-----------|--------------------------------------------------------------|
|-----------|--------------------------------------------------------------|

| Duty ratio | LED2 brightness |
|------------|-----------------|
| 10%        | 90%             |
| 30%        | 70%             |
| 50%        | 50%             |
| 70%        | 30%             |
| 90%        | 10%             |





Figure 1.2 Simplified Timing Chart for PWM Output Operation



## 2. Operation Check Conditions

The sample code described in this application note has been checked under the conditions listed in the table below.

| Item                                  | Description                                                                                                                                           |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Microcontroller used                  | RL78/G12 (R5F1026A)                                                                                                                                   |
| Operating frequency                   | <ul> <li>High-speed on-chip oscillator (HOCO) clock: 24 MHz</li> <li>CPU/peripheral hardware clock: 24 MHz</li> </ul>                                 |
| Operating voltage                     | 5.0 V (Operation is possible over a voltage range of 2.9 V to 5.5 V.)<br>LVD operation ( $V_{LVI}$ ): Reset mode which uses 2.81 V (2.76 V to 2.87 V) |
| Integrated development<br>environment | CubeSuite+ V1.01.00 from Renesas Electronics Corp.                                                                                                    |
| Assembler                             | RA78K0R V1.50 from Renesas Electronics Corp.                                                                                                          |
| Board to be used                      | RL78/G12 target board (QB-R5F1026A-TB)                                                                                                                |

| Table 2.1 | <b>Operation Check Conditions</b> |
|-----------|-----------------------------------|
|-----------|-----------------------------------|

## 3. Related Application Note

The application notes that are related to this application note are listed below for reference.

RL78/G12 Initialization (R01AN1030E) Application Note



## 4. Description of the Hardware

## 4.1 Hardware Configuration Example

Figure 4.1 shows an example of the hardware configuration used for this application note.



Figure 4.1 Hardware Configuration

- Notes: 1. For 20-pin and 24-pin products. P16/TO01 for 30-pin products.
  - 2. Only for 30-pin products.
- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVI}$ ) that is specified as LVD.

## 4.2 List of Pins to be Used

Table 4.1 lists the pins to be used and their functions.

| Pin Name      | I/O    | Description                      |  |
|---------------|--------|----------------------------------|--|
| P14/TO01 Note | Output | PWM output (LED2) port           |  |
| P13           | Output | Output port for LED1 indications |  |

Table 4.1 Pins to be Used and Their Functions

Note: For 20-pin and 24-pin products. P16/TO01 for 30-pin products.

Caution: The products to be exemplified hereafter are 20-pin products, unless it is explicitly stated otherwise.



## 5. Description of the Software

## 5.1 Operation Outline

The sample program covered in this application note implements PWM by operating channel 0 and channel 1 together, and delivers a PWM output from P14/TO01.

Also, this program detects 250 timer interrupts (INTTM00) with 2-ms cycle time which are generated by channel 0. Then, it changes the PWM output duty ratio and inverts the LED indication at 500 ms intervals.

(1) Initialize the TAU.

<Conditions for setting>

- Set the P14/TO01 pin to a PWM output.
- Set TAU0 channel 0 to 2-ms cycle interval timer mode. Note 1
- Set TAU0 channel 1 to one-count mode.
- Initialize the duty ratio of the PWM output to 10 %. <sup>Note 2</sup>
- Use timer interrupts (INTTM00) from timer channel 0.
- (2) Operation starts when both the operation enable trigger bits for TAU0 channel 0 and channel 1 are set to 1 simultaneously. The sample program executes a HALT instruction to wait for a timer interrupt (INTTM00) from channel 0.
- (3) After the start of timer operation, channel 0 generates a timer interrupt (INTTM00) at 2 ms intervals.
- (4) When the HALT mode is canceled by a timer interrupt (INTTM00) from channel 0, the sample program starts counting the number of INTTM00 interrupts generated. After channel 0 has generated 250 timer interrupts (i.e., after 500 ms), the sample program updates the channel 1 count value and changes the duty ratio. This duty ratio is increased from 10% to 90% (10% → 30% → 50% → 70% → 90%). It is incremented by 20% each time the number of channel 0 timer interrupts (INTTM00) generated reaches 250 <sup>Note 3</sup>. (Thus, it is incremented at 500 ms intervals) It is reset to 10% after the duty ratio to be set next exceeds 100%. <sup>Note 2</sup>
- (5) After processing timer interrupts (INTTM00) from channel 0, the sample program executes another HALT instruction and waits for the next timer interrupt (INTTM00) from channel 0.
- Notes. 1: Constant INTERVAL is defined as 2 (ms) at initial setting (r\_init.asm).
  - 2. Constant INITIAL is defined as 10 (%) at initial setting (r\_init.asm).
  - 3. Constant INCREMENT is defined as 20 (%) at initial setting (r\_init.asm).



## 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

| Address | Value     | Description                                              |
|---------|-----------|----------------------------------------------------------|
| 000C0H  | 01101110B | Disables the watchdog timer.                             |
|         |           | (Stops counting after the release from the reset state.) |
| 000C1H  | 01111111B | LVD reset mode, 2.81 V (2.76 to 2.87 V)                  |
| 000C2H  | 11100000B | HS mode, HOCO: 24 MHz                                    |
| 000C3H  | 10000101B | Enables the on-chip debugger.                            |

#### Table 5.1 Option Byte Settings

## 5.3 List of Constant

Table 5.2 lists the constants that are used in this sample program.

| Constant  | Setting                    | Description                                                      |
|-----------|----------------------------|------------------------------------------------------------------|
| INTERVAL  | 2                          | Cycle of PWM output in units of ms                               |
| INITIAL   | 10                         | Duty ratio of PWM in units of percent                            |
| INCREMENT | 20                         | Increment in duty ratio of PWM in units of percent               |
| PERIOD    | 24000 * INTERVAL           | Number of clocks corresponding to duty ratio of PWM              |
| INCDATA   | (PERIOD / 100) * INCREMENT | Number of clocks corresponding to increment in duty ratio of PWM |
| INITDATA  | (PERIOD / 100) * INITIAL   | TDR01 setting for a 10% duty ratio                               |

#### Table 5.2 Constant for the Sample Program

## 5.4 List of Variables

Table 5.3 lists the variables that are used in this sample program.

| Variable Name | Outline                                                                                     |
|---------------|---------------------------------------------------------------------------------------------|
| RTMCNT        | Used to detect an elapse of 500 ms by counting occurrence of INTTM00 at an interval of 2 ms |

## 5.5 List of Functions (Subroutines)

Table 5.4 lists the functions (subroutines) that are used in this sample program.

#### Table 5.4Functions (Subroutines)

| Function  | Outline                                   |
|-----------|-------------------------------------------|
| SSTARTPWM | Timer array unit start processing         |
| INTTM00   | TAU0 channel 0 timer interrupt processing |



## 5.6 Function (Subroutine) Specifications

This section describes the specifications for the functions that are used in this sample program.

#### [Function Name] SSTARTPWM

| -            |                                                                                                 |
|--------------|-------------------------------------------------------------------------------------------------|
| Synopsis     | TAU0 channel 0 start processing                                                                 |
| Explanation  | This function starts count operation of channels 0 and 1 and unmasks TAU0 channel 0 interrupts. |
| Arguments    | None                                                                                            |
| Return value | None                                                                                            |
| Remarks      | None                                                                                            |
|              |                                                                                                 |

#### [Function Name] INTTM00

| Synopsis     | Channel 0 timer interrupt processing                                                                                                                                                               |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Explanation  | This function counts the number of INTTM00 interrupts generated. Each time the count reaches 250, it updates the duty ratio of a PWM output. (Thus, it updates the duty ratio at 500-ms intervals) |
| Arguments    | None                                                                                                                                                                                               |
| Return value | None                                                                                                                                                                                               |
| Remarks      | None                                                                                                                                                                                               |



## 5.7 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow



## 5.7.1 CPU Initialization Function

Figure 5.2 shows the flowchart for the CPU initialization function.



Figure 5.2 CPU Initialization Function



### 5.7.2 I/O Port Setup

Figure 5.3 shows the flowchart for setting up the I/O ports.



Figure 5.3 I/O Port Setup

- Note: Refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E) for the configuration of the unused ports.
- Caution: Provide proper treatment for unused pins so that their electrical specifications are observed. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via a separate resistor.

Setting up the LED pin to indicate updating of the duty ratio

• Port mode register (PM1)

Select I/O mode for PM10.

Symbol: PM1

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 |
| х    | х    | х    | х    | х    | х    | х    | 0    |

Bit 0

| PM10 | PM10 I/O mode selection        |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |



## 5.7.3 Clock Generation Circuit Setup

Figure 5.4 shows the flowchart for clock generation circuit setup.



Figure 5.4 Clock Generation Circuit Setup

Caution: For details on the procedure for setting up the clock generation circuit (SINICLK), refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E).



## 5.7.4 Timer Array Unit Setup

Figures 5.5 shows the flowcharts for setting up the timer array unit.



Figure 5.5 Timer Array Unit Setup (1/2)





Figure 5.5 Timer Array Unit Setup (2/2)



Starting clock signal supply to the timer array unit 0

• Peripheral enable register 0 (PER0) Start clock signal supply to the timer array unit 0.

Symbol: PER0

| 7     | 6 | 5     | 4              | 3      | 2      | 1 | 0      |
|-------|---|-------|----------------|--------|--------|---|--------|
| TMKAE | 0 | ADCEN | <b>IICA0EN</b> | SAU1EN | SAU0EN | 0 | TAU0EN |
| х     | х | х     | х              | х      | х      | 0 | 1      |

Bit 0

| TAU0EN | Control of timer array unit 0 input clock supply |
|--------|--------------------------------------------------|
| 0      | Stops input clock supply.                        |
| 1      | Enables input clock supply.                      |

Symbol: TPS0

| <br>15 | 14 | 13         | 12         | 11 | 10 | 9          | 8          | 7          | 6 | 5 | 4 | 3 | 2          | 1          | 0          |
|--------|----|------------|------------|----|----|------------|------------|------------|---|---|---|---|------------|------------|------------|
| 0      | 0  | PRS<br>031 | PRS<br>030 | 0  | 0  | PRS<br>021 | PRS<br>020 | PRS<br>013 |   |   |   |   | PRS<br>002 | PRS<br>001 | PRS<br>000 |
| х      | х  | х          | х          | х  | х  | х          | х          | х          | х | х | х | 0 | 0          | 0          | 0          |

Bits 3 to 0

|            | 000        |            |            |                                   | Sele                        | ction of oper               | ration clock (               | (CK00)                       |                              |
|------------|------------|------------|------------|-----------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|------------------------------|
| PRS<br>003 | PRS<br>002 | PRS<br>001 | PRS<br>000 |                                   | f <sub>CLK</sub> =<br>2 MHz | f <sub>CLK</sub> =<br>5 MHz | f <sub>CLK</sub> =<br>10 MHz | f <sub>CLK</sub> =<br>20 MHz | f <sub>CLK</sub> =<br>24 MHz |
| 0          | 0          | 0          | 0          | fclк                              | 2 MHz                       | 5 MHz                       | 10 MHz                       | 20 MHz                       | 24 MHz                       |
| 0          | 0          | 0          | 1          | f <sub>CLK</sub> /2               | 1 MHz                       | 2.5 MHz                     | 5 MHz                        | 10 MHz                       | 12 MHz                       |
| 0          | 0          | 1          | 0          | $f_{CLK}/2^2$                     | 500 kHz                     | 1.25 MHz                    | 2.5 MHz                      | 5 MHz                        | 6 MHz                        |
| 0          | 0          | 1          | 1          | f <sub>CLK</sub> /2 <sup>3</sup>  | 250 kHz                     | 625 kHz                     | 1.25 MHz                     | 2.5 MHz                      | 3 MHz                        |
| 0          | 1          | 0          | 0          | $f_{CLK}/2^4$                     | 125 kHz                     | 312.5 kHz                   | 625 kHz                      | 1.25 MHz                     | 1.5 MHz                      |
| 0          | 1          | 0          | 1          | $f_{CLK}/2^5$                     | 62.5 kHz                    | 156.2 kHz                   | 312.5 kHz                    | 625 kHz                      | 0.75 MHz                     |
| 0          | 1          | 1          | 0          | $f_{CLK}/2^6$                     | 31.25 kHz                   | 78.1 kHz                    | 156.2 kHz                    | 312.5 kHz                    | 375 kHz                      |
| 0          | 1          | 1          | 1          | $f_{CLK}/2^7$                     | 15.62 kHz                   | 39.1 kHz                    | 78.1 kHz                     | 156.2 kHz                    | 187.5 kHz                    |
| 1          | 0          | 0          | 0          | $f_{CLK}/2^8$                     | 7.81 kHz                    | 19.5 kHz                    | 39.1 kHz                     | 78.1 kHz                     | 93.75 kHz                    |
| 1          | 0          | 0          | 1          | f <sub>CLK</sub> /2 <sup>9</sup>  | 3.91 kHz                    | 9.76 kHz                    | 19.5 kHz                     | 39.1 kHz                     | 46.88 kHz                    |
| 1          | 0          | 1          | 0          | f <sub>CLK</sub> /2 <sup>10</sup> | 1.95 kHz                    | 4.88 kHz                    | 9.76 kHz                     | 19.5 kHz                     | 23.44 kHz                    |
| 1          | 0          | 1          | 1          | f <sub>CLK</sub> /2 <sup>11</sup> | 976 Hz                      | 2.44 kHz                    | 4.88 kHz                     | 9.76 kHz                     | 11.72 kHz                    |
| 1          | 1          | 0          | 0          | $f_{CLK}/2^{12}$                  | 488 Hz                      | 1.22 kHz                    | 2.44 kHz                     | 4.88 kHz                     | 5.86 kHz                     |
| 1          | 1          | 0          | 1          | $f_{CLK}/2^{13}$                  | 244 Hz                      | 610 Hz                      | 1.22 kHz                     | 2.44 kHz                     | 2.93 kHz                     |
| 1          | 1          | 1          | 0          | $f_{CLK}/2^{14}$                  | 122 Hz                      | 305 Hz                      | 610 Hz                       | 1.22 kHz                     | 1.47 kHz                     |
| 1          | 1          | 1          | 1          | $f_{CLK}/2^{15}$                  | 61 Hz                       | 153 Hz                      | 305 Hz                       | 610 Hz                       | 732 Hz                       |

Setting up the channel 0 operation mode

• Timer mode register 00 (TMR00) Select an operation clock ( $f_{MCK}$ ). Select a count clock. Select a start trigger and capture trigger. Select a valid edge for timer input. Set up the operation mode.

#### Symbol: TMR00

| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|-----|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 001 | 000 |    | 00  | TER | 002 | 001 | 000 | 01   | 00   |   |   | 03  | 02  | 01  | 00  |
|     |     |    |     | 00  |     |     |     |      |      |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 1   | 0   | 0   | 0   | 0    | 0    | 0 | 0 | 0   | 0   | 0   | 1   |

#### Bits 15 and 14

| CKS001 | CKS000 | Selection of operation clock (f <sub>MCK</sub> ) of channel 0    |
|--------|--------|------------------------------------------------------------------|
| 0      | 0      | Operation clock CK00 set by timer clock select register 0 (TPS0) |
| 0      | 1      | Operation clock CK02 set by timer clock select register 0 (TPS0) |
| 1      | 0      | Operation clock CK01 set by timer clock select register 0 (TPS0) |
| 1      | 1      | Operation clock CK03 set by timer clock select register 0 (TPS0) |

#### Bit 12

| CCS00 | Selection of count clock (f <sub>TCLK</sub> ) of channel 0            |
|-------|-----------------------------------------------------------------------|
| 0     | Operation clock ( $f_{MCK}$ ) specified by the CKSmn0 and CKSmn1 bits |
| 1     | Valid edge of input signal input from the TI00 pin                    |

#### Bit 11

| MASTER00 | Selection between using channel 0 independently or simultaneously with another channel (as a slave or master)      |
|----------|--------------------------------------------------------------------------------------------------------------------|
|          | Operates in independent channel operation function or as slave channel in simultaneous channel operation function. |
|          | Operates as master channel in simultaneous channel operation function.                                             |



Symbol: TMR00

| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|-----|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 001 | 000 |    | 00  | TER | 002 | 001 | 000 | 01   | 00   |   |   | 03  | 02  | 01  | 00  |
|     |     |    |     | 00  |     |     |     |      |      |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 1   | 0   | 0   | 0   | 0    | 0    | 0 | 0 | 0   | 0   | 0   | 1   |

Bits 10 to 8

| STS002 | STS001      | STS000 | Setting of start trigger or capture trigger of channel 0                                                                                             |
|--------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0           | 0      | Only software trigger start is valid (other trigger sources are unselected).                                                                         |
| 0      | 0           | 1      | Valid edge of the TI00 pin input is used as both the start trigger and capture trigger.                                                              |
| 0      | 1           | 0      | Both the edges of the TI00 pin input are used as a start trigger and a capture trigger.                                                              |
| 1      | 0           | 0      | Interrupt signal of the master channel is used (when the channel<br>is used as a slave channel with the simultaneous channel<br>operation function). |
| Othe   | er than abo | ove    | Setting prohibited                                                                                                                                   |

## Bits 7 and 6

| CIS001 | CIS000                                         | Selection of TI00 pin input valid edge                    |  |  |  |  |  |  |
|--------|------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|--|
| 0      | 0                                              | Falling edge                                              |  |  |  |  |  |  |
| 0      | 1                                              | Rising edge                                               |  |  |  |  |  |  |
| 1      |                                                | Both edges (when low-level width is measured)             |  |  |  |  |  |  |
| I      | 0                                              | Start trigger: Falling edge, Capture trigger: Rising edge |  |  |  |  |  |  |
| 4      | Both edges (when high-level width is measured) |                                                           |  |  |  |  |  |  |
| I      | 1                                              | Start trigger: Rising edge, Capture trigger: Falling edge |  |  |  |  |  |  |



Symbol: TMR00

| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|-----|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 001 | 000 |    | 00  | TER | 002 | 001 | 000 | 01   | 00   |   |   | 03  | 02  | 01  | 00  |
|     |     |    |     | 00  |     |     |     |      |      |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 1   | 0   | 0   | 0   | 0    | 0    | 0 | 0 | 0   | 0   | 0   | 1   |

Bits 3 to 0

| MD<br>003 | MD<br>002 | MD<br>001 | MD<br>000   | Operation mode<br>of channel 0                          | Related function                                                                   | TCR counting<br>operation |
|-----------|-----------|-----------|-------------|---------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------|
| 0         | 0         | 0         | <b>1</b> /0 | Interval timer<br>mode                                  | Interval timer / Square wave<br>output / Divider function / PWM<br>output (master) | Counting down             |
| 0         | 1         | 0         | 1/0         | Capture mode                                            | Input pulse interval measurement                                                   | Counting up               |
| 0         | 1         | 1         | 0           | Event counter<br>mode                                   | External event counter                                                             | Counting down             |
| 1         | 0         | 0         | 1/0         | One-count mode                                          | Delay counter / One-shot pulse<br>output / PWM output (slave)                      | Counting down             |
| 1         | 1 1 0 0   |           | 1           | Measurement of high-/low-level<br>width of input signal | Counting up                                                                        |                           |
| Oth       | er tha    | an ab     | ove         | Setting prohibited                                      |                                                                                    |                           |

#### The MD000 bit operation varies depending on the operation mode (see the table below)

| Operation mode (Value set by the<br>MD003 to MD001 bits) (see table<br>above)     | MD000 | TCR counting operation                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Interval timer mode (0, 0, 0)</li> <li>Capture mode (0, 1, 0)</li> </ul> | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                               |
|                                                                                   | 1     | Timer interrupt is generated when counting is started (timer output also changes).                                                                                                                              |
| • Event counter mode (0, 1, 1)                                                    | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                               |
| • One-count mode (1, 0, 0)                                                        | 0     | Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated, either.                                                                                                        |
|                                                                                   | 1     | Start trigger is valid during counting operation.<br>At that time, interrupt is also generated.                                                                                                                 |
| Capture & one-count mode (1, 1, 0)                                                | 0     | Timer interrupt is not generated when counting is<br>started (timer output does not change, either).<br>Start trigger is invalid during counting operation.<br>At that time interrupt is not generated, either. |
| Other than above                                                                  |       | Setting prohibited                                                                                                                                                                                              |



⇒ TDR00 setting = 47999

Setting up the PWM output pulse cycle time

• Timer data register 00 (TDR00) Configure the PWM output pulse cycle time.

Symbol: TDR00

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Pulse cycle time = (TDR00 setting + 1) x Count clock cycle time 2 [ms] = (1/24[MHz]) x (TDR00 setting + 1)

Setting up the channel 1 operation mode

• Timer mode register 01 (TMR01) Select an operation clock ( $f_{MCK}$ ). Select a count clock. Select the 16/8-bit timer. Select a start trigger and capture trigger. Select a valid edge for timer input. Set up the operation mode.

Symbol: TMR01

| 15  | 14  | 13 | 12  | 11   | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|------|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | SPLI | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 011 | 010 |    | 01  | T01  | 012 | 011 | 010 | 11   | 10   |   |   | 13  | 12  | 11  | 10  |
| 0   | 0   | 0  | 0   | 0    | 1   | 0   | 0   | 0    | 0    | 0 | 0 | 1   | 0   | 0   | 1   |

Bits 15 and 14

| CKS011 | CKS010 | Channel 1 operation clock (f <sub>MCK</sub> ) selection          |
|--------|--------|------------------------------------------------------------------|
| 0      | 0      | Operation clock CK00 set by timer clock select register 0 (TPS0) |
| 0      | 1      | Operation clock CK02 set by timer clock select register 0 (TPS0) |
| 1      | 0      | Operation clock CK01 set by timer clock select register 0 (TPS0) |
| 1      | 1      | Operation clock CK03 set by timer clock select register 0 (TPS0) |

Bit 12

| CCS01 | Selection of count clock (f <sub>TCLK</sub> ) of channel 1              |
|-------|-------------------------------------------------------------------------|
| 0     | Operation clock ( $f_{MCK}$ ) specified with the CKS010 and CKS011 bits |
| 1     | Valid edge of the input signal from the TI01 pin                        |

Bit 11

| SPLIT01 | Selection of 8 or 16-bit timer operation for channel 1          |
|---------|-----------------------------------------------------------------|
|         | Operates as 16-bit timer                                        |
|         | (Operates in independent channel operation function or as slave |
|         | channel in simultaneous channel operation function.)            |
| 1       | Operates as 8-bit timer.                                        |



Symbol: TMR01

| 15  | 14  | 13 | 12  | 11   | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|------|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | SPLI | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 011 | 010 |    | 01  | T01  | 012 | 011 | 010 | 11   | 10   |   |   | 13  | 12  | 11  | 10  |
| 0   | 0   | 0  | 0   | 0    | 1   | 0   | 0   | 0    | 0    | 0 | 0 | 1   | 0   | 0   | 1   |

#### Bits 10 to 8

| STS012 | STS011      | STS010 | Setting of start trigger or capture trigger of channel 1                                                                                       |
|--------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0           | 0      | Only software trigger start is valid (other trigger sources are unselected).                                                                   |
| 0      | 0           | 1      | Valid edge of the TI01 pin input is used as both the start trigger and capture trigger.                                                        |
| 0      | 1           | 0      | Both the edges of the TI01 pin input are used as a start trigger and a capture trigger.                                                        |
| 1      | 0           | 0      | Interrupt signal of the master channel is used (when the channel is used as a slave channel with the simultaneous channel operation function). |
| Othe   | ers than al | oove   | Setting prohibited                                                                                                                             |

#### Bits 7 and 6

| CIS011 | CIS010         | Selection of TI01 pin input valid edge                    |  |  |  |  |  |  |  |  |
|--------|----------------|-----------------------------------------------------------|--|--|--|--|--|--|--|--|
| 0      | 0 Falling edge |                                                           |  |  |  |  |  |  |  |  |
| 0      | 1              | Rising edge                                               |  |  |  |  |  |  |  |  |
| 1      | 0              | Both edges (when low-level width is measured)             |  |  |  |  |  |  |  |  |
| I      | 0              | Start trigger: Falling edge, Capture trigger: Rising edge |  |  |  |  |  |  |  |  |
| 4      | 1              | Both edges (when high-level width is measured)            |  |  |  |  |  |  |  |  |
| I      | I              | Start trigger: Rising edge, Capture trigger: Falling edge |  |  |  |  |  |  |  |  |



Symbol: TMR01

| 15  | 14  | 13 | 12  | 11   | 10  | 9   | 8   | 7    | 6    | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|------|-----|-----|-----|------|------|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | SPLI | STS | STS | STS | CIS0 | CIS0 | 0 | 0 | MD0 | MD0 | MD0 | MD0 |
| 011 | 010 |    | 01  | T01  | 012 | 011 | 010 | 11   | 10   |   |   | 13  | 12  | 11  | 10  |
| 0   | 0   | 0  | 0   | 0    | 1   | 0   | 0   | 0    | 0    | 0 | 0 | 1   | 0   | 0   | 1   |

Bits 3 to 0

| MD0<br>13        | MD0<br>12 | MD<br>011 |             | Operation mode<br>of channel 1 | Related function                                                                   | TCR counting<br>operation |
|------------------|-----------|-----------|-------------|--------------------------------|------------------------------------------------------------------------------------|---------------------------|
| 0                | 0         | 0         | 1/ <b>0</b> | Interval timer<br>mode         | Interval timer / Square wave<br>output / Divider function / PWM<br>output (master) | Counting down             |
| 0                | 1         | 0         | 1/0         | Capture mode                   | Input pulse interval measurement                                                   | Counting up               |
| 0                | 1         | 1         | 0           | Event counter mode             | External event counter                                                             | Counting down             |
| 1                | 0         | 0         | <b>1</b> /0 | One-count<br>mode              | Delay counter / One-shot pulse<br>output / PWM output (slave)                      | Counting down             |
| 1                | 1         | 0         | 0           | Capture & one-count mode       | Measurement of high-/low-level<br>width of input signal                            | Counting up               |
| Other than above |           |           |             | Setting prohibited             |                                                                                    |                           |

#### The MD010 bit operation varies depending on the operation mode (see the table below)

| Operation mode (Value set by the<br>MD013 to MD011 bits) (see table<br>above)  | MD010 | TCR counting operation                                                                                                                                                                                          |
|--------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul><li>Interval timer mode (0, 0, 0)</li><li>Capture mode (0, 1, 0)</li></ul> | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                               |
|                                                                                | 1     | Timer interrupt is generated when counting is started (timer output also changes).                                                                                                                              |
| • Event counter mode (0, 1, 1)                                                 | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                               |
| • One-count mode (1, 0, 0)                                                     | 0     | Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated, either.                                                                                                        |
|                                                                                | 1     | Start trigger is valid during counting<br>operation.<br>At that time, interrupt is also generated.                                                                                                              |
| Capture & one-count mode (1, 1, 0)                                             | 0     | Timer interrupt is not generated when counting is<br>started (timer output does not change, either).<br>Start trigger is invalid during counting operation.<br>At that time interrupt is not generated, either. |
| Other than above                                                               |       | Setting prohibited                                                                                                                                                                                              |



Configuring the PWM output duty ratio

• Timer data register 01 (TDR01) Configure the PWM output duty ratio.

Symbol: TDR01

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Duty ratio = (TDR01 setting)/(TDR00 setting + 1) x 100 10 [%] = (TDR01 setting)/(63999 + 1) x 100

 $\Rightarrow$  TDR01 setting = 6400

Setting up the timer output mode

• Timer output mode register 0 (TOM0) Set up the timer output mode for each channel.

Symbol: TOM0

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0 |
|---|----|----|----|----|----|----|---|---|-----------|-----------|-----------|-----------|-----------|-----------|-----------|---|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | TOM<br>07 | TOM<br>06 | TOM<br>05 | TOM<br>04 | TOM<br>03 | TOM<br>02 | TOM<br>01 | 0 |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | х         | х         | х         | х         | х         | х         | 1         | 0 |

Bit 1

| TOM01 | Channel 1 timer output mode control                                                                                                                                                        |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Master channel output mode. (Output is toggled with the timer interrupt request signal (INTTM01).)                                                                                         |
|       | Slave channel output mode. (Output is set with the master channel's timer interrupt request signal (INTTM01) and reset with the slave channel's timer interrupt request signal (INTTM0p).) |

Configuring the output level for the timer output pin

• Timer output level register 0 (TOL0)

Configure the output level for the timer output pin for each channel.

Symbol: TOL0

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4   | 3   | 2   | 1         | 0 |
|---|----|----|----|----|----|----|---|---|-----|-----|-----|-----|-----|-----|-----------|---|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | TOL | TOL | TOL | TOL | TOL | TOL | TOL<br>01 | 0 |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 |   |     |     |     |     |     |     | 01<br>0   |   |

Bit 1

| TOL01 | Channel 1 timer output level control |
|-------|--------------------------------------|
| 0     | Positive logic output (active-high)  |
| 1     | Negative logic output (active-low)   |



Configuring the output value for the timer output pin

• Timer output register 0 (TO0)

Configure the output value for the timer output pin for each channel.

Symbol: TO0

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---|----|----|----|----|----|----|---|---|------|------|------|------|------|------|------|------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | TO07 | TO06 | TO05 | TO04 | TO03 | TO02 | TO01 | TO00 |
| Γ | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | х    | х    | х    | х    | х    | х    | 0    | х    |

Bit 1

| TO01 | Channel 1 timer output  |
|------|-------------------------|
| 0    | Timer output value is 0 |
| 1    | Timer output value is 1 |

Enabling the timer output

• Timer output enable register 0 (TOE0)

Enable/disable the timer output for each channel.

Symbol: TOE0

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | TOE |
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | х   | х   | х   | х   | х   | х   | 1   | 0   |

#### Bit 1

| TOE01 | Timer output enable/disable of channel 1                                        |
|-------|---------------------------------------------------------------------------------|
|       | The TO01 operation stopped by count operation (timer channel output bit).       |
|       | Writing to the TO01 bit is enabled.                                             |
| 0     | The TO01 pin functions as data output, and it outputs the level set to the TO01 |
|       | bit.                                                                            |
|       | The output level of the TO01 pin can be manipulated be software.                |
|       | The TO01 operation enabled by count operation (timer channel output bit).       |
|       | Writing to the TO01 bit is disabled (writing is ignored).                       |
| 1     | The TO01 pin functions as timer output, and the TOE01 bit is set or reset       |
| •     | depending on the timer operation.                                               |
|       | The TO01 pin outputs the square-wave or PWM depending on the timer              |
|       | operation.                                                                      |

#### Bit 0

| TOE00 | Timer output enable/disable of channel 0                                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | The TO00 operation stopped by count operation (timer channel output bit).<br>Writing to the TO00 bit is enabled.<br>The TO00 pin functions as data output, and it outputs the level set to the<br>TO00 bit.<br>The output level of the TO00 pin can be manipulated be software.                                                              |
| 1     | The TO00 operation enabled by count operation (timer channel output bit).<br>Writing to the TO00 bit is disabled (writing is ignored).<br>The TO00 pin functions as timer output, and the TOE00 bit is set or reset<br>depending on the timer operation.<br>The TO00 pin outputs the square-wave or PWM depending on the timer<br>operation. |



Setting up the PWM output pin

- Port mode register (P1)
- Select the PM14 output latch.
- Port mode register (PM1)
- Select the PM14 I/O mode.

Symbol: P1

| 7          | 6          | 5          | 4          | 3   | 2   | 1   | 0   |  |
|------------|------------|------------|------------|-----|-----|-----|-----|--|
| P17 Note 1 | P16 Note 1 | P15 Note 1 | P14 Note 2 | P13 | P12 | P11 | P10 |  |
| х          | х          | х          | 0          | х   | Х   | х   | х   |  |

Bit 4

| P14 Note 2                       | P14 I/O mode selection Note 2  |  |  |  |  |  |  |
|----------------------------------|--------------------------------|--|--|--|--|--|--|
| 0 Output mode (output buffer on) |                                |  |  |  |  |  |  |
| 1                                | Input mode (output buffer off) |  |  |  |  |  |  |

#### Symbol: PM1

| 7           | 6           | 5           | 4           | 3    | 2    | 1    | 0    |
|-------------|-------------|-------------|-------------|------|------|------|------|
| PM17 Note 1 | PM16 Note 1 | PM15 Note 1 | PM14 Note 2 | PM13 | PM12 | PM11 | PM10 |
| х           | х           | х           | 0           | Х    | х    | х    | х    |

Bit 4

| PM14 Note 2 | PM14 I/O mode selection Note 2 |
|-------------|--------------------------------|
| 0           | Output mode (output buffer on) |
| 1           | Input mode (output buffer off) |

Notes: 1. Only for 30-pin products.

2. For 20- and 24-pin products. PM and PM16 for 30-pin products.



Configuring the timer count end interrupts

- Interrupt request flag register (IF0H) Clear the interrupt request flag.
- Interrupt mask flag register (MK0H) Mask interrupts.

Symbol: IF0H

| 7      | 6 5    |         | 4       | 3       | 2      | 1       | 0       |
|--------|--------|---------|---------|---------|--------|---------|---------|
| TMIF01 | TMIF00 | IICAIF0 | TMIF03H | TMIF01H | SREIF0 | SRIF0   | STIF0   |
|        |        |         |         |         |        | CSIIF01 | CSIIF00 |
|        |        |         |         |         |        | IICIF01 | IICIF00 |
| х      | 0      | х       | х       | х       | х      | х       | х       |

#### Bit 6

| TMIF00                                  | Interrupt request flag                    |  |  |  |  |  |  |
|-----------------------------------------|-------------------------------------------|--|--|--|--|--|--|
| 0 No interrupt request signal is genera |                                           |  |  |  |  |  |  |
| 1                                       | Interrupt request is generated, interrupt |  |  |  |  |  |  |
| I                                       | request status                            |  |  |  |  |  |  |

#### Symbol: MK0H

| 7      | 6      | 5 4     |         | 3       | 2      | 1       | 0       |
|--------|--------|---------|---------|---------|--------|---------|---------|
| TMMK01 | TMMK00 | IICAMK0 | TMMK03H | TMMK01H | SREMK0 | SRMK0   | STMK0   |
|        |        |         |         |         |        | CSIMK01 | CSIMK00 |
|        |        |         |         |         |        | IICMK01 | IICMK00 |
| 1      | 1      | Х       | Х       | Х       | Х      | Х       | х       |

Bits 7 and 6

| TMMK01<br>TMMK00 | Interrupt processing control   |
|------------------|--------------------------------|
| 0                | Enables interrupt processing.  |
| 1                | Disables interrupt processing. |



## 5.7.5 Main Processing

Figure 5.6 shows the flowchart for main processing.





## 5.7.6 Timer Array Unit Startup

Figure 5.7 shows the flowchart for starting the operation of the timer array unit.



Figure 5.7 Timer Array Unit Startup



Configuring the timer startup

• Timer channel start register 0 (TS0/TS0L) Enable count operation of channel 0 and channel 1.

Symbol: TS0

| 15 | 5 | 14 | 13 | 12 | 11        | 10 | 9         | 8 | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----|---|----|----|----|-----------|----|-----------|---|----------|----------|----------|----------|----------|----------|----------|----------|
| 0  |   | 0  | 0  | 0  | TSH<br>03 | 0  | TSH<br>01 | 0 | TS0<br>7 | TS0<br>6 | TS0<br>5 | TS0<br>4 | TS0<br>3 | TS0<br>2 | TS0<br>1 | TS0<br>0 |
| 0  |   | 0  | 0  | 0  | х         | 0  | х         | 0 | х        | х        | х        | х        | х        | х        | 1        | 1        |

Bit 1

| TS01 | Operation enable (start) trigger of channel 1                           |  |  |  |
|------|-------------------------------------------------------------------------|--|--|--|
| 0    | o trigger operation                                                     |  |  |  |
|      | The TE01 bit is set to 1 and the count operation becomes enabled.       |  |  |  |
| 1    | The TCR01 register count operation start in the count operation enabled |  |  |  |
|      | state varies depending on each operation mode.                          |  |  |  |

Bit 0

| TS00 | Operation enable (start) trigger of channel 0                                                                                                                                                  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0    | No trigger operation                                                                                                                                                                           |  |  |  |
| 1    | The TE00 bit is set to 1 and the count operation becomes enabled.<br>The TCR00 register count operation start in the count operation enabled<br>state varies depending on each operation mode. |  |  |  |



Configuring the timer count end interrupts

- Interrupt request flag register (IF0H) Clear the interrupt request flag.
- Interrupt mask flag register (MK0H)
- Mask interrupts.

Symbol: IF0H

| _ | 7      | 6      | 5       | 4       | 3       | 2      | 1       | 0       |
|---|--------|--------|---------|---------|---------|--------|---------|---------|
|   | TMIF01 | TMIF00 | IICAIF0 | TMIF03H | TMIF01H | SREIF0 | SRIF0   | STIF1   |
|   |        |        |         |         |         |        | CSIIF01 | CSIIF00 |
|   |        |        |         |         |         |        | IICIF01 | IICIF00 |
|   | х      | 0      | х       | х       | х       | х      | х       | х       |

Bit 6

| TMIF00                                  | Interrupt request flag                    |  |  |
|-----------------------------------------|-------------------------------------------|--|--|
| 0 No interrupt request signal is genera |                                           |  |  |
| 1                                       | Interrupt request is generated, interrupt |  |  |
| I                                       | request status                            |  |  |

#### Symbol: MK0H

| 7      | 6      | 5       | 4       | 3       | 2      | 1       | 0       |
|--------|--------|---------|---------|---------|--------|---------|---------|
| TMMK01 | TMMK00 | IICAMK0 | TMMK03H | TMMK01H | SREMK0 | SRMK0   | STMK0   |
|        |        |         |         |         |        | CSIMK01 | CSIMK00 |
|        |        |         |         |         |        | IICMK01 | IICMK00 |
| х      | 0      | х       | х       | х       | х      | х       | х       |

Bit 6

| TMMK00                          | Interrupt processing control   |
|---------------------------------|--------------------------------|
| 0 Enables interrupt processing. |                                |
| 1                               | Disables interrupt processing. |



## 5.7.7 INTTM0 Interrupt Processing

Figure 5.8 shows the flowchart for INTTM0 interrupt processing.



Figure 5.8 INTTM0 Interrupt Service Routine



## 6. Sample Code

The sample code is available on the Renesas Electronics Website.

## 7. Documents for Reference

RL78/G12 User's Manual: Hardware (R01UH0200E)

RL78 Family User's Manual: Software (R01US0015E)

(The latest versions of the documents are available on the Renesas Electronics Website.)

Technical Updates/Technical Brochures

(The latest versions of the documents are available on the Renesas Electronics Website.)

## Website and Support

Renesas Electronics Website

• http://www.renesas.com/index.jsp

Inquiries

• http://www.renesas.com/contact/



| Revision Record | RL78/G12 Timer Array Unit (PWM Output) |
|-----------------|----------------------------------------|
|-----------------|----------------------------------------|

| Rev. Date | Dete         | Description |                      |  |  |  |
|-----------|--------------|-------------|----------------------|--|--|--|
|           | Page         | Summary     |                      |  |  |  |
| 1.00      | Mar.01, 2013 | _           | First edition issued |  |  |  |
|           |              |             |                      |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

- 1. Handling of Unused Pins
- Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
  - The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on
- The state of the product is undefined at the moment when power is supplied.
  - The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
     In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
     In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses
- Access to reserved addresses is prohibited.
  - The reserved addresses are provided for the possible future expansion of functions. Do not access
    these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals
- After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.
  - When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
     Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products
- Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.
  - The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- \*Standard\*: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

 Renesas Electronics America Inc.

 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A.

 Tel: +1-408-588-6000, Pax: +1-408-588-6130

 Renesas Electronics Canada Limited

 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada

 Tel: +1-905-598-5441, Fax: +1-905-598-3220

 Renesas Electronics Europe Limited

 Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K

 Tel: +44-1028-651-700, Fax: +44-1028-651-804

 Renesas Electronics Europe GmbH

 Arcadiastrasse 10, 40472 Düsseldorf, Germany

 Tel: +49-211-65030, Fax: +49-211-6503-1327

 Renesas Electronics (China) Co., Ltd.

 7th Fibor, Quantum Plaza, No. 27 ZhiChuntu Haidian District, Beijing 100083, P.R.China

 Tel: +861-0-8235-1155, Fax: +86-10-8235-7679

 Renesas Electronics (Changhai) Co., Ltd.

 Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China

 Tel: +86-2-877-1818, Fax: +852-2866-9022/9044

 Renesas Electronics (Chang Co., Ltd.

 Unit 1001-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

 Tel: +862-2175-9600, Fax: +868 2-8175-9670

 Renesas Electronics Singapore Pte. Ltd.

 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949

 Tel: +652-313-0200, Fax: +656-313-0300<

© 2013 Renesas Electronics Corporation. All rights reserved. Colophon 2.2