# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S Family

# Data Transfer in the Single-Address Mode

# Introduction

Uses the DMAC single-address mode to transfer data to an external device (H8S/2215). DMAC is started up at a falling edge of an external signal.

# Target Device

H8S/2377

#### Contents

| 1. | Specifications           | . 2 |
|----|--------------------------|-----|
| 2. | Applicable Conditions    | . 2 |
| 3. | Description of Functions | . 4 |
| 4. | Principles of Operation  | . 5 |
| 5. | Description of Software  | . 6 |
| 6. | Flowchart                | 12  |



# 1. Specifications

- 1. As shown in figure 1, this sample task uses DMAC single-address mode to transfer data between the external space specified by a transfer source address or transfer destination address, and an external device that is selected by a DACK0 strobe independently of the address.
- 2. DMAC starts up at detection of a falling edge of an external signal.



Figure 1 Data Bus in the Single-Address Mode

## 2. Applicable Conditions

#### Table 1 Applicable Conditions

| Description                                                                                             |
|---------------------------------------------------------------------------------------------------------|
| Input clock: 19.6608 MHz                                                                                |
| System clock: 19.6608 MHz                                                                               |
| Peripheral module clock: 19.6608 MHz                                                                    |
| External bus clock: 19.6608 MHz                                                                         |
| Mode 4 (MD2 = 1, MD1 = 0, MD0 = 0)                                                                      |
| High-performance Embedded Workshop version 3.01.02                                                      |
| H8S, H8/300 series C/C++ compiler version 6.00.02                                                       |
| manufactured by Renesas Technology Corp.                                                                |
| -cpu=200a:24, -code=machinecode, -optimize=1, -regparam=3,<br>-speed=(register,shift,struct,expression) |
|                                                                                                         |



#### Table 2 Applicable Conditions

| Address  | Section Name | Description                    |  |
|----------|--------------|--------------------------------|--|
| H"000000 | CV1          | Reset vector                   |  |
| H"000144 | CV2          | DMAC DMTEND0B interrupt vector |  |
| H"001000 | Р            | Program area                   |  |
| H'FF6000 | В            | RAM area                       |  |



#### 3. Description of Functions

- 1. This sample task uses the DMAC single-address mode (idle mode specification) to transfer data to the external device (H8S/2215) from the external memory (SRAM).
  - A. The block diagram of DMAC to be used in this sample task is shown in figure 2.
    - This sample task uses the following DMAC functions to transfer data blocks:
    - Function that starts up DMAC on an external request (DMAC startup by DREQ0)
    - Function that transfers one byte or one word between the external memory and external device per transfer request as many times as specified (single-address mode)



Figure 2 Block Diagram of DMA Controller



# 4. Principles of Operation

The principles of operations used are shown in figure 3. This sample task performs H8S/2377 hardware processing and software processing as shown in figure 3 to transfer one byte to the 8-bit 5-state access space in the external device from the external 8-bit 5-state access space.



Figure 3 Principles of Operations Used of Transfer in the Single-Address Mode (Byte Read)



#### 5. Description of Software

# 5.1 Description of Functions

| Function Name | Function                                                                                                               |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| init          | Initialization routine                                                                                                 |  |  |
|               | Makes condition code register (CCR) and clock settings, clears module stop mode, and calls functions BscInit and main. |  |  |
| BscInit       | Bus state controller (BSC) setting                                                                                     |  |  |
|               | Bus settings.                                                                                                          |  |  |
| main          | Main routine                                                                                                           |  |  |
|               | Performs initial setting of DMAC.                                                                                      |  |  |
| Dmtend0b_int  | Data transfer end interrupt                                                                                            |  |  |
|               | Sets the transfer end flag.                                                                                            |  |  |

| ir    | nit     | BscInit |  |
|-------|---------|---------|--|
|       |         | main    |  |
| dmten | d0b_int |         |  |

#### Figure 4 Hierarchy Structure

# 5.2 Description of Arguments

No arguments are used in this sample task.

# 5.3 Description of Internal Registers Used

| • Syste | em clock control regi | ister (SCKCR) | Address: H'FFFF3B                    |
|---------|-----------------------|---------------|--------------------------------------|
| Bit     | Bit Name              | Set Value     | Description                          |
| 2       | SCK2                  | 0             | System clock select 2 to 0           |
| 1       | SCK1                  | 0             | 000: Selected division ratio is 1/1. |
| 0       | SCK0                  | 0             |                                      |

| • PLL | PLL control register (PLLCR)     Address: H'FFFF45 |           |                                                         |  |  |  |  |
|-------|----------------------------------------------------|-----------|---------------------------------------------------------|--|--|--|--|
| Bit   | Bit Name                                           | Set Value | Description                                             |  |  |  |  |
| 1     | STC1                                               | 0         | Frequency multiplication factor used by the PLL circuit |  |  |  |  |
| 0     | STC0                                               | 0         | 00: 1/1                                                 |  |  |  |  |

# RENESAS

| Bit | Bit Name | Set Value | Description                                                       |
|-----|----------|-----------|-------------------------------------------------------------------|
| 15  | ACSE     | 0         | All-module-clock-stop mode enable                                 |
|     |          |           | 0: All-module-clock-stop mode disabled                            |
|     |          |           | 1: All-module-clock-stop mode enabled                             |
| 14  | MSTP14   | 0         | EXDMA controller (EXDMAC)                                         |
|     |          |           | 0: Takes EXDMAC out of module stop mode                           |
|     |          |           | 1: Sets EXDMAC in module stop mode                                |
| 13  | MSTP13   | 0         | DMA controller (DMAC)                                             |
|     |          | -         | 0: Takes DMAC out of module stop mode                             |
|     |          |           | 1: Sets DMAC in module stop mode                                  |
| 12  | MSTP12   | 0         | Data transfer controller (DTC)                                    |
| 12  |          | 0         | 0: Takes DTC out of module stop mode                              |
|     |          |           | 1: Sets DTC in module stop mode                                   |
| 11  | MSTP11   | 0         | 16-bit timer-pulse unit (TPU)                                     |
|     | MOTETT   | 0         | 0: Takes TPU out of module stop mode                              |
|     |          |           | •                                                                 |
| 4.0 | MOTDAO   |           | 1: Sets TPU in module stop mode                                   |
| 10  | MSTP10   | 0         | Programmable pulse generator (PPG)                                |
|     |          |           | 0: Takes PPG out of module stop mode                              |
|     |          |           | 1: Sets PPG in module stop mode                                   |
| 9   | MSTP9    | 0         | D/A converter (channels 0 and 1)                                  |
|     |          |           | 0: Takes D/A converter (channels 0 and 1) out of module stop mode |
|     |          |           | 1: Sets D/A converter (channels 0 and 1) in module stop mode      |
| 8   | MSTP8    | 0         | D/A converter (channels 2 and 3)                                  |
|     |          |           | 0: Takes D/A converter (channels 2 and 3) out of module stop mode |
|     |          |           | 1: Sets D/A converter (channels 2 and 3) in module stop mode      |
| 7   | MSTP7    | 0         | D/A converter (channels 4 and 5)                                  |
|     |          |           | 0: Takes D/A converter (channels 4 and 5) out of module stop mode |
|     |          |           | 1: Sets D/A converter (channels 4 and 5) in module stop mode      |
| 6   | MSTP6    | 0         | A/D converter                                                     |
|     |          |           | 0: Takes A/D converter out of module stop mode                    |
|     |          |           | 1: Sets A/D converter in module stop mode                         |
| 5   | MSTP5    | 0         | Serial communication interface 4 (SCI_4)                          |
| -   |          | -         | 0: Takes SCI_4 out of module stop mode                            |
|     |          |           | 1: Sets SCI_4 in module stop mode                                 |
| 4   | MSTP4    | 0         | Serial communication interface 3 (SCI_3)                          |
| -   | MOTT 4   | 0         | 0: Takes SCI_3 out of module stop mode                            |
|     |          |           |                                                                   |
| 2   | MOTDO    | 0         | 1: Sets SCI_3 in module stop mode                                 |
| 3   | MSTP3    | 0         | Serial communication interface 2 (SCI_2)                          |
|     |          |           | 0: Takes SCI_2 out of module stop mode                            |
|     |          |           | 1: Sets SCI_2 in module stop mode                                 |
| 2   | MSTP2    | 0         | Serial communication interface 1 (SCI_1)                          |
|     |          |           | 0: Takes SCI_1 out of module stop mode                            |
|     |          |           | 1: Sets SCI_1 in module stop mode                                 |
| 1   | MSTP1    | 0         | Serial communication interface 0 (SCI_0)                          |
|     |          |           | 0: Takes SCI_0 out of module stop mode                            |
|     |          |           | 1: Sets SCI_0 in module stop mode                                 |



| Bit | Bit Name         | Set Value          | Description                                                |
|-----|------------------|--------------------|------------------------------------------------------------|
| 0   | MSTP0            | 0                  | 8-bit timer (TMR)                                          |
|     |                  |                    | 0: Takes TMR out of module stop mode                       |
|     |                  |                    | 1: Sets TMR in module stop mode                            |
|     |                  |                    |                                                            |
|     |                  |                    | gister H, L (EXMSTPCRH, EXMSTPCRL) Address: H'FFFF43       |
| Bit | Bit Name         | Set Value          | Description                                                |
| 4   | MSTP20           | 0                  | I <sup>2</sup> C bus interface 2_1 (IIC2_1)                |
|     |                  |                    | 0: Takes IIC2_1 out of module stop mode                    |
|     |                  |                    | 1: Sets IIC2_1 in module stop mode                         |
| 3   | MSTP19           | 0                  | I <sup>2</sup> C bus interface 2_0 (IIC2_0)                |
|     |                  |                    | 0: Takes IIC2_0 out of module stop mode                    |
|     |                  |                    | 1: Sets IIC2_0 in module stop mode                         |
| • 5 | ystem control re | gister (SYSCR)     | Address: H'FFFF3D                                          |
| Bit | Bit Name         | Set Value          | Description                                                |
| 0   | RAME             | 1                  | RAM enable                                                 |
| 0   |                  | 1                  | 0: Disables internal RAM                                   |
|     |                  |                    | 1: Enables internal RAM                                    |
|     |                  |                    |                                                            |
| • P | ort function con | trol register 0 (P | FCR0) Address: H'FFFE32                                    |
| Bit | Bit Name         | Set Value          | Description                                                |
| 7   | CS7E             | 1                  | These bits enable or disable the corresponding CSn output. |
| 6   | CS6E             | 1                  | 0: Pin is designated as I/O port                           |
| 5   | CS5E             | 1                  | 1: Pin is designated as CSn output pin (n = 7 to 0)        |
| 4   | CS4E             | 1                  |                                                            |
| 3   | CS3E             | 1                  | -                                                          |
| 2   | CS2E             | 1                  | -                                                          |
| 1   | CS1E             | 1                  | -                                                          |
| 0   | CS0E             | 1                  | -                                                          |
| ~   | 0002             |                    |                                                            |
| • P | ort function con | trol register 1 (P | FCR1) Address: H'FFFE33                                    |
| Bit | Bit Name         | Set Value          | Description                                                |
| 7   | A23E             | 1                  | Address A23 to A16 enable                                  |
| 6   | A22E             | 1                  | These bits enable or disable address signals A23 to A16.   |
| 5   | A21E             | 1                  | 0: DR output when PAnDDR = 1 (n = 7 to 1)                  |
| 4   | A20E             | 1                  | 1: Amm output when PAnDDR = 1 (n = 7 to 0, mm = 23 to 16)  |
|     | ,                | •                  |                                                            |

1

1

1

1

3

2

1

0

A19E

A18E

A17E

A16E

H'FF: Enable address outputs A23 to A16



| • Po<br>Bit | ort function cont<br>Bit Name | trol register 1 (P<br>Set Value | PFCR2) Address: H'FFFE34 Description                                                |
|-------------|-------------------------------|---------------------------------|-------------------------------------------------------------------------------------|
| 5           | ASOE                          | 1                               | AS output enable                                                                    |
|             |                               | •                               | 0: PF6 is designated as I/O port                                                    |
|             |                               |                                 | 1: PF6 is designated as AS output pin                                               |
|             | LWROE                         | 1                               | LWR output enable                                                                   |
| -           |                               | •                               | 0: PF3 is designated as I/O port                                                    |
|             |                               |                                 | 1: PF3 is designated as LWR output pin                                              |
|             |                               |                                 |                                                                                     |
| Po          | ort A data direct             | ion register (PA                | ADDR) Address: H'FFFE29                                                             |
|             |                               | -                               | o address output pins.                                                              |
|             | et value: H'FF                |                                 |                                                                                     |
| 5.          |                               |                                 |                                                                                     |
| Po Po       | ort B data direct             | ion register (PB                | SDDR) Address: H'FFFE2A                                                             |
|             |                               | 7 to PB0 pins to                | o address output pins.                                                              |
| Se          | et value: H'FF                |                                 |                                                                                     |
| D.          | ort C data direct             | ion register (DC                | CDDR) Address: H'FFFE2B                                                             |
|             | ort C data direct             |                                 |                                                                                     |
|             |                               | / to PCU pins to                | o address output pins.                                                              |
| 36          | et value: H'FF                |                                 |                                                                                     |
| Po          | ort F data directi            | on register (PFI                | DDR) Address: H'FFFE2E                                                              |
|             |                               | -                               | ets PF6 to PF0 pins to input pins.                                                  |
|             | et value: H'80                | r to y output of                |                                                                                     |
|             |                               |                                 |                                                                                     |
| P Po        | ort G data direct             | ion register (PG                | GDDR) Address: H'FFFE2F                                                             |
| Fı          | unction: Sets PC              | 3 to PG0 pins to                | to CS3 to CS0 input pins.                                                           |
| Se          | et value: H'0F                |                                 |                                                                                     |
| D.          | ant II data dinaat            | ian na sistan (DU               |                                                                                     |
|             | ort H data direct             |                                 |                                                                                     |
|             |                               | 13 to PH0 pins C                | CS7 to CS4 input pins.                                                              |
| Se          | et value: H'0F                |                                 |                                                                                     |
| B           | us width control              | register (ABW)                  | CR) Address: H'FFFEC0                                                               |
|             |                               | -                               | 1 0 to 16-bit access space, and area 2 to 8-bit access space.                       |
|             | et value: H'04                |                                 |                                                                                     |
| 50          |                               |                                 |                                                                                     |
| A           | ccess state conti             | ol register (AST                | TCR) Address: H'FFFEC1                                                              |
| Fu          | unction: Sets are             | eas 7 to 0 to 3-st              | tate access space.                                                                  |
| Se          | et value: H'FF                |                                 |                                                                                     |
| w           | loit control as is            |                                 | ) Address UPEEEC2                                                                   |
|             | ait control regis             |                                 |                                                                                     |
|             |                               | e number of prog                | gram wait states. Areas 7 and 6 are set to 7 states, and areas 5 and 4 are set to 3 |
|             | ates.                         | •                               |                                                                                     |
| Se          | et value: H'7733              | )                               |                                                                                     |
| W           | ait control regis             | ter B (WTCRB                    | Address: H'FFFEC4                                                                   |
|             | •                             |                                 | gram wait states. Areas 3, and 2 are set to 1 state, and areas 1 and 0 are set to 2 |
|             | ates.                         |                                 | ······································                                              |
|             | et value: H'1122              |                                 |                                                                                     |
| ~           |                               | -                               |                                                                                     |



 Read strobe timing control register (RDNCR) Address: H'FFFEC6
 Function: Sets the RD negation timing at the end of the read cycle when one of areas 7 to 0 is read. Set value: H'00

| • B | us control regist | er 1 (BCR) | Address: H'FFFECC                                                                                                                                         |
|-----|-------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name          | Set Value  | Description                                                                                                                                               |
| 15  | BRLE              | 0          | External bus release enable/disable                                                                                                                       |
|     |                   |            | 0: Disables external bus release                                                                                                                          |
|     |                   |            | 1: Enables external bus release                                                                                                                           |
| 12  | IDLC              | 1          | Number of Idle cycle states selection                                                                                                                     |
|     |                   |            | Specifies the number of states in the idle cycles set by ICIS2, ICIS1, and ICIS0.                                                                         |
|     |                   |            | 0: The idle cycle comprises 1 state                                                                                                                       |
|     |                   |            | 1: The idle cycle comprises 2 states                                                                                                                      |
| 11  | ICIS1             | 1          | Idle cycle insertion 1                                                                                                                                    |
|     |                   |            | Specifies whether or not to insert an idle cycle between the bus cycles when consecutive external read cycles are performed for different areas.          |
|     |                   |            | 0: Does not insert an idle cycle                                                                                                                          |
|     |                   |            | 1: Inserts an idle cycle                                                                                                                                  |
| 10  | ICIS0             | 1          | Specifies whether or not to insert an idle cycle between the bus cycles when an external read cycle and external write cycle are performed consecutively. |
|     |                   |            | 0: Does not insert an idle cycle                                                                                                                          |
|     |                   |            | 1: Inserts an idle cycle                                                                                                                                  |
| 8   | WAITE             | 1          | WAIT pin enable/disable                                                                                                                                   |
|     |                   |            | 0: Disables wait input from the WAIT pin                                                                                                                  |
|     |                   |            | The WAIT pin can be used as I/O port.                                                                                                                     |
|     |                   |            | 1: Enables wait input from the WAIT pin                                                                                                                   |
| 2   | ICIS2             | 0          | Idle cycle insertion 2                                                                                                                                    |
|     |                   |            | Specifies whether or not to insert an idle cycle between the bus cycles when an external write cycle and external read cycle are performed consecutively. |
|     |                   |            | 0: Does not insert an idle cycle                                                                                                                          |
|     |                   |            | 1:Inserts an idle cycle                                                                                                                                   |

- Memory address register\_0B (MAR\_0B) at address H'FFFEE8 Function: Sets the transfer source address. Set value: H'00400000
- Execute transfer count register\_0B (ETCR\_0B) at address H'FFFEEE Function: Sets the number of transfer. Set value: H'01
- DMA terminal control register (DMATCR) at address H'FFFF21

| Bit | Bit Name | Set Value | Function                       |
|-----|----------|-----------|--------------------------------|
| 4   | TEE0     | 1         | Transfer end pin enable 0      |
|     |          |           | 0: Disable TEND0 signal output |
|     |          |           | 1: Enable TEND0 signal output  |
|     |          |           |                                |



• DMA control register\_0B (DMACR\_0B) at address H'FFFF23

| Bit | Bit Name | Set Value | Function                                                                  |
|-----|----------|-----------|---------------------------------------------------------------------------|
| 7   | DTSZ     | 0         | Data transfer size                                                        |
|     |          |           | 0: Byte for one data size to be transferred                               |
|     |          |           | 1: Word for one data size to be transferred                               |
| 5   | RPE      | 1         | Repeat enable                                                             |
|     |          |           | When the DTIE bit of DMABCR is 1:                                         |
|     |          |           | 0: Sequential mode                                                        |
|     |          |           | 1: Idle mode                                                              |
| 4   | DTDIR    | 0         | Data transfer direction                                                   |
|     |          |           | When the SAE bit of DMABCR is 1:                                          |
|     |          |           | 0: MAR is the source address, and DACK0 is the write strobe               |
|     |          |           | 1: DACK0 is the read strobe, and MAR is the write destination address     |
| 3   | DTF3     | 0         | Data transfer factor 3 to 0                                               |
| 2   | DTF2     | 0         | 0010: Activation source of data transfer is the falling edge of the DREQ0 |
| 1   | DTF1     | 1         | signal.                                                                   |
| 0   | DTF0     | 0         |                                                                           |

• DMA band control register H, and L (DMABCRH, and DMABCRL) at addresses H'FFFF26, and H'FFFF27

| Bit Name | Set Value             | Function                              |
|----------|-----------------------|---------------------------------------|
| FAE0     | 0                     | Full address enable 0                 |
|          |                       | 0: Short address mode                 |
|          |                       | 1: Full address mode                  |
| SAE0     | 1                     | Single address enable 0               |
|          |                       | 0: Dual address mode                  |
|          |                       | 1: Single address mode                |
| DTE0B    | 1                     | Data transfer enable 0B               |
|          |                       | 0: Data transfer end                  |
|          |                       | 1: Data transfer enabled              |
| DTIE0B   | 1                     | Data transfer end interrupt enable 0B |
|          |                       | 0: Disable transfer end interrupt     |
|          |                       | 1: Enable transfer end interrupt      |
|          | FAE0<br>SAE0<br>DTE0B | FAE0 0<br>SAE0 1<br>DTE0B 1           |

### 5.4 RAM Usage

Table below describes RAM usage in this sample task.

| Label  | Function                     | Data Length | Used in            |  |
|--------|------------------------------|-------------|--------------------|--|
| status | Data transfer end flag       | 1 byte      | main, dmtend0b_int |  |
|        | 0: Data transfer in progress |             |                    |  |
|        | 1: Data transfer end         |             |                    |  |



#### 6. Flowchart

# 6.1 init Function





## 6.2 **BscInit Function**





#### 6.3 main Function





### 6.4 Data Transfer End





# **Revision Record**

|      |           | Descript |                      |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Feb.17.05 |          | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.