### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



### H8/38602R Group

### **RTC** Operation

#### Introduction

This application note discusses the time counting operation by the on-chip Realtime Clock (RTC).

### **Target Device**

H8/38602R

#### Contents

| 1. | Specifications           | . 2 |
|----|--------------------------|-----|
| 2. | Description of Functions | 3   |
| 3. | Principles of Operation  | 7   |
| 4. | Description of Software  | 10  |
| 5. | Flowchart                | 18  |



#### 1. Specifications

The RTC operation is performed. After the initial settings have been made, a mode transition is made to watch mode, and then to subactive mode in response to a one-second periodic interrupt request from the RTC. The day, hour, minute and second data are read and stored in on-chip RAM, after which a transition is made back to watch mode. The subclock is generated by the subclock oscillator circuit that uses a 32.768-kHz crystal resonator.







#### 2. Description of Functions

#### 2.1 Functions

The H8/38602R's functions used in this sample task are described below.

#### 2.1.1 RTC Function

The realtime clock (RTC) is a timer used to count times ranging from a second to a week. The RTC can generate periodic interrupts at intervals ranging from 0.25 seconds to a week. A block diagram of the RTC is shown in figure 2.

- Second Data Register/Free Running Counter Data Register (RSECDR) RSECDR counts the seconds and represents the count values in BCD code. The count range is decimal 00 to 59.
- Minute Data Register (RMINDR) RMINDR counts the minutes on the carry that occurs once per minute in RSECDR. RMINDR represents the count values in BCD code. The count range is decimal 00 to 59.
- Hour Data Register (RHRDR) RHPDP counts the hours on the

RHRDR counts the hours on the carry that occurs once per hour in RMINDR and represents the count values in BCD code. The count range is either decimal 00 to 11 or 00 to 23 depending on the setting of the 12/24 bit in RTCCR1.

- Day-of-Week Data Register (RWKDR) RWKDR counts the day-of-week on the carry that occurs once per day in RHRDR. It represents the count values in binary code representing 0 to 6 using bits WK2 to WK0.
- RTC Control Register 1 (RTCCR1) RTCCR1 controls the start/stop, operating mode, interrupt generation timing and reset of the clock timer.
- RTC Control Register 2 (RTCCR2) RTCCR2 controls the periodic interrupts of the RTC for the week, day, hour, minute, one second, 0.5 seconds, and 0.25 seconds. If these interrupts are enabled, the corresponding flag in the RTC interrupt flag register (RTCFLG) is set to 1 when the interrupt occurs.
- Clock Source Select Register (RTCCSR) RTCCSR selects the clock source. When a clock other than 32.768 kHz is selected, the RTC operation is disabled and the module operates as an 8-bit free running counter. The start/stop of the free the running counter operation is controlled by the RUN bit in RTCCR1.
- RTC Interrupt Flag Register (RTCFLG) When an RTC interrupt occurs, the corresponding flag in RTCFLG is set. Each flag is not automatically cleared even if the interrupt is accepted. To clear the flag, a 0 should be written to the flag.



#### H8/38602R Group RTC Operation



Figure 2 Block Diagram of RTC

#### 2.1.2 Watchdog Timer Function

The H8/38602R includes a watchdog timer. The watchdog timer is active after reset. The timer counter WD (TCWD) is incremented and, if the TCWD overflows, the H8/38602R is internally reset. This sample task does not use the watchdog timer function, and thus stops this timer.

• Timer Control/Status Register WD1 (TCSRWD1) TCSRWD1 controls writing to TCSRWD1 and TCWD. TCSRWD1 also controls the watchdog timer operation and indicates the operating status. TCSRWD1 must be rewritten by using the MOV instruction. Bit manipulation instructions cannot be used to change the setting value.

#### 2.1.3 Power-Down Mode (Watch Mode) Function

In watch mode, the system clock oscillator and CPU operation stop, and most of the on-chip peripheral modules stop functioning except the WDT, RTC, timer B1, asynchronous event counter, and the comparators. However, as long as the rated voltage is supplied, the contents of the CPU registers, some on-chip peripheral module registers, and on-chip RAM are retained. The I/O ports retain their state before the transition.

Watch mode is cleared by an interrupt. When an interrupt is requested, watch mode is cleared and interrupt exception handling starts. When watch mode is cleared by an interrupt, a transition is made to active (high-speed) mode, active (medium-speed) mode, or subactive mode depending on the settings of the LSON bit in SYSCR1 and the MSON bit in SYSCR2. When a transition is made to active mode, interrupt exception handling starts after the wait time set by the STS2 to STS0 bits in SYSCR1 has elapsed. Watch mode will not be cleared if the I bit in CCR is set to 1 or the requested interrupt is disabled by the interrupt enable register.

In this sample task, a transition is made from active (high-speed) mode to watch mode after a reset. The watch mode is cleared in response to a one-second periodic interrupt request from the RTC and subactive mode is entered. After the exception handling for the one-second periodic interrupt from the RTC is completed, a transition is made back to watch mode.

Figure 3 shows a mode transition block diagram for this sample task.

- System control register 1 (SYSCR1) SYSCR1 controls the power-down modes, in combination with SYSCR2.
- System control register 2 (SYSCR2) SYSCR2 controls the power-down modes, in combination with SYSCR1.



Figure 3 Mode Transition Diagram



#### 2.1.4 **Exception Handling Function**

In this sample task, watch mode is cleared by exception handling caused by the one-second periodic interrupt from the RTC, and the day, hour, minute and second data are stored to on-chip RAM.

• Interrupt Enable Register 1 (IENR1) IENR1 enables the RTC interrupts.

#### 2.2 **Assignment of Functions**

Table 1 lists the function assignment for this sample task. By assigning the functions as shown in table 1, RTC operation is performed.

| Register | Description                                                                           |
|----------|---------------------------------------------------------------------------------------|
| RSECDR   | Second counting data                                                                  |
| RMINDR   | Minute counting data                                                                  |
| RHRDR    | Hour counting data                                                                    |
| RWKDR    | Day-of-week counting data                                                             |
| RTCCR1   | Controls start/stop, operating mode, reset and interrupt generation timing of the RTC |
| RTCCR2   | Enables one-second periodic interrupt requests.                                       |
| RTCCSR   | Sets the RTC clock source to 32.768 kHz.                                              |
| RTCFLG   | Register containing one-second periodic interrupt request flag                        |
| TCSRWD1  | Stops the watchdog timer.                                                             |
| SYSCR1   | Controls direct transition to subactive mode, in combination with SYSCR2.             |
| SYSCR2   | Controls direct transition to subactive mode, in combination with SYSCR1.             |
| IENR1    | Enables RTC interrupt requests.                                                       |

#### Table 1 Assignment of Functions



#### 3. Principles of Operation

This sample task performs RTC operation. After the initial settings have been made, a mode transition is made to watch mode, and then to subactive mode in response to a one-second periodic interrupt request from the RTC. The day, hour, minute and second data are read and stored in on-chip RAM, after which a transition is made back to watch mode. The subclock is generated by the subclock oscillator circuit that uses a 32.768-kHz crystal resonator. The RTC operation is explained below.

#### 3.1 RTC Initial Setting Procedure

Figure 4 shows the procedure for the initial setting of the RTC.



Figure 4 RTC Initial Setting Procedure



#### 3.2 Time Data Reading Procedure

If the seconds, minutes, hours, or day-of-week data are updated while the time data is being read, the data obtained may not be correct, and thus the time data must be read again. Figure 5 shows an example in which correct data is not obtained. In this example, since only RSECDR is read after data update, about 1-minute inconsistency results.



Figure 5 Example Case when Inaccurate Time Data are Read

To avoid reading inaccurate time data, the following three methods are available:

- Check the BSY bit, and after the BSY bit has changed from 1 to 0, read the second, minute, hour, and day-of-week registers. The register values are updated about 62.5 ms after the BSY bit is set to 1, and the BSY bit is cleared to 0.
- Making use of the interrupts, read the second, minute, hour, and day-of-week registers after the relevant flag in RTCFLG is set to 1 and the BSY bit is confirmed to be 0.
- Read the second, minute, hour, and day-of-week registers twice in a row, and if there is no change in the read data, the read data is used.



#### 3.3 INT Bit

The INT bit in RTCCR1 can be used to control interrupt generation timing. When interrupts are used to read accurate time data as described in the second method above, the procedure of reading the second, minute, hour and day-of-week data registers differs according to the INT bit setting. Figure 6 shows how the INT bit is used. In this sample task, the INT bit is set to 1.







Address H'F068

#### 4. Description of Software

#### 4.1 Modules

Table 2 describes the modules used in this sample task.

#### Table 2 Description of Modules

| Function Name | Description                                                                                                           |
|---------------|-----------------------------------------------------------------------------------------------------------------------|
| main          | Stops the watchdog timer, sets initial values for the RTC, enables interrupts, and makes a transition to watch mode.  |
| int_rtc       | One-second periodic interrupt processing that stores the second, minute, hour and day-<br>of-week data in on-chip RAM |

#### 4.2 Arguments

This sample program does not use arguments.

#### 4.3 Internal Registers Used

The following describes the internal registers used in this sample task.

| • | Second Data Register/Free Runn | ing Counter Data R | egister (RSECDR) |
|---|--------------------------------|--------------------|------------------|
|---|--------------------------------|--------------------|------------------|

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                               |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BSY      | 0       | R   | RTC Busy                                                                                                                                                                                                                               |
|     |          |         |     | This bit is set to 1 when the RTC is updating (computing) the values of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers must be used while this bit is 0. |
| 6   | SC12     | 0       | R/W | Ten's Position of Seconds                                                                                                                                                                                                              |
| 5   | SC11     | 0       | R/W | The value of these bits is incremented from 0 to 5 to count 60                                                                                                                                                                         |
| 4   | SC10     | 0       | R/W | seconds.                                                                                                                                                                                                                               |
| 3   | SC03     | 0       | R/W | One's Position of Seconds                                                                                                                                                                                                              |
| 2   | SC02     | 0       | R/W | The value of these bits is incremented every second from 0 to 9.                                                                                                                                                                       |
| 1   | SC01     | 0       | R/W | When there is a carry, the ten's position is incremented by 1.                                                                                                                                                                         |
| 0   | SC00     | 0       | R/W |                                                                                                                                                                                                                                        |

• Minute Data Register (RMINDR)

Address H'F069

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                               |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BSY      | 0       | R   | RTC Busy                                                                                                                                                                                                                               |
|     |          |         |     | This bit is set to 1 when the RTC is updating (computing) the values of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers must be used while this bit is 0. |
| 6   | MN12     | 0       | R/W | Ten's Position of Minutes                                                                                                                                                                                                              |
| 5   | MN11     | 0       | R/W | The value of these bits is incremented from 0 to 5 to count 60                                                                                                                                                                         |
| 4   | MN10     | 0       | R/W | minutes.                                                                                                                                                                                                                               |
| 3   | MN03     | 0       | R/W | One's Position of Minutes                                                                                                                                                                                                              |
| 2   | MN02     | 0       | R/W | The value of these bits is incremented every minute from 0 to 9.                                                                                                                                                                       |
| 1   | MN01     | 0       | R/W | When there is a carry, the ten's position is incremented by 1.                                                                                                                                                                         |
| 0   | MN00     | 0       | R/W |                                                                                                                                                                                                                                        |

• Hour Data Register (RHRDR)

Address H'F06A

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                               |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BSY      | 0       | R   | RTC Busy                                                                                                                                                                                                                               |
|     |          |         |     | This bit is set to 1 when the RTC is updating (computing) the values of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers must be used while this bit is 0. |
| 5   | HR11     | 0       | R/W | Ten's Position of Hours                                                                                                                                                                                                                |
| 4   | HR10     | 0       | R/W | The value of these bits is incremented from 0 to 2.                                                                                                                                                                                    |
| 3   | HR03     | 0       | R/W | One's Position of Hours                                                                                                                                                                                                                |
| 2   | HR02     | 0       | R/W | The value of these bits is incremented every hour from 0 to 9. When                                                                                                                                                                    |
| 1   | HR01     | 0       | R/W | there is a carry, the ten's position is incremented by 1.                                                                                                                                                                              |
| 0   | HR00     | 0       | R/W |                                                                                                                                                                                                                                        |

| Bit       Bit Name       Setting       R/W       Function         6       12/24       1       R/W       Coperation       Coperation         7       RUN       1       R/W       Coperation       Coperation         8       100: Thursday       001: Monday       001: Monday       001: Monday         010: Tuesday       010: Tuesday       010: Thursday       100: Thursday         101: Friday       110: Saturday       111: Reserved (setting prohibited)         •       RTC Control Register 1 (RTCCR1)       Address H'F06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       RCOperation Start       Coperation Start         0: Stops RTC operation       1: Starts RTC operation       1: Starts RTC operation       1: Starts RTC operation         6       12/24       1       R/W       Operating Mode       Coperates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.         1: RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 23.       1       Reset       Coperation         3       INT       1       R/W       Reset       Coperation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit mustb celared to 0 after set t                                                                                                                                                                                                                                                                                                                                                                                     | • Da | y-of-Week Da  | ta Register (I | RWKDR | Address H'F06B                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| This bit is set to 1 when the RTC is updating (computing) the values of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers.         8       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       Function         6       12/24       1       R/W       Operating Mode O: RTC operation of RHRDR is from 0 to 11.         1       RST       0       R/W       Reset       O: Normal operation         3       INT       1       R/W       Reset       O: Normal operation         3       INT       1       R/W       Interrupt Generation Timing       O: Periodic interrupts of secon | Bit  | Bit Name      | Setting        | R/W   | Function                                                                                                                                 |
| <ul> <li>of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers must be used while this bit is 0.</li> <li>WK2 0 RWW Day-of-Week Count</li> <li>WK1 0 RWW These bits indicate a day-of-week in binary code.</li> <li>WK0 0 RWW 000: Sunday 001: Monday 010: Tuesday 011: Wednesday 101: Friday 110: Saturday 111: Reserved (setting prohibited)</li> <li>RTC Control Register 1 (RTCCRI) Address HF06C</li> <li>Bit Name Setting RWW Function : Start 0: Stops RTC operation 1: Starts RTC operation 1: Starts RTC operation 1: Starts RTC operation 1: Starts RTC operation for 0 to 23.</li> <li>RST 0 R/W Reset 0: RTC operation 1: Reserved in 12-hour mode. Incrementation of RHRDR is from 0 to 11.</li> <li>RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 23.</li> <li>RST 0 R/W Reset 0: Normal operation 1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.</li> <li>INT 1 R/W RESET 1 R/W Reset 0: Normal operation 1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.</li> <li>INT 1 R/W RWE RESET 0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.</li> <li>Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.</li> <li>RTC Control Register 2 (RTCCR2) Address HF06D</li> <li>Bit Name Setting R/W Function 0: Disables one-second periodic interrupts.</li> </ul> | 7    | BSY           | 0              | R     | •                                                                                                                                        |
| 1       WK1       0       R/W       These bits indicate a day-of-week in binary code.         0       WK0       0       R/W       000: Sunday         001: Monday       001: Tuesday       001: Tuesday         010: Tuesday       100: Thursday       101: Friday         100: Thursday       101: Friday       111: Reserved (setting prohibited)         •       RTC Control Register 1 (RTCCR1)       Address HF06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       Operation Start       0: Stops RTC operation         1: Starts RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.       1: Starts RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 12.         4       RST       0       R/W       Reset       0: Normal operation         3       INT       1       R/W       Interrupt Generation Timing       0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period ends.         *       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit <td></td> <td></td> <td></td> <td></td> <td>of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers</td>                                                                                                                                                                          |      |               |                |       | of second, minute, hour, and day-of-week data registers. The values of the second, minute, hour, and day-of-week data registers          |
| 0       WK0       0       R/W       000: Sunday<br>001: Monday<br>010: Tuesday<br>010: Tuesday<br>100: Thursday<br>110: Saturday<br>110: Saturday<br>111: Reserved (setting prohibited)         •       RTC Control Register 1 (RTCCR1)       Address HF06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       RTC Operation Start<br>0: Stops RTC Operation<br>1: Starts RTC operation<br>1: Starts RTC operation       0         6       12/24       1       R/W       Operating Mode<br>0: RTC operates in 12-hour mode. Incrementation of RHRDR is<br>from 0 to 11.         4       RST       0       R/W       Reset<br>0: Normal operation<br>1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function<br>Encodic interrupts of second, minute, hour, and day-of-week are<br>generated immediately after the RTC busy period ends.         2       1SEI                                                                                                                                             | 2    | WK2           | 0              | R/W   | Day-of-Week Count                                                                                                                        |
| 001: Monday         010: Tuesday         010: Tuesday         010: Tuesday         11: Wednesday         100: Thursday         101: Friday         111: Reserved (setting prohibited)         • RTC Control Register 1 (RTCCR1)         Address H'F06C         Bit       Bit Name         Setting       R/W         Function         7       RUN         1       R/W         800       Coperation Start         0: Stops RTC operation         1: Starts RTC operation         1: Starts RTC operation         1: Starts RTC operation         1: Starts RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.         1: RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST         0       R/W         RCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT         1       R/W         1       R/W         1       R/W         1       R/W         1       Reset         0: Normal operation         1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1    | WK1           | 0              | R/W   | These bits indicate a day-of-week in binary code.                                                                                        |
| 010: Tuesday         011: Wednesday         100: Thursday         101: Friday         101: Saturday         111: Reserved (setting prohibited)         example         8tt         Bit       Bit Name         Setting       R/W         Function         7       RUN         1       R/W         Function         7       RUN         1       R/W         For operation Start         0: Stops RTC operation         1: Starts RTC operation to 11.         1: RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 13.         1: RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0         R/W       Reset         0: Normal operation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1         1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are gen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0    | WK0           | 0              | R/W   | 000: Sunday                                                                                                                              |
| 011: Wednesday<br>100: Thrisday<br>110: Saturday<br>111: Reserved (setting prohibited)         • RTC Control Register 1 (RTCCR1)       Address H'F06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       Function         6       12/24       1       R/W       Operating Mode<br>0: RTC operates in 12-hour mode. Incrementation of RHRDR is<br>from 0 to 11.         6       12/24       1       R/W       Reset<br>0: NCTC operates in 24-hour mode. Incrementation of RHRDR is<br>from 0 to 23.         4       RST       0       R/W       Reset<br>0: Normal operation         3       INT       1       R/W         3       INT       1       R/W         4       RST       0       R/W         8       0: Normal operation<br>1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.         1: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.         1: Periodic interrupts of second, minute, hour, and day-of-week a                                                                                                                                                                                                                              |      |               |                |       | 001: Monday                                                                                                                              |
| 100: Thursday<br>101: Friday<br>110: Saturday<br>111: Reserved (setting prohibited)         • RTC Control Register 1 (RTCCRI)       Address HF06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       RTC Operation Start<br>0: Stops RTC operation<br>1: Starts RTC operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |               |                |       | 010: Tuesday                                                                                                                             |
| 101: Friday<br>110: Saturday<br>111: Reserved (setting prohibited)         • RTC Control Register 1 (RTCCR1)       Address H'F06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       Function         6       12/24       1       R/W       Operating Mode<br>0: RTC operates in 12-hour mode. Incrementation of RHRDR is<br>from 0 to 11.         6       12/24       1       R/W       Reset<br>0: Normal operation         4       RST       0       R/W       Reset<br>0: Normal operation         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.         3       INT       1       R/W       Function         2       1SEIE       1       R/W       Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |               |                |       | 011: Wednesday                                                                                                                           |
| 110: Saturday<br>111: Reserved (setting prohibited)         • RTC Control Register 1 (RTCCR1)       Address HF06C         Bit       Bit Name       Setting       R/W       Function         7       RUN       1       R/W       RTC Operation Start<br>0: Stops RTC operation         6       12/24       1       R/W       Operating Mode<br>0: RTC operates in 12-hour mode. Incrementation of RHRDR is<br>from 0 to 11.         6       12/24       1       R/W       Reset<br>0: Normal operation         4       RST       0       R/W       Reset<br>0: Normal operation         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.         •       RTC Control Register 2 (RTCCR2)       Address HF06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               |                |       | 100: Thursday                                                                                                                            |
| 111: Reserved (setting prohibited)         Interved (setting prohibited)         Interved (setting prohibited)         Address H'F06C         Bit Name Setting R/W Function         7       RUN       1       R/W       RTC Operation Start         0:       Stops RTC operation       1:       Starts RTC operation         6       12/24       1       R/W       Operating Mode         0:       RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.       1: RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0       R/W       Reset         0:       Normal operation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0:       Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.         1:       Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE                                                                                                                                                                                                                                                                                                                                                                                   |      |               |                |       | 101: Friday                                                                                                                              |
| <ul> <li>RTC Control Register 1 (RTCCR1)</li> <li>Address H'F06C</li> <li>Bit Bit Name Setting R/W Function         <ul> <li>RUN 1</li> <li>R/W RTC Operation Start</li> <li>Stops RTC operation</li> <li>Starts RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.</li> <li>RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.</li> </ul> </li> <li>4 RST 0 R/W Reset         <ul> <li>Normal operation</li> <li>Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.</li> <li>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.</li> <li>Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.</li> <li>Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.</li> </ul> </li> <li>RTC Control Register 2 (RTCCR2)         <ul> <li>Address H'F06D</li> <li>Bit Name Setting R/W Function</li> <li>Setting R/W One-Second Periodic Interrupt Enable 0: Disables one-second periodic interrupts.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                |      |               |                |       | 110: Saturday                                                                                                                            |
| Bit         Bit Name         Setting         R/W         Function           7         RUN         1         R/W         RTC Operation Start<br>0: Stops RTC operation<br>1: Starts RTC operation           6         12/24         1         R/W         Operating Mode<br>0: RTC operates in 12-hour mode. Incrementation of RHRDR is<br>from 0 to 11.           4         RST         0         R/W         Reset<br>0: Normal operation<br>1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.           3         INT         1         R/W         Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.           4.         RTC         1         R/W         Interrupt of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.           3         INT         1         R/W         Interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.           4.         RTC Control Register 2 (RTCCR2)         Address HF06D           Bit         Bit Name         Setting         R/W         Function           2         1SEIE         1         R/W         One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                        |      |               |                |       | 111: Reserved (setting prohibited)                                                                                                       |
| 7       RUN       1       R/W       RTC Operation Start         0       Stops RTC operation       1: Starts RTC operation         6       12/24       1       R/W       Operating Mode         0       RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.       1: RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0       R/W       Reset         0       Normal operation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address HF06D         Bit       Bit Name       Setting       R/W       Function         2       1       R/W       One-Second Periodic Interrupt Enable       0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | • R1 | C Control Reg | gister 1 (RTC  | CCR1) | Address H'F06C                                                                                                                           |
| 0: Stops RTC operation<br>1: Starts RTC operation         6       12/24       1       R/W       Operating Mode<br>0: RTC operates in 12-hour mode. Incrementation of RHRDR is<br>from 0 to 11.<br>1: RTC operates in 24-hour mode. Incrementation of RHRDR is<br>from 0 to 23.         4       RST       0       R/W       Reset<br>0: Normal operation<br>1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing<br>0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.<br>1: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit  | Bit Name      | Setting        | R/W   | Function                                                                                                                                 |
| 1: Starts RTC operation         6       12/24       1       R/W       Operating Mode         0: RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.       1: RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0       R/W       Reset         0: Normal operation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W         1: Periodic interrupt Generation Timing       0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.         1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         • RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W         2       1SEIE       1       R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7    | RUN           | 1              | R/W   | RTC Operation Start                                                                                                                      |
| 6       12/24       1       R/W       Operating Mode         0:       RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.       1:       RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0       R/W       Reset       0:       Normal operation         1:       RST       0       R/W       Reset       0:       Normal operation         3       INT       1       R/W       Interrupt Generation Timing       0:       Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.         1:       Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable         0: Disables one-second periodic interrupts.       0:       Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -    |               |                |       | 0: Stops RTC operation                                                                                                                   |
| 0: RTC operates in 12-hour mode. Incrementation of RHRDR is from 0 to 11.         1: RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0       R/W       Reset         0: Normal operation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |               |                |       | 1: Starts RTC operation                                                                                                                  |
| from 0 to 11.         1: RTC operates in 24-hour mode. Incrementation of RHRDR is from 0 to 23.         4       RST       0       R/W       Reset         0: Normal operation       1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6    | 12/24         | 1              | R/W   | Operating Mode                                                                                                                           |
| 4       RST       0       R/W       Reset         0       N/W       Reset       0: Normal operation         1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W         3       INT       1       R/W         0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable         0: Disables one-second periodic interrupts.       0:       Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |               |                |       |                                                                                                                                          |
| 0: Normal operation         1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |               |                |       |                                                                                                                                          |
| 1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are<br>generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4    | RST           | 0              | R/W   | Reset                                                                                                                                    |
| RTCCSR and this bit. This bit must be cleared to 0 after set to 1.         3       INT       1       R/W       Interrupt Generation Timing         0: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.       1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         •       RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable 0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |               |                |       | 0: Normal operation                                                                                                                      |
| <ul> <li>O: Periodic interrupts of second, minute, hour, and day-of-week are generated during the RTC busy period.</li> <li>1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.</li> <li>RTC Control Register 2 (RTCCR2) Address H'F06D</li> <li>Bit Bit Name Setting R/W Function         <ul> <li>1 R/W One-Second Periodic Interrupt Enable</li> <li>0: Disables one-second periodic interrupts.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |               |                |       | 1: Resets all the registers and control circuits of the RTC except<br>RTCCSR and this bit. This bit must be cleared to 0 after set to 1. |
| generated during the RTC busy period.         1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         • RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable 0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3    | INT           | 1              | R/W   | Interrupt Generation Timing                                                                                                              |
| 1: Periodic interrupts of second, minute, hour, and day-of-week are generated immediately after the RTC busy period ends.         • RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |               |                |       |                                                                                                                                          |
| generated immediately after the RTC busy period ends.         • RTC Control Register 2 (RTCCR2)       Address H'F06D         Bit       Bit Name       Setting       R/W       Function         2       1SEIE       1       R/W       One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |               |                |       | generated during the RTC busy period.                                                                                                    |
| <ul> <li>RTC Control Register 2 (RTCCR2) Address H'F06D</li> <li>Bit Bit Name Setting R/W Function         <ul> <li>1 SEIE</li> <li>1 R/W One-Second Periodic Interrupt Enable 0: Disables one-second periodic interrupts.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |               |                |       | 1: Periodic interrupts of second, minute, hour, and day-of-week are                                                                      |
| Bit         Bit Name         Setting         R/W         Function           2         1SEIE         1         R/W         One-Second Periodic Interrupt Enable<br>0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |               |                |       | generated immediately after the RTC busy period ends.                                                                                    |
| 2     1SEIE     1     R/W     One-Second Periodic Interrupt Enable       0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | • R1 | C Control Reg | gister 2 (RTC  | CR2)  | Address H'F06D                                                                                                                           |
| 0: Disables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit  | Bit Name      | Setting        | R/W   | Function                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2    | 1SEIE         | 1              | R/W   | One-Second Periodic Interrupt Enable                                                                                                     |
| 1: Enables one-second periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |               |                |       | 0: Disables one-second periodic interrupts.                                                                                              |
| · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |               |                |       | 1: Enables one-second periodic interrupts.                                                                                               |

## **KENESAS**

| it | Bit Name | Setting | R/W | Function                                          |
|----|----------|---------|-----|---------------------------------------------------|
| 3  | RCS3     | 1       | R/W | Clock Source Selection                            |
| 2  | RCS2     | 0       | R/W | 0000:                                             |
| 1  | RCS1     | 0       | R/W | 0001:                                             |
| 0  | RCS0     | 0       | R/W | 0010:                                             |
|    |          |         |     | 0011: $\phi/256$ (Free running counter operation) |
|    |          |         |     | 0100:                                             |
|    |          |         |     | 0101:                                             |
|    |          |         |     | 0110:                                             |
|    |          |         |     | 0111:                                             |
|    |          |         |     | 1xxx: 32.768 kHz (RTC operation)                  |

• RTC Interrupt Flag Register (RTCFLG)

Address H'F067

| Bit   | Bit Name                                        | Setting | R/W    | Function                                    |  |  |  |
|-------|-------------------------------------------------|---------|--------|---------------------------------------------|--|--|--|
| 2     | 1SEIFG                                          | 0       | R/(W)* | [Setting condition]                         |  |  |  |
|       |                                                 |         |        | When a one-second periodic interrupt occurs |  |  |  |
|       |                                                 |         |        | [Clearing condition]                        |  |  |  |
|       |                                                 |         |        | 0 is written to 1SEIFG when 1SEIFG = 1      |  |  |  |
| Note: | Note: * Only 0 can be written to clear the flag |         |        |                                             |  |  |  |

Note: Only 0 can be written to clear the flag.

• Timer Control/Status Register WD1 (TCSRWD1) Address H'FFB1

| Bit | Bit Name | Setting | R/W | Function                                                             |
|-----|----------|---------|-----|----------------------------------------------------------------------|
| 7   | B6WI     | 1       | R/W | Bit 6 Write Disable                                                  |
|     |          |         |     | Writing to the TCWE bit is only enabled when 0 is written to the     |
|     |          |         |     | B6WI bit. This bit is always read as 1.                              |
| 6   | TCWE     | 0       | R/W | Timer Counter WD Write Enable                                        |
|     |          |         |     | Writing to the timer counter WD (TCWD) is enabled when the           |
|     |          |         |     | TCWE bit is set to 1. When writing to this bit, 0 must be written to |
|     |          |         |     | the B6WI bit.                                                        |
| 5   | B4WI     | 1       | R/W | Bit 4 Write Disable                                                  |
|     |          |         |     | Writing to the TCSRWE bit is only enabled when 0 is written to the   |
|     |          |         |     | B4MI bit. The B4WI bit is always read as 1.                          |
| 4   | TCSRWE   | 0       | R/W | Timer Control/Status Register WD1 Write Enable                       |
|     |          |         |     | Writing to the WDON and WRST bits are enabled when the               |
|     |          |         |     | TCSRWE bit is set to 1. When writing to this bit, 0 must be written  |
|     |          |         |     | to the B4WI bit.                                                     |
| 3   | B2WI     | 1       | R/W | Bit 2 Write Disable                                                  |
|     |          |         |     | Writing to the WDON is only enabled when 0 is written to the B2WI    |
|     |          |         |     | bit. This bit is always read as 1.                                   |

| Bit  | Bit Name       | Setting       | R/W     | Function                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|----------------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | WDON           | 0             | R/W     | <ul> <li>Watchdog Timer On</li> <li>The TDWD starts counting up when the WDON bit is set to 1 and stops counting when the WDON bit is cleared to 0.</li> <li>[Setting condition]</li> <li>If 0 is written to the B2WI bit and 1 to the WDON bit while the TCSRWE bit is 1.</li> <li>Reset</li> <li>[Clearing condition]</li> <li>If 0 is written to the B2WI and WDON bits while the TCSRWE bit is 1.</li> </ul> |
| 1    | BOWI           | 1             | R/W     | Bit 0 Write Disable<br>Writing to the WRST bit is only enabled when 0 is written to the<br>B0WI bit. This bit is always read as 1.                                                                                                                                                                                                                                                                               |
| 0    | WRST           | 0             | R/W     | <ul> <li>Watchdog Timer Reset</li> <li>[Setting condition]</li> <li>When the TCWD overflows and an internal reset signal is generated.</li> <li>[Clearing condition]</li> <li>Reset by the RES pin</li> <li>If 0 is written to both the BOWI and WRST bits while the TCSRWE bit is 1.</li> </ul>                                                                                                                 |
| • Sy | stem Control R | Register 1 (S | SYSCR1) | Address H'FFF0                                                                                                                                                                                                                                                                                                                                                                                                   |
| Bit  | Bit Name       | Setting       | R/W     | Function                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7    | SSBY           | 1             | R/W     | Software Standby<br>Selects the mode to which the transition is made after the SLEEP<br>instruction is executed.<br>0: Transition is made to sleep mode or subsleep mode.<br>1: Transition is made to standby mode or watch mode.                                                                                                                                                                                |
| 3    | LSON           | 1             | R/W     | <ul> <li>Low Speed on Flag</li> <li>Selects the system clock (φ) or subclock (φSUB) as the CPU operating clock after watch mode is cleared.</li> <li>0: The CPU operates on the system clock (φ)</li> <li>1: The CPU operates on the subclock (φSUB)</li> </ul>                                                                                                                                                  |
| 2    | TMA3           | 1             | R/W     | Selects the mode to which the transition is made after the SLEEP instruction is executed, in combination with bits SSBY and LSON in SYSCR1 and bits DTON and MSON in SYSCR2.                                                                                                                                                                                                                                     |

• System Control Register 2 (SYSCR2)

Address H'FFF1

| Bit   | Bit Name                              | Setting | R/W | Function                                                                                                                                                                                                                                             |
|-------|---------------------------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3     | DTON                                  | 0       | R/W | Direct Transfer ON Flag                                                                                                                                                                                                                              |
|       |                                       |         |     | Selects the mode to which the transition is made after the SLEEP                                                                                                                                                                                     |
|       |                                       |         |     | instruction is executed, in combination with bits SSBY, TMA3, and                                                                                                                                                                                    |
|       |                                       |         |     | LSON in SYSCR1 and bit MSON in SYSCR2.                                                                                                                                                                                                               |
| 2     | MSON                                  | 0       | R/W | Medium Speed ON Flag                                                                                                                                                                                                                                 |
|       |                                       |         |     | Selects whether the chip operates in active (high-speed) or active (medium-speed) mode after standby, watch, or sleep mode is cleared.                                                                                                               |
|       |                                       |         |     | 0: Active (high-speed) mode                                                                                                                                                                                                                          |
|       |                                       |         |     | 1: Active (medium-speed) mode                                                                                                                                                                                                                        |
| 1     | SA1                                   | 0       | R/W | Subactive Mode Clock Select 1 and 0                                                                                                                                                                                                                  |
| 0     | SA0                                   | 0       | R/W | These bits select the operating clock frequency in subactive and<br>subsleep modes. The operating clock frequency changes to the set<br>frequency after the SLEEP instruction is executed.<br>00: \phiw/8<br>01: \phiw/4<br>10: \phiw/2<br>11: \phiw |
| • Int | • Interrupt Enable Register 1 (IENR1) |         |     | Address H'FFF3                                                                                                                                                                                                                                       |
| Bit   | Bit Name                              | Setting | R/W | Function                                                                                                                                                                                                                                             |
| 7     | IENRTC                                | 1       | R/W | RTC Interrupt Request Enable                                                                                                                                                                                                                         |
|       |                                       |         |     | RTC interrupt requests are enabled when this bit is set to 1.                                                                                                                                                                                        |

#### 4.4 RAM Usage

Table 3 describes the RAM usage in this sample task.

#### Table 3 Description of RAM

| Label Name | Function                             | Size   | Used In       |
|------------|--------------------------------------|--------|---------------|
| sec_cnt    | Stores BCD-coded second data         | 1 byte | main, int_rtc |
| min_cnt    | Stores BCD-coded minute data         | 1 byte | main, int_rtc |
| hr_cnt     | Stores BCD-coded hour data           | 1 byte | main, int_rtc |
| wk_cnt     | Stores binary-coded day-of-week data | 1 byte | main, int_rtc |

• Second Data (sec\_cnt)

#### Address H'FB80

| Bit | Bit Name | Initial Value | Function                                                         |
|-----|----------|---------------|------------------------------------------------------------------|
| 7   |          | 0             | Not used                                                         |
| 6   | sec_12   | 0             | Ten's Position of Seconds                                        |
| 5   | sec_11   | 0             | The value of these bits is incremented from 0 to 5 to count 60   |
| 4   | sec_10   | 0             | seconds.                                                         |
| 3   | sec_03   | 0             | One's Position of Seconds                                        |
| 2   | sec_02   | 0             | The value of these bits is incremented every second from 0 to 9. |
| 1   | sec_01   | 0             | When there is a carry, the ten's position is incremented by 1.   |
| 0   | sec_00   | 0             |                                                                  |

• Minute Data (min\_cnt)

Address H'FB81

| Bit | Bit Name | Initial Value | Function                                                         |
|-----|----------|---------------|------------------------------------------------------------------|
| 7   |          | 0             | Not used                                                         |
| 6   | min_12   | 0             | Ten's Position of Minutes                                        |
| 5   | min_11   | 0             | The value of these bits is incremented from 0 to 5 to count 60   |
| 4   | min_10   | 0             | minutes.                                                         |
| 3   | min_03   | 0             | One's Position of Minutes                                        |
| 2   | min_02   | 0             | The value of these bits is incremented every minute from 0 to 9. |
| 1   | min_01   | 0             | When there is a carry, the ten's position is incremented by 1.   |
| 0   | min_00   | 0             |                                                                  |

• Hour Data (hr\_cnt)

Address H'FB82

| Bit | Bit Name | Initial Value | Function                                                            |
|-----|----------|---------------|---------------------------------------------------------------------|
| 7   |          | 0             | Not used                                                            |
| 6   |          | 0             | Not used                                                            |
| 5   | hr_11    | 0             | Ten's Position of Hours                                             |
| 4   | hr_10    | 0             | The value of these bits is incremented from 0 to 2.                 |
| 3   | hr_03    | 0             | One's Position of Hours                                             |
| 2   | hr_02    | 0             | The value of these bits is incremented every hour from 0 to 9. When |
| 1   | hr_01    | 0             | there is a carry, the ten's position is incremented by 1.           |
| 0   | hr_00    | 0             |                                                                     |

Note: Hour data (hr\_cnt) is indicated in 24-hour mode in this sample task.

| Bit | Bit Name | Initial Value | Function                                          |
|-----|----------|---------------|---------------------------------------------------|
| 7   | _        | 0             | Not used                                          |
| 6   |          | 0             | Not used                                          |
| 5   |          | 0             | Not used                                          |
| 4   |          | 0             | Not used                                          |
| 3   |          | 0             | Not used                                          |
| 2   | wk_02    | 0             | Day-of-Week Count                                 |
| 1   | wk_01    | 0             | These bits indicate a day-of-week in binary code. |
| 0   | wk_00    | 0             | 000: Sunday                                       |
|     |          |               | 001: Monday                                       |
|     |          |               | 010: Tuesday                                      |
|     |          |               | 011: Wednesday                                    |
|     |          |               | 100: Thursday                                     |
|     |          |               | 101: Friday                                       |
|     |          |               | 110: Saturday                                     |

Address H'FB82



#### 5. Flowchart

#### 5.1 main







#### 5.2 int\_rtc



#### 5.3 Link Address Specification

| Section Name | Address |
|--------------|---------|
| CVECT        | H'0000  |
| Р            | H'0100  |
| В            | H'FB80  |



### **Revision Record**

|      | Date      | Descript | lion                 |  |  |
|------|-----------|----------|----------------------|--|--|
| Rev. |           | Page     | Summary              |  |  |
| 1.00 | Mar.18.05 | _        | First edition issued |  |  |
|      |           |          |                      |  |  |
|      |           |          |                      |  |  |
|      |           |          |                      |  |  |
|      |           |          |                      |  |  |

#### Keep safety first in your circuit designs!

**(ENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.