# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H SLP Series

# Pulse Cycle Measurement Using TPU Cascaded Operation Function

### Introduction

Two 16-bit timer counter channels of the 16-bit timer pulse unit (TPU) are connected and operated as a 32-bit timer counter, and the time (cycle) from the rising edge of a pulse input simultaneously to input capture input pins (TIOCA1, TIOCA2) to the next rising edge is measured.

## **Target Device**

H8/38076R

### **Contents**

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Functions Used          | 2  |
| 3. | Principles of Operation | 6  |
| 4. | Description of Software | 7  |
| 5. | Flowcharts              | 13 |



# 1. Specifications

- The cascaded operation function of the 16-bit timer pulse unit (TPU) is used to measure the time (cycle) from the rising edge of a pulse input simultaneously to the TGRA\_1 input capture input pin (TIOCA1) and TGRA\_2 input capture input pin (TIOCA2) to the next rising edge.
- Cascaded operation is a function for connecting two 16-bit counter channels and operating them as a 32-bit counter.
- By inputting a rising edge simultaneously to the TIOCA1 pin and TIOCA2 pin, a 32-bit counter value is transferred, the upper 16 bits being transferred to timer general register A\_1 (TGRA\_1) and the lower 16 bits to timer general register A\_2 (TGRA\_2).
- In this sample task, internal clock  $\phi$  is set as the input clock of the 32-bit timer counter. At  $\phi = 10$  MHz operation, the resolution is 100 ns and the measurable cycle is 429.49 s. The captured 32-bit counter value is stored in RAM.
- An example of pulse cycle measurement by means of the TPU cascaded operation function is shown in figure 1.



Figure 1 Example of Pulse Cycle Measurement Using TPU Cascaded Operation Function

### 2. Functions Used

### 2.1 TPU Cascaded Operation Function

In this sample task, the cascaded operation function of the TPU is used to measure the cycle of a pulse input simultaneously to the TIOCA1 pin and TIOCA2 pin. A block diagram of the cascaded operation function of the TPU is shown in figure 2. The block diagram of the cascaded operation function of the TPU is explained below.

- System clock (φ)
  - 10-MHz clock used as the reference clock for operating the CPU and peripheral function modules
- Timer control register\_1 (TCR\_1), timer control register\_2 (TCR\_2)
   These registers select timer counter\_1 (TCNT\_1), timer counter\_2 (TCNT\_2) counter clearing source. input clock edge, and clock source.
- Timer mode register\_1 (TMDR\_1), timer mode register\_2 (TMDR\_2)
  These registers set the operating modes of channels 1 and 2.
- Timer I/O control register\_1 (TIOR\_1), timer I/O control register\_2 (TIOR\_2)

  These registers control timer general register A\_1 (TGRA\_1) and timer general register A\_2 (TGRA\_2).
- Timer interrupt enable register\_1 (TIER\_1)
  Enables or disables of channel 1 interrupt requests.



- Timer status register\_1 (TSR\_1)
  Indicates the state of channel 1.
- Timer counter 1 (TCNT 1)

A 16-bit readable/writable counter that operates as the upper 16 bits of a 32-bit timer counter. Counts on overflow of TCNT 2.

• Timer counter 2 (TCNT 2)

A 16-bit readable/writable counter that operates as the lower 16 bits of a 32-bit timer counter. Counts at the rising edge of internal clock  $\phi$ .

• Timer general register A 1 (TGRA 1)

A 16-bit readable/writable input capture register that stores the upper 16-bit counter value (TCNT\_1 counter value) of the 32-bit timer counter at the rising edge of a pulse input to the TIOCA1 pin

• Timer general register A 2 (TGRA 2)

A 16-bit readable/writable input capture register that stores the lower 16-bit counter value (TCNT\_2 counter value) of the 32-bit timer counter at the rising edge of a pulse input to the TIOCA2 pin

• Timer start register (TSTR)

Controls operation/stopping of timer counter 1 (TCNT 1) and timer counter 2 (TCNT 2).

• An example of input capture input cycle calculation is shown below. (In this sample task, the count value of the 32-bit timer counter is stored in RAM.)

 $(\phi = 10 \text{ MHz}, 32\text{-bit timer counter input clock} = \phi)$ 

TIOCA1, TIOCA2 pin input pulse cycle

- = 32-bit timer counter value × 32-bit timer counter input clock
- = ([TCNT 1 (upper 16 bits)][TCNT 1 (lower 16 bits)])  $\times$  100 ns





Figure 2 Block Diagram of Cascaded Operation Function



## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, pulse cycles are measured by using the cascaded operation function of the TPU.

Table 1 Assignment of Functions

| Elements | Description                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCR_1    | Sets TGRA_1 input capture as TCNT_1 counter clearing source, rising edge as TCNT_1 input clock edge, and TCNT_2 overflow as TCNT_1 counter clock       |
| TCR_2    | Sets TGRA_2 input capture as TCNT_2 counter clearing source, rising edge as TCNT_2 input clock edge, and internal clock $\phi$ as TCNT_2 counter clock |
| TMDR_1   | Sets normal mode as channel 1 operating mode                                                                                                           |
| TMDR_2   | Sets normal mode as channel 2 operating mode                                                                                                           |
| TIOR_1   | Sets input capture register as TGRA_1 function, and input capture at the rising edge as TIOCA1 pin function                                            |
| TIOR_2   | Sets input capture register as TGRA_2 function, and input capture at the rising edge as TIOCA2 pin function                                            |
| TIER_1   | Enables TCNT_1 overflow interrupt request and TGRA_1 input capture interrupt request                                                                   |
| TSR_1    | Indicates TCNT_1 overflow and TGRA_1 input capture status                                                                                              |
| TCNT_1   | Upper 16 bits of 32-bit timer counter                                                                                                                  |
| TCNT_2   | Lower 16 bits of 32-bit timer counter                                                                                                                  |
| TGRA_1   | Input capture register that stores upper 16 bits of 32-bit timer counter                                                                               |
| TGRA_2   | Input capture register that stores lower 16 bits of 32-bit timer counter                                                                               |
| TSTR     | Controls operation/stopping of TCNT_1 and TCNT_2                                                                                                       |
| TIOCA1   | TGRA_1 input capture input pin, used to input cycle measurement pulse                                                                                  |
| TIOCA2   | TGRA_2 input capture input pin, used to input cycle measurement pulse                                                                                  |



## 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 3. Using the hardware and software processing shown in figure 3, PWM output is performed by means of the TPU synchronous operation function.



Figure 3 Principles of Operation



## 4. Description of Software

### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| Function Name | Description                                                                                                                                                        |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| main          | TPU initial settings, TCNT_1 and TCNT_2 count operation start, interrupt enabling, storing 32-bit timer counter value in RAM at end of measurement, end processing |
| int_tg1a      | TGRA_1 input capture A interrupt processing, measurement starting point/end point identification                                                                   |
| int_tci1v     | TCNT_1 overflow interrupt processing, measurement error identification                                                                                             |

# 4.2 Arguments

No arguments are used in this sample task.

# 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

| • | TSTR | Timer start register | Address: H'F030 |
|---|------|----------------------|-----------------|
|---|------|----------------------|-----------------|

| Bit | Bit Name | Set Value | R/W | Description                               |
|-----|----------|-----------|-----|-------------------------------------------|
| 2   | CST2     | 1         | R/W | Counter start 2                           |
|     |          |           |     | Selects TCNT_2 operation or stopping.     |
|     |          |           |     | CST2 = 1: TCNT_2 performs count operation |
| 1   | CST1     | 1         | R/W | Counter start 1                           |
|     |          |           |     | Selects TCNT_1 operation or stopping.     |
|     |          |           |     | CST1 = 1: TCNT_1 performs count operation |

| •   | TCR_1 Timer | control register | r_1 | Address: H'F040                                              |
|-----|-------------|------------------|-----|--------------------------------------------------------------|
| Bit | Bit Name    | Set Value        | R/W | Description                                                  |
| 6   | CCLR1       | 0                | R/W | Counter clear 1, 0                                           |
| 5   | CCLR0       | 1                | R/W | Select the TCNT_1 counter clearing source.                   |
|     |             |                  |     | CCLR1 = 0, CCLR0 = 1: TCNT_1 cleared by TGRA_1 input capture |
| 4   | CKEG1       | 0                | R/W | Clock edge 1, 0                                              |
| 3   | CKEG0       | 0                | R/W | Select the TCNT_1 input clock edge.                          |
|     |             |                  |     | CKEG1 = 0, CKEG0 = 0: Counts at the rising edge              |
| 2   | TPSC2       | 1                | R/W | Timer prescaler 2, 1, 0                                      |
| 1   | TPSC1       | 1                | R/W | Select the TCNT_1 clock source.                              |
| 0   | TPSC0       | 1                | R/W | TPSC2 = 1, TPSC1 = 1, TPSC0 = 1: Counts on TCNT_2 overflow   |

| • ] | ΓMDR_1 Tin  | ner mode regist   | er_1         | Address: H'F041                                                                             |
|-----|-------------|-------------------|--------------|---------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value         | R/W          | Description                                                                                 |
| 1   | MD1         | 0                 | R/W          | Mode 1, 0                                                                                   |
| 0   | MD0         | 0                 | R/W          | Select the TPU_1 operating mode.                                                            |
|     |             |                   |              | MD1 = 0, MD0 = 0: TPU_1 set to normal operation mode                                        |
| • ] | ΓΙΟR_1 Time | er I/O control re | gister_1     | Address: H'F042                                                                             |
| Bit | Bit Name    | Set Value         | R/W          | Description                                                                                 |
| 3   | IOA3        | 1                 | R/W          | I/O control A3 to A0                                                                        |
| 2   | IOA2        | 0                 | R/W          | Select the function of TGRA_1.                                                              |
| 1   | IOA1        | 0                 | R/W          | IOA3 = 1, IOA2 = 0, IOA1 = 0, IOA0 = 0: TGRA_1 function is input                            |
| 0   | IOA0        | 0                 | R/W          | capture register, input capture at the rising edge of TIOCA1 pin                            |
| • ] | ΓΙΕR_1 Time | r interrupt enab  | ole register | Address: H'F044                                                                             |
| Bit | Bit Name    | Set Value         | R/W          | Description                                                                                 |
| 4   | TCIEV       | 1                 | R/W          | Overflow interrupt enable                                                                   |
|     |             |                   |              | Enables or disables TCFV flag interrupt request (TCIV) when TCFV flag is set to 1 in TSR_1. |
|     |             |                   |              | TCIEV = 1: TCFV flag interrupt request (TCIV) enabled                                       |
| 0   | TGIEA       | 1                 | R/W          | TGR interrupt enable A                                                                      |
|     |             |                   |              | Enables or disables TGFA flag interrupt request (TGIA) when TGFA                            |

| • | TSR_1 | Timer status register_1 | Address: H'F045 |
|---|-------|-------------------------|-----------------|
|---|-------|-------------------------|-----------------|

| Bit | Bit Name | Set Value | R/W    | Description                                                                    |
|-----|----------|-----------|--------|--------------------------------------------------------------------------------|
| 4   | TCFV     | 0         | R/(W)* | Overflow flag                                                                  |
|     |          |           |        | Status flag indicating occurrence of TCNT_1 overflow                           |
|     |          |           |        | [Setting condition]                                                            |
|     |          |           |        | When TCNT_1 value overflows (H'FFFF $\rightarrow$ H'0000)                      |
|     |          |           |        | [Clearing condition]                                                           |
|     |          |           |        | When 0 is written to TCFV after TCFV is read while set to 1                    |
| 0   | TGFA     | 0         | R/(W)* | Input capture flag A                                                           |
|     |          |           |        | Status flag indicating occurrence of TGRA_1 input capture                      |
|     |          |           |        | [Setting condition]                                                            |
|     |          |           |        | When TCNT_1 value is transferred to TGRA_1 in response to input capture signal |
|     |          |           |        | [Clearing condition]                                                           |
|     |          |           |        | When 0 is written to TGFA after TGFA is read while set to 1                    |

flag is set to 1 in TSR\_1.

TGIEA = 1: TGFA flag interrupt request (TGIA) enabled

Note: \* Only 0 can be written to clear the flag.



| • ′ | TCNT_1 Time | er counter_1 | Addres | ss: H'F046                                                                                    |
|-----|-------------|--------------|--------|-----------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value    | R/W    | Description                                                                                   |
| 15  | Bit 15      | 0            | R/W    | Timer counter_1                                                                               |
| 14  | Bit 14      | 0            | R/W    | 16-bit readable/writable counter. TCNT_1 is initialized to H'0000 at a                        |
| 13  | Bit 13      | 0            | R/W    | reset. TCNT_1 cannot be accessed in 8-bit units, and must always be accessed in 16-bit units. |
| 12  | Bit 12      | 0            | R/W    | In cascaded operation, TCNT_1 functions as the upper 16 bits of the                           |
| 11  | Bit 11      | 0            | R/W    | 32-bit timer counter.                                                                         |
| 10  | Bit 10      | 0            | R/W    |                                                                                               |
| 9   | Bit 9       | 0            | R/W    |                                                                                               |
| 8   | Bit 8       | 0            | R/W    |                                                                                               |
| 7   | Bit 7       | 0            | R/W    |                                                                                               |
| 6   | Bit 6       | 0            | R/W    |                                                                                               |
| 5   | Bit 5       | 0            | R/W    |                                                                                               |
| 4   | Bit 4       | 0            | R/W    |                                                                                               |
| 3   | Bit 3       | 0            | R/W    |                                                                                               |
| 2   | Bit 2       | 0            | R/W    |                                                                                               |
| 1   | Bit 1       | 0            | R/W    |                                                                                               |
| 0   | Bit 0       | 0            | R/W    |                                                                                               |

| •   | TGRA_1 Timer general register A_1 |           |     | Address: H'F048                                                                                                                          |
|-----|-----------------------------------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name                          | Set Value | R/W | Description                                                                                                                              |
| 15  | Bit 15                            | _         | R/W | Timer general register A_1                                                                                                               |
| 14  | Bit 14                            |           | R/W | A 16-bit readable/writable register, functioning as either output                                                                        |
| 13  | Bit 13                            |           | R/W | compare or input capture register. TGRA_1 is initialized to H'FFFF at a reset. TGRA 1 cannot be accessed in 8-bit units, and must always |
| 12  | Bit 12                            | _         | R/W | be accessed in 16-bit units.                                                                                                             |
| 11  | Bit 11                            | _         | R/W | In cascaded operation, TGRA_1 stores the upper 16 bits (TCNT_1                                                                           |
| 10  | Bit 10                            | _         | R/W | value) of the 32-bit timer counter at the rising edge of a pulse input to                                                                |
| 9   | Bit 9                             | _         | R/W | the TIOCA1 pin                                                                                                                           |
| 8   | Bit 8                             | _         | R/W |                                                                                                                                          |
| 7   | Bit 7                             | _         | R/W |                                                                                                                                          |
| 6   | Bit 6                             | _         | R/W |                                                                                                                                          |
| 5   | Bit 5                             | _         | R/W |                                                                                                                                          |
| 4   | Bit 4                             | _         | R/W |                                                                                                                                          |
| 3   | Bit 3                             | _         | R/W |                                                                                                                                          |
| 2   | Bit 2                             | _         | R/W |                                                                                                                                          |
| 1   | Bit 1                             | _         | R/W |                                                                                                                                          |
| 0   | Bit 0                             | _         | R/W |                                                                                                                                          |

| • ] | • TCR_2 Timer control register_2 |           |     | Address: H'F050                                              |
|-----|----------------------------------|-----------|-----|--------------------------------------------------------------|
| Bit | Bit Name                         | Set Value | R/W | Description                                                  |
| 6   | CCLR1                            | 0         | R/W | Counter clear 1, 0                                           |
| 5   | CCLR0                            | 1         | R/W | Select the TCNT_2 counter clearing source.                   |
|     |                                  |           |     | CCLR1 = 0, CCLR0 = 1: TCNT_2 cleared by TGRA_2 input capture |
| 4   | CKEG1                            | 0         | R/W | Clock edge 1, 0                                              |
| 3   | CKEG0                            | 0         | R/W | Select the TCNT_2 input clock edge.                          |
|     |                                  |           |     | CKEG1 = 0, CKEG0 = 0: Counts at the rising edge              |
| 2   | TPSC2                            | 0         | R/W | Timer prescaler 2, 1, 0                                      |
| 1   | TPSC1                            | 0         | R/W | Select the TCNT_2 clock source.                              |
| 0   | TPSC0                            | 0         | R/W | TPSC2 = 0, TPSC1 = 0, TPSC0 = 0: Counts on internal clock φ  |
|     |                                  |           |     |                                                              |

| •   | TMDR_2 Tir | ner mode registe | er_2 | Address: H'F051                                      |
|-----|------------|------------------|------|------------------------------------------------------|
| Bit | Bit Name   | Set Value        | R/W  | Description                                          |
| 1   | MD1        | 0                | R/W  | Mode 1, 0                                            |
| 0   | MD0        | 0                | R/W  | Select the TPU_2 operating mode.                     |
|     |            |                  |      | MD1 = 0, MD0 = 0: TPU_2 set to normal operation mode |

| • T | TOR_2 Time | r I/O control re | gister_2 | Address: H'F052                                                  |  |
|-----|------------|------------------|----------|------------------------------------------------------------------|--|
| Bit | Bit Name   | Set Value        | R/W      | Description                                                      |  |
| 3   | IOA3       | 1                | R/W      | I/O control A3 to A0                                             |  |
| 2   | IOA2       | X                | R/W      | Select the function of TGRA_2.                                   |  |
| 1   | IOA1       | 0                | R/W      | IOA3 = 1, IOA2 = x, IOA1 = 0, IOA0 = 0: TGRA_2 function is input |  |
| 0   | IOA0       | 0                | R/W      | capture register, input capture at the rising edge of TIOCA2 pin |  |

x: Don't care



| •   | TCNT_2 Time | er counter_2 | Address | : H'F056                                                                                      |
|-----|-------------|--------------|---------|-----------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value    | R/W     | Description                                                                                   |
| 15  | Bit 15      | 0            | R/W     | Timer counter_2                                                                               |
| 14  | Bit 14      | 0            | R/W     | 16-bit readable/writable counter. TCNT_2 is initialized to H'0000 at a                        |
| 13  | Bit 13      | 0            | R/W     | reset. TCNT_2 cannot be accessed in 8-bit units, and must always be accessed in 16-bit units. |
| 12  | Bit 12      | 0            | R/W     |                                                                                               |
| 11  | Bit 11      | 0            | R/W     | In cascaded operation, TCNT_2 functions as the lower 16 bits of the 32-bit timer counter.     |
| 10  | Bit 10      | 0            | R/W     |                                                                                               |
| 9   | Bit 9       | 0            | R/W     |                                                                                               |
| 8   | Bit 8       | 0            | R/W     |                                                                                               |
| 7   | Bit 7       | 0            | R/W     |                                                                                               |
| 6   | Bit 6       | 0            | R/W     |                                                                                               |
| 5   | Bit 5       | 0            | R/W     |                                                                                               |
| 4   | Bit 4       | 0            | R/W     |                                                                                               |
| 3   | Bit 3       | 0            | R/W     |                                                                                               |
| 2   | Bit 2       | 0            | R/W     |                                                                                               |
| 1   | Bit 1       | 0            | R/W     |                                                                                               |
| 0   | Bit 0       | 0            | R/W     |                                                                                               |

| •   | TGRA_2 Timer general register A_2 |           | ter A_2 | Address: H'F058                                                                                                                          |
|-----|-----------------------------------|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name                          | Set Value | R/W     | Description                                                                                                                              |
| 15  | Bit 15                            | _         | R/W     | Timer general register A_2                                                                                                               |
| 14  | Bit 14                            | _         | R/W     | A 16-bit readable/writable register, functioning as either output                                                                        |
| 13  | Bit 13                            | _         | R/W     | compare or input capture register. TGRA_2 is initialized to H'FFFF at a reset. TGRA_2 cannot be accessed in 8-bit units, and must always |
| 12  | Bit 12                            | _         | R/W     | be accessed in 16-bit units.                                                                                                             |
| 11  | Bit 11                            | _         | R/W     | In cascaded operation, TGRA 2 stores the lower 16-bit (TCNT 2)                                                                           |
| 10  | Bit 10                            | _         | R/W     | value of the 32-bit timer counter at the rising edge of a pulse input to                                                                 |
| 9   | Bit 9                             | _         | R/W     | the TIOCA2 pin.                                                                                                                          |
| 8   | Bit 8                             | _         | R/W     |                                                                                                                                          |
| 7   | Bit 7                             |           | R/W     |                                                                                                                                          |
| 6   | Bit 6                             | _         | R/W     |                                                                                                                                          |
| 5   | Bit 5                             | _         | R/W     |                                                                                                                                          |
| 4   | Bit 4                             | _         | R/W     |                                                                                                                                          |
| 3   | Bit 3                             | _         | R/W     |                                                                                                                                          |
| 2   | Bit 2                             | _         | R/W     |                                                                                                                                          |
| 1   | Bit 1                             |           | R/W     |                                                                                                                                          |
| 0   | Bit 0                             | _         | R/W     |                                                                                                                                          |



### 4.4 Constants Used

No constants are used in this sample task.

# 4.5 RAM Usage

Table 3 describes RAM usage in this sample task.

Table 3 RAM Usage

| Label period_h |      | Description                                                                                                                    | <b>Amount of Memory Used</b> | Used in main        |  |
|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------|--|
|                |      | Stores upper 16 bits of 32-bit timer counter value from rising edge of TIOCA1 pin, TIOCA2 pin input pulse to next rising edge. | 1 word                       |                     |  |
| period         | _l   | Stores lower 16 bits of 32-bit timer counter value from rising edge of TIOCA1 pin, TIOCA2 pin input pulse to next rising edge. | 1 word                       | main                |  |
| flag           | endf | Flag indicating end of measurement                                                                                             | 1 bit                        | main, int_tg1a      |  |
|                | strf | Flag indicating start of measurement                                                                                           | 1 bit                        | int_tg1a, int_tci1v |  |
|                | errf | Flag indicating that TCNT_1 has overflowed                                                                                     | 1 bit                        | main, int_tci1v     |  |



### 5. Flowcharts

#### 5.1 main





# 5.2 int\_tg1a



## 5.3 int\_tci1v



### • Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'003A  |
| CV3          | H'003E  |
| Р            | H'0100  |
| В            | H'F780  |



# **Revision Record**

| _    |           | 4.    |
|------|-----------|-------|
| 1100 | Crir      | ntian |
| Des  | 3 U I I I | otion |

| Rev. | Date      | Page | Summary              |
|------|-----------|------|----------------------|
| 1.00 | Sep.16.04 | _    | First edition issued |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |



### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.