# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# M32C/87 Group, R32C/111 Group

Differences between M32C/87 and R32C/111 (100 pin ver.)

# 1. Introduction

This document is a reference to confirm the functional changes from the M32C/87 (100-pin package version) to the R32C/111 (100-pin package version).

For the details of each function, refer to its respective hardware manual and/or software manual.

# 2. Applicable MCUs

This document is applicable to the following products: M32C/87, 100-pin package version and R32C/111, 100-pin package version

# 3. Overview of Comparison

# 3.1 **Overview of Functions**

Table 3.1 and Table 3.2 list the functions of each product.

#### Table 3.1 Comparison Chart: Overview of Functions (1/2)

| Item                                     | M32C/87                                                                                                                                                                                                                                                                                                                                  | R32C/111                                                                                                                                                                                                                                                                              |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Basic instructions                       | 108                                                                                                                                                                                                                                                                                                                                      | 108 (including 18 deleted, 18 added, and 5 changed)                                                                                                                                                                                                                                   |
| Minimum<br>instruction<br>execution time | 31.3 ns<br>(f(CPU) = 32 MHz / VCC1 = 4.2 to 5.5 V)                                                                                                                                                                                                                                                                                       | 20 ns (f(CPU) = 50 MHz)                                                                                                                                                                                                                                                               |
| Multiplier                               | 16-bit × 16-bit→32-bit                                                                                                                                                                                                                                                                                                                   | 32-bit × 32-bit→64-bit                                                                                                                                                                                                                                                                |
| Multiply-<br>accumulate unit             | 16-bit × 16-bit + 48-bit→48-bit                                                                                                                                                                                                                                                                                                          | 32-bit × 32-bit + 64-bit→64-bit                                                                                                                                                                                                                                                       |
| FPU                                      | N/A <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                       | Single precision<br>(compliant with IEEE-754)                                                                                                                                                                                                                                         |
| Barrel shifter                           | 16-bit                                                                                                                                                                                                                                                                                                                                   | 32 bits                                                                                                                                                                                                                                                                               |
| Operating mode                           | Single-chip mode, memory expansion mode, microprocessor mode                                                                                                                                                                                                                                                                             | Single-chip mode, memory expansion mode, microprocessor mode (optional <sup>(3)</sup> )                                                                                                                                                                                               |
| Address space                            | 16 Mbytes                                                                                                                                                                                                                                                                                                                                | 4 Gbytes (available up to 64 Mbytes)                                                                                                                                                                                                                                                  |
| Low voltage<br>detector                  | Vdet3 detection, Vdet4 detection, coldstart/warmstart determination                                                                                                                                                                                                                                                                      | Low voltage detection interrupt (optional <sup>(3)</sup> )                                                                                                                                                                                                                            |
| Clocks                                   | <ul> <li>Main clock oscillation circuit: up to 32 MHz</li> <li>PLL synthesizer: up to 32 MHz</li> <li>Oscillation stop detector: main clock oscillation stop detection</li> <li>Frequency divide circuit: divide-by-i selectable (i = 1, 2, 3, 4, 6, 8, 10, 12, 14, and 16)</li> </ul>                                                   | <ul> <li>Main clock oscillation circuit: 4 to 16 MHz</li> <li>PLL synthesizer: 96 to 128 MHz</li> <li>Oscillation stop detector: main clock oscillation stop detection, re-oscillation detection</li> <li>Frequency divide circuit: divide-by-2 to divide-by-24 selectable</li> </ul> |
| Interrupts                               | Interrupt vectors: 70                                                                                                                                                                                                                                                                                                                    | Interrupt vectors: 261                                                                                                                                                                                                                                                                |
| DMAC                                     | <ul><li>4 channels</li><li>Request sources: 43</li></ul>                                                                                                                                                                                                                                                                                 | <ul><li>4 channels</li><li>Request sources: 51</li></ul>                                                                                                                                                                                                                              |
| I/O ports                                | 85 CMOS inputs/outputs, 1 input-only port                                                                                                                                                                                                                                                                                                | 82 CMOS inputs/outputs, 2 input-only ports                                                                                                                                                                                                                                            |
| Serial interface                         | <ul> <li>6 channels (UART0 to UART5)</li> <li>-Synchronous serial interface</li> <li>-Asynchronous serial interface</li> <li>5 channels (UART0 to UART4)</li> <li>-I<sup>2</sup>C bus, special mode 2, GCI mode, SIM mode, IEBus <sup>(2)</sup> mode (optional <sup>(3)</sup>)</li> <li>1 channel (UART0)</li> <li>-IrDA mode</li> </ul> | <ul> <li>9 channels (UART0 to UART8)</li> <li>-Synchronous serial interface</li> <li>-Asynchronous serial interface</li> <li>7 channels (UART0 to UART6)</li> <li>-I<sup>2</sup>C bus, special mode2, IEBus <sup>(2)</sup> mode (optional <sup>(3)</sup>)</li> </ul>                  |

Notes:

- 1. "Not applicable" and "not available" will hereinafter be referred to as "N/A" in tables.
- 2. IEBus is a trademark of NEC Electronics Corporation.
- 3. Please contact a Renesas sales office to use the optional feature.

|                                           |                                                                                                                                                                                                                                                                                                                                                                      | =/                                                                                                                                                                                                                                                   |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                      | M32C/87                                                                                                                                                                                                                                                                                                                                                              | R32C/111                                                                                                                                                                                                                                             |
| Intelligent I/O                           | <ul> <li>Time measurement:16 bits x 8</li> <li>Waveform generation:16 bits x 10</li> <li>Serial interface:         <ul> <li>Synchronous serial I/O mode</li> <li>Asynchronous serial I/O mode</li> <li>HDLC data processing mode</li> <li>IEBus <sup>(1)</sup> mode (optional <sup>(2)</sup>)</li> <li>Two-phase pulse signal processing mode</li> </ul> </li> </ul> | <ul> <li>Time measurement:16 bits x 16</li> <li>Waveform generation:16 bits x 19</li> <li>Serial interface: <ul> <li>Variable-length synchronous serial I/O mode</li> <li>IEBus <sup>(1)</sup> mode (optional <sup>(2)</sup>)</li> </ul> </li> </ul> |
| Flash memory                              | Erase and program endurance:<br>100 times (all areas)                                                                                                                                                                                                                                                                                                                | Erase and program endurance:<br>1, 000 times (program area) and<br>10,000 times (data area)<br>Forced Erase Function (optional <sup>(2)</sup> )<br>Standard Serial I/O Mode Disable Function<br>(optional <sup>(2)</sup> )                           |
| Operating<br>frequency/<br>Supply voltage | <ul> <li>32 MHz / VCC1 = 4.2 to 5.5 V,<br/>VCC2 = 3.0 V to VCC1</li> <li>24 MHz / VCC1= 3.0 to 5.5 V,<br/>VCC2 = 3.0 V to VCC1</li> </ul>                                                                                                                                                                                                                            | 50 MHz / VCC1 = 3.0 to 5.5 V,<br>VCC2 = 3.0 V to VCC1                                                                                                                                                                                                |
| Current<br>consumption                    | <ul> <li>32 mA (32 MHz / VCC1 = VCC2 = 5.0 V)</li> <li>23 mA (24 MHz / VCC1 = VCC2 = 3.3 V)</li> <li>45 μA (approx. 1 MHz / VCC1 = VCC2 = 3.3 V, when entering wait mode from on-chip oscillator low-power consumption mode)</li> <li>0.8 μA (VCC1 = VCC2 = 3.3 V in stop mode)</li> </ul>                                                                           | <ul> <li>32 mA (VCC1 = VCC2 = 5.0 V, f(CPU) = 50 MHz)</li> <li>8 μA (VCC1 = VCC2 = 3.3 to 5.0 V, f(XCIN) = 32.768 kHz in wait mode)</li> <li>5 μA (VCC1 = VCC2 = 3.3 to 5.0 V, when all clocks and main regulator are stopped)</li> </ul>            |

#### Table 3.2 Comparison Chart: Overview of Functions (2/2)

Notes:

1. IEBus is a trademark of NEC Electronics Corporation.

2. Please contact a Renesas sales office to use the optional feature.



# 3.2 Pin Characteristics

Table 3.3 to Table 3.5 list each pin characteristics and changes from the M32C/87.

#### Table 3.3 Comparison Chart: Pin Characteristics (1/3)

| M32C/87                                                                                                        | R32C/111                                                                                   | Changes                                                                         |
|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| P9_3/TB3IN/CTS3/RTS3/SS3/DA0                                                                                   | P9_3/TB3IN/DA0                                                                             | Deleted: CTS3/RTS3/SS3                                                          |
| P9_2/TB2IN/TXD3/SDA3/SRXD3/<br>OUTC2_0/IEOUT/ISTXD2                                                            | VDC0                                                                                       | Added: VDC0<br>Deleted: P9_2/TB2IN/TXD3/<br>SDA3/SRXD3/OUTC2_0/IEOUT/<br>ISTXD2 |
| P9_1/TB1IN/RXD3/SCL3/STXD3/<br>IEIN/ISRXD2                                                                     | P9_1                                                                                       | Deleted:TB1IN/RXD3/SCL3/<br>STXD3/IEIN/ISRXD2                                   |
| P9_0/TB0IN/CLK3                                                                                                | VDC1                                                                                       | Added: VDC1<br>Deleted: P9_0/TB0IN/CLK3                                         |
| ВҮТЕ                                                                                                           | NSD                                                                                        | Added: NSD<br>Deleted: BYTE                                                     |
| P8_3/INT1/CAN0IN/CAN1IN                                                                                        | P8_3/INT1                                                                                  | Deleted: CAN0IN/CAN1IN                                                          |
| P8_2/INT0/CAN0OUT/CAN1OUT                                                                                      | P8_2/INT0                                                                                  | Deleted: CAN0OUT/CAN1OUT                                                        |
| P8_1/TA4IN/Ū/RTP2_3/CTS5/<br>RTS5/OUTC1_5/INPC1_5 <sup>(1)</sup>                                               | P8_1/TA4IN/U/CTS5/RTS5/SS5/<br>IIO1_5 <sup>(1)</sup> /UD0B/UD1B                            | Added: SS5/UD0B/UD1B<br>Deleted: RTP2_3                                         |
| P8_0/TA4OUT/U/RXD5/ISRXD0                                                                                      | P8_0/TA4OUT/U/RXD5/SCL5/<br>STXD5/UD0A/UD0B                                                | Added: SCL5/STXD5/UD0A/<br>UD1A<br>Deleted: ISRXD0                              |
| P7_7/TA3IN/RTP2_2/CLK5/<br>CAN0IN/OUTC1_4/INPC1_4 <sup>(1)</sup> /<br>ISCLK0                                   | P7_7/TA3IN/CLK5/IIO1_4 <sup>(1)</sup> /<br>UD0B/UD1B                                       | Added: UD0B/UD1B<br>Deleted: RTP2_2/CAN0IN/<br>ISCLK0                           |
| P7_6/TA3OUT/TXD5/CAN0OUT/<br>OUTC1_3/INPC1_3 <sup>(1)</sup> /ISTXD0                                            | P7_6/TA3OUT/SRXD5/SDA5/<br>TXD5/CTS8/RTS8/IIO1_3 <sup>(1)</sup> /<br>UD0A/UD1A             | Added: SRXD5/SDA5/CTS8/<br>RTS8/UD0A/UD1A<br>Deleted: CAN0OUT/ISTXD0            |
| P7_5/TA2IN/W/RTP2_1/OUTC1_2/<br>INPC1_2 <sup>(1)</sup> /ISRXD1                                                 | P7_5/TA2IN/W/RXD8/IIO1_2 <sup>(1)</sup>                                                    | Added: RXD8<br>Deleted: RTP2_1/ISRXD1                                           |
| P7_4/TA2OUT/W/RTP2_0/<br>OUTC1_1/INPC1_1 <sup>(1)</sup> /ISCLK1                                                | P7_4/TA2OUT/WCLK8/IIO1_1 <sup>(1)</sup>                                                    | Added: CLK8<br>Deleted: RTP2_0/ISCLK1                                           |
| P7_3/TA1IN/V/CTS2/RTS2/SS2/<br>OUTC1_0/INPC1_0 <sup>(1)</sup> /ISTXD1                                          | P7_3/TA1IN/V/CTS2/RTS2/SS2/<br>TXD8/IIO1_0 <sup>(1)</sup>                                  | Added: TXD8<br>Deleted: ISTXD1                                                  |
| P7_1/TA0IN/TB5IN/RTP0_3/RXD2/<br>SCL2/STXD2/IIO1_7/OUTC1_7/<br>INPC1_7 <sup>(1)</sup> /OUTC2_2/ISRXD2/<br>IEIN | P7_1/TA0IN/TB5IN/RTP0_3/RXD2/<br>SCL2/STXD2/IIO1_7 <sup>(1)</sup> /OUTC2_2/<br>ISRXD2/IEIN | Deleted: RTP0_3                                                                 |
| P7_0/TA0OUT/RTP0_3/TXD2/<br>SDA2/SRXD2/OUTC1_6 <sup>(1)</sup> /<br>INPC1_6/OUTC2_0/ISTXD2/<br>IEOUT            | P7_0/TA0OUT/TXD2/SDA2/<br>SRXD2/IIO1_6 <sup>(1)</sup> /OUTC2_0/<br>ISTXD2/IEOUT            | Deleted: RTP0_2                                                                 |
| P6_3/TXD0/SDA0/SRXD0/<br>IrDAOUT                                                                               | P6_3/TXD0/SDA0/SRXD0                                                                       | Deleted: IrDAOUT                                                                |

Note:

1. OUTC1\_i (i = 1 to 7) and INPC1\_i in the M32C/87 are merged into IIO1\_i in the R32C/111.

| M32C/87                     | R32C/111                                  | Changes                                    |  |
|-----------------------------|-------------------------------------------|--------------------------------------------|--|
| P6_2/RXD0/SCL0/STXD0/IrDAIN | P6_2/TB2IN/RXD0/SCL0/STXD0                | Added: TB2IN                               |  |
|                             |                                           | Deleted: IrDAIN                            |  |
| P6_1/RTP0_1/CLK0            | P6_1/TB1IN/CLK0                           | Added: TB1IN<br>Deleted: RTP0_1            |  |
| P6_0/RTP0_0/CTS0/RTS0/SS0   | P6_0/TB0IN/CTS0/RTS0/SS0                  | Added: TB0IN                               |  |
|                             |                                           | Deleted: RTP0_0                            |  |
| P5_7/RDY                    | P5_7/RDY/CS3/CTS7/RTS7                    | Added: CS3/CTS7/RTS7                       |  |
| P5_6/ALE                    | P5_6/ALE/CS2/RXD7                         | Added: CS2/RXD7                            |  |
| P5_5/HOLD                   | P5_5/HOLD/CLK7                            | Added: CLK7                                |  |
| P5_4/HLDA/ALE               | P5_4/HLDA/CS1/TXD7                        | Added: CS1/TXD7<br>Deleted: ALE            |  |
| P5_3/CLKOUT/BCLK/ALE        | P5_3/CLKOUT/BCLK                          | Deleted: ALE                               |  |
| P5_1/WRH/BHE <sup>(1)</sup> | P5_1/WR1/BC1 (1)                          | Added: WR1/BC1<br>Deleted: WRH/BHE         |  |
| P5_0/WRL/WR <sup>(2)</sup>  | P5_0/WR0/WR <sup>(2)</sup>                | Added: WR0<br>Deleted: WRL                 |  |
| P4_7/CS0/A23                | P4_7/CS0/A23/TXD6/SDA6/<br>SRXD6          | Added: TXD6/SDA6/SRXD6/A23<br>Deleted: A23 |  |
| P4_6/CS1/A22                | P4_6/CS1/A22/RXD6/SCL6/<br>STXD6          | Added: RXD6/SCL6/STXD6                     |  |
| P4_5/CS2/A21                | P4_5/CS2/A21/CLK6                         | Added: CLK6                                |  |
| P4_4/CS3/A20                | P4_4/CS3/A20/CTS6/RTS6/SS6                | Added: CTS6/RTS6/SS6                       |  |
| P4_3/A19                    | P4_3/A19/TXD3/SDA3/SRXD3/                 | Added: TXD3/SDA3/SRXD3/                    |  |
|                             | OUTC2_0/ISTXD2/IEOUT                      | OUTC2_0/ISTXD2/IEOUT                       |  |
| P4_2/A18                    | P4_2/A18/RXD3/SCL3/STXD3/<br>ISRXD2/IEIN  | Added: RXD3/SCL3/STXD3/<br>ISRXD2/IEIN     |  |
| P4_1/A17                    | P4_1/A17/CLK3                             | Added: CLK3                                |  |
| P4_0/A16                    | P4_0/A16/CTS3/RTS3/SS3                    | Added: CTS3/RTS3/SS3                       |  |
| P3_7/A15/ [A15/D15]         | P3_7/A15/ [A15/D15] /TA4IN/U              | Added: TA4IN/U                             |  |
| P3_6/A14/ [A14/D14]         | P3_6/A14/ [A14/D14] /TA4OUT/U             | Added: TA4OUT/U                            |  |
| P3_5/A13/ A13/D13]          | P3_5/A13/ [A13/D13] /TA2IN/W              | Added: TA2IN/W                             |  |
| P3_3/A12/ [A12/D12]         | P3_3/A12/ [A12/D12] /TA2OUT/W             | Added: TA2OUT/W                            |  |
| P3_2/A11/ [A11/D11]         | P3_2/A11/ [A11/D11] /TA1IN/V              | Added: TA1IN/V                             |  |
| P3_1/A10/ [A10/D10]         | P3_1/A10/ [A10/D10] /TA1OUT/V             | Added: TA1OUT/V                            |  |
| P3_0/A9/ [9/D9]             | P3_0/A9/ [A9/D9] /TA3OUT/UD0B/<br>UD1B    | Added: TA3OUT/UD0B/UD1B                    |  |
| P2_0/A0/ [A0/D0] /AN2_0     | P2_0/A0/ [A0/D0] /BC0/ [BC0/D0]/<br>AN2_0 | Added: BC0/ [BC0/D0]                       |  |
| P1_7/D15/INT5               | P1_7/D15/INT5/IIO0_7/IIO1_7               | Added: IIO0_7/IIO1_7                       |  |
| P1_6/D14/INT4               | P1_6/D14/INT4/IIO0_6/IIO1_6               | Added: IIO0_6/IIO1_6                       |  |

#### Table 3.4 Comparison Chart: Pin Characteristics (2/3)

Notes:

1. WRH and  $\overline{BHE}$  in the M32C/87 are respectively changed to  $\overline{WR1}$  and  $\overline{BC1}$  in the R32C/111.

2.  $\overline{\text{WRL}}$  in the M32C/87 is changed to  $\overline{\text{WR0}}$  in the R32C/111.

| M32C/87                                        | R32C/111                    | Changes                |
|------------------------------------------------|-----------------------------|------------------------|
| P1_5/D13/INT3                                  | P1_5/D13/INT3/IIO0_5/IIO1_5 | Added: IIO0_5/IIO1_5   |
| P1_4/D12                                       | P1_4/D12/IIO0_4/IIO1_4      | Added: IIO0_4/IIO1_4   |
| P1_3/D11                                       | P1_3/D11/IIO0_3/IIO1_3      | Added: IIO0_3/IIO1_3   |
| P1_2/D10                                       | P1_2/D10/IIO0_2/IIO1_2      | Added: IIO0_2/IIO1_2   |
| P1_1/D9                                        | P1_1/D9/IIO0_1/IIO1_1       | Added: IIO0_1/IIO1_1   |
| P1_0/D8                                        | P1_0/D8/IIO0_0/IIO1_0       | Added: IIO0_0/IIO1_0   |
| P10_7/KI3/RTP3_3/AN_7                          | P10_7/KI3/AN_7              | Deleted: RTP3_3        |
| P10_6/KI2/RTP3_2/AN_6                          | P10_6/KI2/AN_6              | Deleted: RTP3_2        |
| P10_5/KI1/RTP3_1/AN_5                          | P10_5/KI1/AN_5              | Deleted: RTP3_1        |
| P10_4/KI0/RTP3_0/AN_4                          | P10_4/KI0/AN_4              | Deleted: RTP3_0        |
| P10_3/RTP1_3/AN_3                              | P10_3/RTP1_3/AN_3           | Deleted: RTP1_3        |
| P10_2/RTP1_2/AN_2                              | P10_2/AN_2                  | Deleted: RTP1_2        |
| P10_1/RTP1_1/AN_1                              | P10_1/AN_1                  | Deleted: RTP1_1        |
| P10_0/RTP1_0/AN_0                              | P10_0/AN_0                  | Deleted: RTP1_0        |
| P9_6/TXD4/SDA4/SRXD4/<br>CAN1OUT/ANEX1         | P9_6/TXD4/SDA4/SRXD4/ANEX1  | Deleted: CAN1OUT       |
| P9_5/CLK4/CAN1IN/ <del>CAN1WU</del> /<br>ANEX0 | P9_5/CLK4/ANEX0             | Deleted: CAN1IN/CAN1WU |

#### Table 3.5 Comparison Chart: Pin Characteristics (3/3)

# 4. Detailed Comparison

# 4.1 CPU Function

Table 4.1 to Table 4.4 list the changes from the M32C/87 on instructions, bit length of internal registers, and flags.

#### Table 4.1 Chart: R32C/111 Instructions

| Item                 | R32C/111                                                                                                                         |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Added instructions   | ADDF, ADSF, CMPF, CNVIF, DIVF, DIV <sup>(1)</sup> , DIVU <sup>(1)</sup> , DIVX <sup>(1)</sup> , EXITI, MUL <sup>(1)</sup> , MULU |  |
|                      | <sup>(1)</sup> , MULX, MULF, ROUND, STOP, SUBF, SUNTIL, and SWHILE                                                               |  |
| Mnemonic changed     | EDIV (from DIV), EDIVU (from DIVU), EDIVX (from DIVX), EMUL (from MUL), and                                                      |  |
| instructions         | EMULU (from MULU)                                                                                                                |  |
| Deleted instructions | ADDX, ADJNZ, BAND, BNAND, BNOR, BNTST, BNXOR, BOR, BXOR, CMPX,                                                                   |  |
|                      | JMPS, JSRS, MOVX, MULEX, SBJNZ, SHANC, SHLNC, and SUBX                                                                           |  |

Note:

1. These instructions are newly added with existing mnemonics. (Refer to Table 4.2).

| Table 4.2 | Comparison Charty Mnomonia Changed Instructions and Their Pit Longth (reference) |
|-----------|----------------------------------------------------------------------------------|
| Table 4.2 | Comparison Chart: Mnemonic Changed Instructions and Their Bit Length (reference) |

| Mnemonic        | M32C/87                                         | R32C/111                                        |
|-----------------|-------------------------------------------------|-------------------------------------------------|
| DIV, DIVU, DIVX | 16 bit ÷ 8 bit = 8 bit (for byte)               | 8 bit ÷ 8 bit = 8 bit (for byte)                |
|                 | 32 bit $\div$ 16 bit = 16 bit (for word)        | 16 bit $\div$ 16 bit = 16 bit (for word)        |
|                 | 64 bit $\div$ 32 bit = 32 bit (for long word)   | 32 bit $\div$ 32 bit = 32 bit (for long word)   |
| MUL, MULU       | 8 bit × 8 bit = 16 bit (for byte)               | 8 bit × 8 bit = 8 bit (for byte)                |
|                 | 16 bit $\times$ 16 bit = 32 bit (for word)      | 16 bit $\times$ 16 bit = 16 bit (for word)      |
|                 | 32 bit $\times$ 32 bit = 64 bit (for long word) | 32 bit $\times$ 32 bit = 32 bit (for long word) |

| Internal Register                                                                                                                                            | M32C/87                                                                       |                                                                                                                                                                                                                    | R32C/111                                               |                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal Register                                                                                                                                            | Register                                                                      | Bit length                                                                                                                                                                                                         | Register                                               | Bit length                                                                                                                                                                                                |
| Flag register                                                                                                                                                | FLG                                                                           | 16 bits                                                                                                                                                                                                            | FLG                                                    | 32 bits                                                                                                                                                                                                   |
| Data registers <sup>(1)</sup>                                                                                                                                | R0, R1, R2, R3                                                                | 16 bits<br>Registers R0 and<br>R1 can be<br>respectively divided<br>into upper and<br>lower 8-bit<br>registers.<br>Registers R2 and<br>R0, R3 and R1 can<br>be respectively<br>merged into one<br>32-bit register. | R0, R1, R2, R3<br>R4, R5, R6, R7                       | Registers R0, R1, R2,<br>and R3 can be<br>respectively divided<br>into upper and lower<br>8-bit registers.<br>Registers R2 and R0,<br>R3 and R1 can be<br>respectively merged<br>into one 32-bit register |
| Address register (1)                                                                                                                                         | A0, A1                                                                        | 24 bits                                                                                                                                                                                                            | A0, A1, A2, A3                                         | 32 bits                                                                                                                                                                                                   |
| Static base register (1)                                                                                                                                     | SB                                                                            |                                                                                                                                                                                                                    | SB                                                     |                                                                                                                                                                                                           |
| Frame base register (1)                                                                                                                                      | FB                                                                            |                                                                                                                                                                                                                    | FB                                                     |                                                                                                                                                                                                           |
| User stack pointer                                                                                                                                           | USP                                                                           |                                                                                                                                                                                                                    | USP                                                    |                                                                                                                                                                                                           |
| Interrupt table register                                                                                                                                     | INTB                                                                          |                                                                                                                                                                                                                    | INTB                                                   |                                                                                                                                                                                                           |
| Program counter                                                                                                                                              | PC                                                                            |                                                                                                                                                                                                                    | PC                                                     |                                                                                                                                                                                                           |
| Fast interrupt registers                                                                                                                                     | SVF                                                                           | 16 bits                                                                                                                                                                                                            | SVF                                                    |                                                                                                                                                                                                           |
|                                                                                                                                                              | SVP                                                                           | 24 bits                                                                                                                                                                                                            | SVP                                                    |                                                                                                                                                                                                           |
|                                                                                                                                                              | VCT                                                                           |                                                                                                                                                                                                                    | VCT                                                    |                                                                                                                                                                                                           |
| DMAC-associated registers                                                                                                                                    | DMD0, DMD1                                                                    | 8 bits                                                                                                                                                                                                             | DMD0, DMD1,<br>DMD2, DMD3                              |                                                                                                                                                                                                           |
| (In the M32C/87, if 3 or<br>more DMAC channels<br>are to be used, the regis-<br>ter bank 1 and fast inter-<br>rupt registers function as<br>DMAC registers.) | DCT0, DCT1,<br>DCT2(R0),<br>DCT3(R1)                                          | 16 bits                                                                                                                                                                                                            | DCT0, DCT1,<br>DCT2, DCT3                              |                                                                                                                                                                                                           |
|                                                                                                                                                              | DRC0, DRC1,<br>DRC1(R2),<br>DRC2(R3)                                          |                                                                                                                                                                                                                    | DCR0, DCR1,<br>DCR2, DCR3                              |                                                                                                                                                                                                           |
|                                                                                                                                                              | DMA0, DMA1,<br>DMA2(A0),<br>DMA3(A1),<br>DSA0, DSA1,<br>DSA2(SB),<br>DSA3(FB) | 24 bits                                                                                                                                                                                                            | DSA0, DSA1,<br>DSA2, DSA3<br>DDA0, DDA1,<br>DDA2, DDA3 |                                                                                                                                                                                                           |
|                                                                                                                                                              | DRA0, DRA1,<br>DRA2(SVP),<br>DRA3(VCT)                                        |                                                                                                                                                                                                                    | DSR0, DSR1,<br>DSR2, DSR3<br>DDR0, DDR1,<br>DDR2, DDR3 |                                                                                                                                                                                                           |

#### Table 4.3 Comparison Chart: Bit Length of Internal Registers

Note:

1. There are two banks of these registers.



| Table 4.4 | Comparison Chart: Flag Registers |
|-----------|----------------------------------|
|-----------|----------------------------------|

| Item                          | M32C/87 |              | R32C/111 |              |
|-------------------------------|---------|--------------|----------|--------------|
|                               | Flag    | Bit position | Flag     | Bit position |
| Floating-point underflow flag | N/A     | N/A          | FU       | b8           |
| Floating-point overflow flag  | N/A     | N/A          | FO       | b9           |
| Fixed-point designation flag  | N/A     | N/A          | DP       | b16          |
| Floating-point round mode     | N/A     | N/A          | RND      | b19 and b18  |

#### 4.2 Resets

Hardware reset 1, low voltage detection (hardware reset 2), software reset, and watchdog timer reset are implemented to reset the MCU. However, the low voltage detection is available only in the M32C/87. Some SFRs remain uninitialized even after a reset operation.

Table 4.5 to Table 4.7 list the changes from the M32C/87 on reset operations.

| Table 4.5 | Comparison Chart: Non-reset Registers |
|-----------|---------------------------------------|
|-----------|---------------------------------------|

| Item                            | Register | State after reset                      |                |  |
|---------------------------------|----------|----------------------------------------|----------------|--|
| item                            | Register | M32C/87                                | R32C/111       |  |
| Hardware reset 1                | WDC      | WDC5 bit is not initialized            | N/A            |  |
| Low voltage detection           | WDC      | WDC5 bit is not initialized            | N/A            |  |
| (hardware reset 2)              |          |                                        |                |  |
| (available only in the M32C/87) |          |                                        |                |  |
| Software reset                  | PM0      | Bits PM01 and PM00 are not initialized |                |  |
|                                 | TCSPR    | Not initialized                        | Initialized    |  |
|                                 | WDC      | WDC5 bit is not initialized            | N/A            |  |
| Watchdog timer reset            | PM0      | Bits PM01 and PM00 are no              | ot initialized |  |
|                                 | TCSPR    | Not initialized                        | Initialized    |  |
| WDC                             |          | WDC5 bit is not initialized            | N/A            |  |

#### Table 4.6 Comparison Chart: Clock Source and Divide Ratio After a Reset

| Item                 | M32C/87     | R32C/111                                              |
|----------------------|-------------|-------------------------------------------------------|
| Clock source         | Main clock  | PLL self oscillation mode                             |
| CPU clock            | Divide-by-8 | Divide-by-12                                          |
| Peripheral bus clock | Divide-by-8 | Divide-by-12                                          |
| Other clocks         | N/A         | Base clock: divide-by-6                               |
|                      |             | <ul> <li>CPU clock: base clock divide-by-2</li> </ul> |
|                      |             | Peripheral bus clock: base clock divide-by-2          |

#### Table 4.7 Comparison Chart: Clock Source Before a Software Reset

| Item         | M32C/87    | R32C/111  |
|--------------|------------|-----------|
| Clock source | Main clock | PLL clock |

#### 4.3 Voltage Regulator

The internal voltage of the R32C/111 is generated by reducing the input voltage from the VCC1 pin with the voltage regulator(s). To stabilize the internal voltage, a decoupling capacitor should be connected between pins VDC1 and BDC0. The M32C/87 does not require any decoupling capacitor. Table 4.8 lists the change on the voltage regulator control register.

 Table 4.8
 Comparison Chart: Voltage Regulator Control Register

| Symbol | Add     | ress     | Dit | Bit M32C/87 | R32C/111                       |
|--------|---------|----------|-----|-------------|--------------------------------|
| Symbol | M32C/87 | R32C/111 | ы   |             |                                |
| VRCR   | N/A     | 40060h   | -   | N/A         | Available only in the R32C/111 |

# 4.4 Low Voltage Detection

Table 4.9 lists the changes on SFRs associated with low voltage detection.

| Symbol | Add     | lress    | Bits | its M32C/87                   | R32C/111                       |
|--------|---------|----------|------|-------------------------------|--------------------------------|
| Symbol | M32C/87 | R32C/111 | Dita | 10320/87                      | R320/111                       |
| VCR1   | 001Bh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| VCR2   | 0017h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| D4INT  | 002Fh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| WDC    | 000Fh   | 4404Fh   | 5    | Coldstart/warmstart           | Reserved                       |
|        |         |          |      | determination flag            |                                |
| LVDC   | N/A     | 40062h   | -    | N/A                           | Available only in the R32C/111 |
| DVCR   | N/A     | 40064h   | -    | N/A                           | Available only in the R32C/111 |
|        |         |          |      |                               |                                |

# Table 4.9 Comparison Chart: Low Voltage Detection-associated SFRs

## 4.5 **Processor Modes**

Table 4.10 lists the changes on SFRs associated with processor mode.

#### Table 4.10 Comparison Chart: Processor Mode-associated SFRs

| Symbol | Add     | ress     | Bits | M32C/87                       | R32C/111 |
|--------|---------|----------|------|-------------------------------|----------|
| Symbol | M32C/87 | R32C/111 | DILS | 101320/07                     | 1320/111 |
| PM0    | 0004h   | 40044h   | 5, 4 | Multiplexed bus space select  | Reserved |
|        |         |          |      | bits                          |          |
| PM1    | 0005h   | N/A      | -    | Available only in the M32C/87 | N/A      |

# 4.6 Clocks

Table 4.11 to Table 4.13 respectively list the changes on clock characteristics, settings, and associated SFRs.

| Item                                                                          | M16C/87                                         | R32C/111                                                                              |
|-------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------|
| CPU clock after reset                                                         | Main clock divided by 8                         | PLL frequency synthesizer (self-<br>oscillation mode) divided by 12                   |
| XIN-XOUT drive power                                                          | Unswitchable                                    | Switchable                                                                            |
| Main clock division                                                           | Selectable from 1, 2, 3, 4, 6, 8, 12,<br>and 16 | Selectable from 1, 2, 3, and 4                                                        |
| Base clock division                                                           | N/A                                             | Selectable from 2, 3, 4, and 6                                                        |
| CPU clock division                                                            | N/A                                             | Selectable from 1, 2, 3, and 4                                                        |
| Peripheral bus clock division                                                 | N/A                                             | Selectable from 2, 3, and 4                                                           |
| PLL multiplexed ratio                                                         | Selectable from 6/2, 8/2, 6/3, and 8/3          | Selectable from values specified in the hardware manual                               |
| Stop mode                                                                     | Each has its own procedure to enter s           | stop mode                                                                             |
| Transition from main clock mode to stop mode or wait mode                     | Enabled                                         | N/A                                                                                   |
| Transition from PLL mode (high/<br>medium speed) to stop mode or<br>wait mode | N/A                                             | Disabled                                                                              |
| Transition from PLL self-<br>oscillation mode to wait mode                    | N/A                                             | Enabled                                                                               |
| Transition from low speed mode to stop mode                                   | Disabled                                        | Enabled                                                                               |
| Transition from low power mode to stop mode or wait mode                      | Disabled                                        | Enabled                                                                               |
| Exit from wait mode by serial<br>interface interrupt                          | Enabled by every UART channel                   | Enabled by UART channels except UART7, and UART8                                      |
| Exit from stop mode by serial interface interrupt                             | Disabled                                        | Enabled by UART channels except<br>UART7, and UART8 when an<br>external clock is used |
| CPU clock when exiting from<br>stop mode                                      | Main clock divided by 8                         | Divide ratio of CPU clock when the STOP instruction is executed                       |

## Table 4.12 Comparison Chart: Clock-associated Settings

| Item                          | M32C/87                                                                       | R32C/111                                                                        |
|-------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| XIN-XOUT drive power          | N/A                                                                           | Bits CM15 and CM16 in the CM1 register                                          |
| Main clock division           | Bits MCD0 to MCD4 in the MCD register                                         | Bits CCD0 and CCD1 in the CCR register                                          |
| Base clock division           | N/A                                                                           | Bits BCD0 and BCD1 in the CCR register                                          |
| Peripheral bus clock division | N/A                                                                           | Bits PCD0 and PCD1 in the CCR register                                          |
| PLL multiplexed ratio         | Bits PLC0 to PLC02 in the PLC0<br>register     PLC12 bit in the PLC1 register | Setting value of registers PLC0<br>and PLC1 specified in the<br>hardware manual |

| <b>•</b> • • | Ado     | dress           | <b>D</b>                                            | N0000/07                                                       | 5000/444                                                 |
|--------------|---------|-----------------|-----------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------|
| Symbol –     | M32C/87 | R32C/111        | Bits                                                | M32C/87                                                        | R32C/111                                                 |
| CCR          | N/A     | 0004h           | -                                                   | N/A                                                            | Available only in the R32C/111                           |
| PBC          | N/A     | 001Fh-<br>001Eh | -                                                   | N/A                                                            | Available only in the R32C/111                           |
| CM0          | 0006h   | 40046h          | -                                                   | Address changed                                                |                                                          |
|              |         |                 | 7                                                   | CPU clock select bit 0                                         | Reserved                                                 |
| CM1          | 0007h   | 40047h          | -                                                   | Address changed                                                |                                                          |
|              |         |                 | 0                                                   | All clock stop control bit                                     | PLL clock oscillator stop bit                            |
|              |         |                 | 6, 5                                                | Reserved                                                       | XIN-XOUT drive power select bits                         |
|              |         |                 | 7                                                   | CPU clock select bit 1                                         | Reserved                                                 |
| MCD          | 000Ch   | N/A             | -                                                   | Available only in the M32C/87                                  | N/A                                                      |
| CM2          | 000Dh   | 4004Dh          | -                                                   | Address changed                                                |                                                          |
|              |         |                 | 1                                                   | CPU clock select bit                                           | Reserved                                                 |
| PLC0         | 0026h   | 40020h          | -                                                   | Address changed                                                |                                                          |
|              |         | 2 to 0          | Programmable counter select bits (PLC2, PLC1, PLC0) | Main counter divide ratio<br>setting bit (MCV2, MCV1,<br>MCV0) |                                                          |
|              |         |                 | 4, 3                                                | Reserved                                                       | Swallow counter divide ratio setting bit (SVC1, SVC0)    |
|              |         |                 | 6, 5                                                | Reserved                                                       | Main counter divide ratio setting bit (MCV4, MCV3)       |
|              |         | 7               | Operation enable bit (PLC07)                        | Swallow counter divide ratio setting bit (SVC2)                |                                                          |
| PLC1         | 0027h   | 40021h          | -                                                   | Address changed                                                | ·                                                        |
|              |         |                 | 1, 0                                                | Reserved                                                       | Reference counter divide ratio setting bits (RCV1, RCV0) |
|              |         |                 | 2                                                   | PLL clock division select bit (PLC12)                          | Reference counter divide ratio setting bit (RCV2)        |
|              |         |                 | 3                                                   | Reserved                                                       | Reference counter divide ratio setting bit (RCV3)        |
|              |         |                 | 4                                                   | Reserved                                                       | Self-oscillation mode setting bit (SEO)                  |
| PM2          | 0013h   | 40053h          | -                                                   | Address changed                                                |                                                          |
|              |         |                 | 2                                                   | WDT count source protect bit                                   | Reserved                                                 |
|              |         |                 | 4                                                   | CPU clock select bit 3                                         | NMI enable bit                                           |
|              |         |                 | 5                                                   | CAN clock select bit                                           | Reserved                                                 |
|              |         |                 | 6                                                   | f2n clock source select bit                                    | f2n clock source select bit                              |
|              |         |                 | 7                                                   | f2n clock source select bit                                    | Reserved                                                 |
| CM3          | N/A     | 4005Ah          | -                                                   | N/A                                                            | Available only in the R32C/111                           |
| PM3          | N/A     | 40048h          | -                                                   | N/A                                                            | Available only in the R32C/111                           |

#### Table 4.13 Comparison Chart: Clock-associated SFRs



# 4.7 Bus

Table 4.14 to Table 4.18 respectively list the changes on bus characteristics, settings, bus control pins, and associated SFRs.

| Item                                                             | M32C/87                                | R32C/111                                                                    |
|------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|
| Address space                                                    | 16 Mbytes                              | 4 Gbytes                                                                    |
|                                                                  |                                        | (available up to 64 Mbytes)                                                 |
| External space wait states                                       | 1 to 7 wait states based on BCLK cycle | 1 to 28 wait states based on base clock                                     |
|                                                                  |                                        | cycle                                                                       |
| Recovery cycle insert<br>(Address hold time after<br>read/write) | Available (selectable)                 | Available                                                                   |
| SFR area wait states                                             | 1 or 2 wait states                     | No wait state,<br>Settable by the CCR register<br>(divide-by-1, 2, 3, or 4) |

#### Table 4.15 Comparison Chart: Bus Settings

| Item                                                             | M32C/87                                                                                                                                                                                                                                                                                      | R32C/111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data bus width                                                   | <ul> <li>Each external space bus width is set<br/>by bits DS0 to DS3 in the DS<br/>register;</li> <li>0: 8 bits</li> <li>1: 16 bits</li> <li>Bus width after a reset is set by the<br/>BYTE pin (applicable to external<br/>space 3 only);</li> <li>H: 8 bits</li> <li>L: 16 bits</li> </ul> | <ul> <li>Each external space bus width is set<br/>by the BW0 bit in registers EBC0 to<br/>EBC3;</li> <li>0: 8 bits as width</li> <li>1: 16 bits as width</li> <li>Maximum width of each external<br/>space bus is set by the EXBW0 bit in<br/>the PBC register;</li> <li>0: 8 bits as maximum width</li> <li>1: 16 bits as maximum width</li> <li>1: 16 bits as maximum width</li> <li>Bus width after a reset is set by the<br/>lower two bits of reset vector</li> <li>(applicable to external space CS0<br/>only);</li> <li>11b: 8 bits</li> <li>10b: 16 bits</li> </ul> |
| Chip select signals                                              | Bits PM10 and PM11 in the PM1 register                                                                                                                                                                                                                                                       | Registers CSOP0 and CSOP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SFR area bus timing                                              | PM13 bit in the PM1 register                                                                                                                                                                                                                                                                 | PBC register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| External space bus timing                                        | Bits EWCRi00 to EWCRi04 in the EWCRi register (i = 0 to 3)                                                                                                                                                                                                                                   | EBCi register (i = 0 to 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Recovery cycle insert<br>(Address hold time after<br>read/write) | EWCRi06 bit in the EWCRi register<br>(i = 0 to 3)                                                                                                                                                                                                                                            | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BCLK output                                                      | <ul> <li>PM07 bit in the PM0 register</li> <li>Bits PM14 and PM15 bits in the PM1 register</li> <li>Bits CM00 and CM01 in the CM0 register</li> </ul>                                                                                                                                        | <ul> <li>PM07 bit in the PM0 register</li> <li>Bits CM00 and CM01 in the CM0 register</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Bus Control Signal     | Outpu                                  | ut Pins                                |
|------------------------|----------------------------------------|----------------------------------------|
| Bus Control Signal     | M32C/87                                | R32C/111                               |
| CS3                    | P4_4 (A20) <sup>(1)</sup>              | P4_4 (A20) <sup>(1)</sup>              |
|                        |                                        | P5_7 ( <del>RDY</del> ) <sup>(1)</sup> |
| CS2                    | P4_5 (A21) <sup>(1)</sup>              | P4_5 (A21) <sup>(1)</sup>              |
|                        |                                        | P5_6 (ALE) <sup>(1)</sup>              |
| CS1                    | P4_6 (A22) <sup>(1)</sup>              | P4_6 (A22) <sup>(1)</sup>              |
|                        |                                        | P5_4 (HLDA) <sup>(1)</sup>             |
| ALE                    | P5_6                                   | P5_6 ( <del>CS2</del> ) <sup>(1)</sup> |
|                        | P5_4 (HLDA) <sup>(1)</sup>             |                                        |
|                        | P5_3 (BCLK) <sup>(1)</sup>             |                                        |
| WRH/WR1 <sup>(2)</sup> | P5_1                                   | P5_1                                   |
| WRL/WR0 <sup>(2)</sup> | P5_0                                   | P5_0                                   |
| A23                    | P4_7 ( <del>CS0</del> ) <sup>(1)</sup> | P4_7 (A23) (CS0) (1)                   |

#### Table 4.16 Comparison Chart: Bus Control Pins (when RD, WRO, and WR1 outputs are selected)

Notes:

1. A control pin in parentheses above shares an output pin with a corresponding bus control pin. Either of them should be selected for using.

2. WRH and WRL in the M32C/87 are respectively changed to WR1 and WR0 in the R32C/111.

# Table 4.17Comparison Chart: Bus Control Pins (when RD, WR, BCO, and BC1 outputs are selected)

| Bus Control Signal     | Output Pins                |                           |  |  |
|------------------------|----------------------------|---------------------------|--|--|
| Bus Control Signal     | M32C/87                    | R32C/111                  |  |  |
| CS3                    | P4_4 (A20) <sup>(1)</sup>  | P4_4 (A20) <sup>(1)</sup> |  |  |
|                        |                            | P5_7 (RDY) (1)            |  |  |
| CS2                    | P4_5 (A21) <sup>(1)</sup>  | P4_5                      |  |  |
|                        |                            | P5_6                      |  |  |
| CS1                    | P4_6 (A22) <sup>(1)</sup>  | P4_6                      |  |  |
|                        |                            | P5_4 (HLDA) (1)           |  |  |
| ALE                    | P5_6                       | P5_6 (CS2) (1)            |  |  |
|                        | P5_4 (HLDA) (1)            |                           |  |  |
|                        | P5_3 (BCLK) <sup>(1)</sup> |                           |  |  |
| BHE/BC1 <sup>(2)</sup> | P5_1                       | P5_1                      |  |  |
| Ā23                    | P4_7 (CS0) (1)             | P4_7 (A23) (CS0) (1)      |  |  |
| A0/BC0 (2)             | P2_0                       | P2_0                      |  |  |

Notes:

- 1. A control pin in parentheses above shares an output pin with a corresponding bus control pin. Either of them should be selected for using.
- 2. BHE and A0 in the M32C/87 are respectively changed to BC1 and BC0 in the R32C/111.

| Sumbol | Address |          | Bits | M32C/87                       | R32C/111                       |
|--------|---------|----------|------|-------------------------------|--------------------------------|
| Symbol | M32C/87 | R32C/111 | DIIS | 101320/07                     | 1326/111                       |
| DS     | 000Bh   | -        | -    | Available only in the M32C/87 | N/A                            |
| PM0    | 0004h   | 40044h   | -    | Address changed               |                                |
|        |         |          | 5, 4 | Multiplexed bus space select  | Reserved                       |
|        |         |          |      | bits                          |                                |
| PM1    | 0005h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| EWCR0  | 0048h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| EWCR1  | 0049h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| EWCR2  | 004Ah   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| EWCR3  | 004Bh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| CCR    | N/A     | 0004h    | -    | N/A                           | Available only in the R32C/111 |
| PBC    | N/A     | 001Fh-   | -    | N/A                           | Available only in the R32C/111 |
|        |         | 001Eh    |      |                               |                                |
| CSOP0  | N/A     | 40054h   | -    | N/A                           | Available only in the R32C/111 |
| CSOP1  | N/A     | 40055h   | -    | N/A                           | Available only in the R32C/111 |
| CB01   | N/A     | 001Ah    | -    | N/A                           | Available only in the R32C/111 |
| CB12   | N/A     | 0016h    | -    | N/A                           | Available only in the R32C/111 |
| CB23   | N/A     | 0012h    | -    | N/A                           | Available only in the R32C/111 |
| EBC0   | N/A     | 001Dh-   | -    | N/A                           | Available only in the R32C/111 |
|        |         | 001Ch    |      |                               |                                |
| EBC1   | N/A     | 0019h-   | -    | N/A                           | Available only in the R32C/111 |
|        |         | 0018h    |      |                               |                                |
| EBC2   | N/A     | 0015h-   | -    | N/A                           | Available only in the R32C/111 |
|        |         | 0014h    |      |                               |                                |
| EBC3   | N/A     | 0011h-   | -    | N/A                           | Available only in the R32C/111 |
|        |         | 0010h    |      |                               |                                |

#### Table 4.18 Comparison Chart: Bus-associated SFRs



# 4.8 Protection

Table 4.19 lists the changes on SFRs associated with the protection.

#### Table 4.19 Comparison Chart: Protection-associated SFRs

| Symbol | Ado     | lress    | Bits   | M32C/87                                                                             | R32C/111                                                                                                                                                                  |
|--------|---------|----------|--------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | M32C/87 | R32C/111 | Dito   | 101526/07                                                                           | 1(326/111                                                                                                                                                                 |
| PRCR   | 000Ah   | 4004Ah   | -      | Address changed                                                                     |                                                                                                                                                                           |
|        |         |          | 0      | Protect bit 0:<br>Write enable to registers<br>CM0, CM1,CM2, MCD,<br>PLC0, and PLC1 | Protect bit 0:<br>Write enable to registers<br>CM0, CM1, CM2, and PM3                                                                                                     |
|        |         |          | 1      | Protect bit 1:<br>Write enable to registers<br>PM0, PM1, PM2, INVC0,<br>and INVC1   | Protect bit 1:<br>Write enable to registers<br>PM0, PM2, INVC0, INVC1,<br>IOBC, CSOP0, and CSOP1                                                                          |
|        |         |          | 2      | Protect bit 2:<br>Write enable to registers<br>PD9 and PS3                          | Protect bit 2:<br>Write enable to registers<br>PD9, P9_iS (i = 3 to 7),<br>PLC0, and PLC1                                                                                 |
|        |         |          | 3      | Protect bit 3:<br>Write enable to registers<br>VCR2 and D4INT                       | N/A                                                                                                                                                                       |
| PRCR2  | N/A     | 4405Fh   | 7      | N/A                                                                                 | CM3 protect bit:<br>Write enable to the CM3<br>register                                                                                                                   |
| PRCR3  | N/A     | 4004Ch   | 1      | N/A                                                                                 | Protect bit 31:<br>Write enable to registers<br>VRCR, LVDC, and DVCR                                                                                                      |
| PRR    | N/A     | 0007h    | 7 to 0 | N/A                                                                                 | Write enable to registers CCR,<br>FMCR, PBC, FEBC0, FEBC3,<br>EBC0, EBC1, EBC2, EBC3,<br>CB01, CB12, and CB23:<br>AAh: write enabled<br>other than AAh: write<br>disabled |



# 4.9 Interrupts

Table 4.20 and Table 4.21 respectively list the changes on interrupt and associated SFRs. The relocatable vector tables and interrupt priority level select circuitry of each are different.

| Table 4.20 | Comparison Chart: Interrupts |
|------------|------------------------------|
|------------|------------------------------|

| Item                    | M32C/87                    | R32C/111 |
|-------------------------|----------------------------|----------|
| Address match interrupt | Settable up to 8 addresses | N/A      |

#### Table 4.21 Comparison Chart: Interrupt-associated SFRs (1/2)

| Querra la cal | Add     | Iress    | Dite | N000/07                       | B22C/414                       |
|---------------|---------|----------|------|-------------------------------|--------------------------------|
| Symbol        | M32C/87 | R32C/111 | Bits | M32C/87                       | R32C/111                       |
| TB5IC         | 0069h   | 0061h    | -    | Address changed               |                                |
| S2TIC         | 0089h   | 0081h    | -    | Address changed               |                                |
| S3TIC         | 008Bh   | 0083h    | -    | Address changed               |                                |
| S4TIC         | 008Dh   | 0085h    | -    | Address changed               |                                |
| S5TIC         | N/A     | 0062h    | -    | N/A                           | Available only in the R32C/111 |
| S6TIC         | N/A     | 0064h    | -    | N/A                           | Available only in the R32C/111 |
| S7TIC         | N/A     | 00DDh    | -    | N/A                           | Available only in the R32C/111 |
| S8TIC         | N/A     | 00DFh    | -    | N/A                           | Available only in the R32C/111 |
| S2RIC         | 006Bh   | 0063h    | -    | Address changed               |                                |
| S3RIC         | 006Dh   | 0065h    | -    | Address changed               |                                |
| S4RIC         | 006Fh   | 0067h    | -    | Address changed               |                                |
| S5RIC         | N/A     | 0082h    | -    | N/A                           | Available only in the R32C/111 |
| S6RIC         | N/A     | 0084h    | -    | N/A                           | Available only in the R32C/111 |
| S7RIC         | N/A     | 00FDh    | -    | N/A                           | Available only in the R32C/111 |
| S8RIC         | N/A     | 00FFh    | -    | N/A                           | Available only in the R32C/111 |
| BCN0IC/       | 0071h   | 0069h    | -    | Address changed               |                                |
| BCN3IC        |         |          |      |                               |                                |
| BCN1IC/       | 0091h   | 0089h    | -    | Address changed               |                                |
| BCN4IC        |         |          |      |                               |                                |
| BCN2IC        | 008Fh   | 0087h    | -    | Address changed               |                                |
| BCN5IC/       | N/A     | 0066h    | -    | N/A                           | Available only in the R32C/111 |
| BCN6IC        |         |          |      |                               |                                |
| AD0IC         | 0073h   | 006Bh    | -    | Address changed               |                                |
| KUPIC         | 0093h   | 008Bh    | -    | Address changed               |                                |
| IIO0IC        | 0075h   | 006Dh    | -    | Address changed               |                                |
| IIO1IC        | 0095h   | 008Dh    | -    | Address changed               |                                |
| IIO2IC        | 0077h   | 006Fh    | -    | Address changed               |                                |
| IIO3IC        | 0097h   | 008Fh    | -    | Address changed               |                                |
| IIO4IC        | 0079h   | 0071h    | -    | Address changed               |                                |
| IIO5IC        | 0099h   | 0091h    | -    | Address changed               |                                |
| IIO6IC        | 007Bh   | 0073h    | -    | Address changed               |                                |
| IIO7IC        | 009Bh   | 0093h    | -    | Address changed               |                                |
| IIO8IC        | 007Dh   | 0075h    | -    | Address changed               |                                |
| IIO9IC        | 009Dh   | 0095h    | -    | Address changed               |                                |
| IIO10IC       | 007Fh   | 0077h    | -    | Address changed               |                                |
| IIO11IC       | 0081h   | 0097h    | -    | Address changed               |                                |
| CAN0IC        | 009Dh   | N/A      | -    | Available only in the M32C/87 | N/A                            |

| Symbol | Address |          | Bits | M32C/87                       | R32C/111                       |
|--------|---------|----------|------|-------------------------------|--------------------------------|
| Symbol | M32C/87 | R32C/111 | DIIS | 101320/87                     | 1320/111                       |
| CAN1IC | 007Fh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| CAN2IC | 0081h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| CAN3IC | 0075h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| CAN4IC | 0095h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| CAN5IC | 0099h   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| RLVL   | 009Fh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| RIPL1  | N/A     | 4407Fh   | -    | N/A                           | Available only in the R32C/111 |
| RIPL2  | N/A     | 4407Dh   | -    | N/A                           | Available only in the R32C/111 |
| IFSR   | 031Fh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| IFSR0  | N/A     | 4406Fh   | -    | N/A                           | Available only in the R32C/111 |
| IFSRA  | 031Eh   | N/A      | -    | Available only in the M32C/87 | N/A                            |
| IFSR1  | N/A     | 4406Dh   | -    | N/A                           | Available only in the R32C/111 |
| RMAD0  | 0012h-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 0010h   |          |      |                               |                                |
| RMAD1  | 0016h-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 0014h   |          |      |                               |                                |
| RMAD2  | 001Ah-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 0018h   |          |      |                               |                                |
| RMAD3  | 001Eh-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 001Ch   |          |      |                               |                                |
| RMAD4  | 002Ah-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 0028h   |          |      |                               |                                |
| RMAD5  | 002Eh-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 002Ch   |          |      |                               |                                |
| RMAD6  | 003Ah-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
| D14077 | 0038h   | N1/A     |      |                               |                                |
| RMAD7  | 003Eh-  | N/A      | -    | Available only in the M32C/87 | N/A                            |
|        | 003Ch   | N1/A     |      | Augilable and in the MOCO/07  |                                |
| AIER   | 0009h   | N/A      | -    | Available only in the M32C/87 | N/A                            |

#### Table 4.22 Comparison Chart: Interrupt-associated SFRs (2/2)

# 4.10 Watchdog Timer

Table 4.23 and Table 4.24 respectively list the changes on watchdog timer and associated SFRs.

| Item                     | M32C/87                                      | R32C/111                             |
|--------------------------|----------------------------------------------|--------------------------------------|
| Clock source for         | CPU clock divided by the MCD                 | Peripheral bus clock (PLL clock, sub |
| watchdog timer           | register (PLL clock, main clock, on-         | clock, or on-chip oscillator clock   |
|                          | chip oscillator clock)                       | respectively divided by CCR register |
|                          | Sub clock                                    | setting)                             |
|                          | <ul> <li>On-chip oscillator clock</li> </ul> |                                      |
| Watchdog timer prescaler | Divide-by-2 (when sub clock is               | Divide-by-16, or -128                |
| divide ratio             | selected), -16, or -128                      |                                      |

#### Table 4.23 Comparison Chart: Watchdog Timer

#### Table 4.24 Comparison Chart: Watchdog Timer-associated SFRs

| Symbol | Add     | lress    | Bits | M32C/87                                  | R32C/111 |
|--------|---------|----------|------|------------------------------------------|----------|
| Symbol | M32C/87 | R32C/111 | DIIS | 101320/07                                | K320/111 |
| CM0    | 0006h   | 40046h   | -    | Address changed                          |          |
|        |         |          | 7    | CPU clock select bit 0                   | Reserved |
| WDC    | 000Fh   | 4404Fh   | -    | Address changed                          |          |
|        |         |          | 5    | Coldstart/warmstart<br>determination bit | Reserved |
| WDTS   | 000Eh   | 4404Eh   | -    | Address changed                          | •        |



# 4.11 DMAC

The DMA controller is enhanced in the R32C/111. Table 4.25 to Table 4.27 respectively list the changes on DMAC characteristics, settings, and associated SFRs.

| Item                | M32C/87                                  | R32C/111                            |
|---------------------|------------------------------------------|-------------------------------------|
| Transfer memory     | From a given address in a 16-Mbyte       | From a given address in a 64-Mbyte  |
| space               | space to a fixed address in the same     | space (00000000h to 01FFFFFFh and   |
|                     | space or from a fixed address in a       | FE000000h to FFFFFFFh) to another   |
|                     | 16-Mbyte space to a given address in the | given address in the same space     |
|                     | same space                               |                                     |
| Maximum transfer    | • 128 Kbytes                             | • 64 Mbytes                         |
| bytes               | (when a 16-bit data is transferred)      | (when a 32-bit data is transferred) |
|                     | • 64 Kbytes                              | • 32 Mbytes                         |
|                     | (when a 8-bit data is transferred)       | (when a 16-bit data is transferred) |
|                     |                                          | <ul> <li>16 Mbytes</li> </ul>       |
|                     |                                          | (when a 8-bit data is transferred)  |
| Transfer unit       | 8 bits or 16 bits                        | 8 bits, 16 bits, or 32 bits         |
| Destination address | Fixed address: one specified address     | Forward or fixed                    |
|                     | Forward address: address which is        |                                     |
|                     | incremented by a transfer unit on each   |                                     |
|                     | successive access. (Source address and   |                                     |
|                     | destination address cannot be both fixed |                                     |
|                     | nor both icremented.)                    |                                     |

Table 4.25Comparison Chart: DMAC

#### Table 4.26 Comparison Chart: DMAC Settings

| •                   | -                                        |                                            |
|---------------------|------------------------------------------|--------------------------------------------|
| Item                | M32C/87                                  | R32C/111                                   |
| DMA request sources | Selected by bits DSEL4 to DSEL0 in the   | Selected by bits DSEL4 to DSEL0 in the     |
|                     | DMiSL register ( $i = 0$ to 3)           | DMiSL register ( $i = 0$ to 3) or          |
|                     |                                          | bits DSEL24 to DSEL20 in the DMiSL2        |
|                     |                                          | register (i = 0 to 3)                      |
| Source address      | DSAi register (i = 0 to 3) when either   | DSAi register (i = 0 to 3) (reloaded value |
|                     | source address or destination address is | in repeat transfer mode is set to the DSRi |
|                     | fixed, or                                | register)                                  |
| Destination address | DMAi register (i = 0 to 3) when either   | DDAi register (i = 0 to 3) (reloaded value |
|                     | source address or destination address is | in repeat transfer mode is set to the      |
|                     | forward address (reloaded value in       | DDRi register)                             |
|                     | repeat transfer mode is set to the DRAi  |                                            |
|                     | register)                                |                                            |

|                 | mbol            | Address                     |                 | Bits M32C/87 | R32C/111                                                                                                                      |                                                                                             |
|-----------------|-----------------|-----------------------------|-----------------|--------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| M32C/87         | R32C/111        | M32C/87                     | R32C/111        |              |                                                                                                                               | 1020/111                                                                                    |
| DM0SL           |                 | 0378h                       | 44078h          | -            | Address changed                                                                                                               |                                                                                             |
|                 |                 |                             |                 | 5            | Software DMA request bit                                                                                                      | N/A <sup>(3)</sup>                                                                          |
|                 |                 |                             |                 | 7            | DMA request bit                                                                                                               | N/A                                                                                         |
| DM1SL           |                 | 0379h                       | 44079h          | -            | Address changed                                                                                                               |                                                                                             |
|                 |                 |                             |                 | 5            | Software DMA request bit                                                                                                      | N/A <sup>(4)</sup>                                                                          |
|                 |                 |                             |                 | 7            | DMA request bit                                                                                                               | N/A                                                                                         |
| DM2SL           |                 | 037Ah                       | 4407Ah          | -            | Address changed                                                                                                               | •                                                                                           |
|                 |                 |                             |                 | 5            | Software DMA request bit                                                                                                      | N/A <sup>(5)</sup>                                                                          |
|                 |                 |                             |                 | 7            | DMA request bit                                                                                                               | N/A                                                                                         |
| DM3SL           |                 | 037Bh                       | 4407Bh          | -            | Address changed                                                                                                               | 1                                                                                           |
|                 |                 |                             |                 | 5            | Software DMA request bit                                                                                                      | N/A <sup>(6)</sup>                                                                          |
|                 |                 |                             |                 | 7            | DMA request bit                                                                                                               | N/A                                                                                         |
| DM0SL2          |                 | N/A                         | 44070h          | -            | N/A                                                                                                                           | Available only in the R32C/111                                                              |
| DM1SL2          |                 | N/A                         | 44071h          | -            | N/A                                                                                                                           | Available only in the R32C/111                                                              |
| DM2SL2          |                 | N/A                         | 44072h          | -            | N/A                                                                                                                           | Available only in the R32C/111                                                              |
| DM3SL2          |                 | N/A                         | 44073h          | -            | N/A                                                                                                                           | Available only in the R32C/111                                                              |
| DMD0            |                 | CPU<br>internal             | CPU<br>internal | -            | Setting for the registers DMA0 and DMA1                                                                                       | Setting for the DMA0 register                                                               |
| DMD1            |                 | register (1)                | register (1)    | -            | Setting for registers DMA2 and DMA3                                                                                           | Setting for the DMA1 register                                                               |
| N/A             | DMD2            | N/A                         |                 | -            | N/A                                                                                                                           | Setting for the DMA2 register                                                               |
| N/A             | DMD3            | N/A                         | -               | -            | N/A                                                                                                                           | Setting for the DMA3 register                                                               |
| DCT0 to D       | СТ3             | CPU<br>internal<br>register |                 | -            | DCT0, DCT1, DCT2 (bank1:<br>R0), and DCT3 (bank1: R1)                                                                         | DCT0, DCT1, DCT2, and DCT3                                                                  |
| DRC0 to<br>DRC3 | DCR0 to<br>DCR3 | (1, 2)                      |                 | -            | DRC0, DRC1, DRC2 (bank1:<br>R2), and DRC3 (bank1: R3)                                                                         | DCR0, DCR1, DCR2, and DCR3                                                                  |
| DMA0 to<br>DMA3 | DDA0 to<br>DDA3 |                             |                 | -            | DMA0, DMA1, DMA2 (bank1:<br>A0), and DMA3 (bank1: A1)<br>(source memory address and<br>destination memory address<br>are set) | DDA0, DDA1, DDA2, and DDA3<br>(destination address is set)                                  |
| DSA0 to D       | SA3             |                             |                 | -            | DSA0, DSA1, DSA2 (bank1:<br>FB), and DSA3 (bank1: SB)<br>(fixed source address and fixed<br>destination address are set)      | DSA0, DSA1, DSA2, and DSA3<br>(source address is set)                                       |
| DRA0 to<br>DRA3 | DSR0 to<br>DSR3 |                             |                 | -            | DRA0, DRA1, DRA2 (SVP),<br>and DRA3 (VCT) (reloaded<br>value of the DMAi register (i = 0<br>to 3) is set)                     | DSR0, DSR1, DSR2, and DSR3<br>(reloaded value of the DSAi<br>register (i = 0 to 3) is set)  |
| N/A             | DDR0 to<br>DDR3 | N/A                         |                 | -            | N/A                                                                                                                           | DDR0, DDR1, DDSR2, and<br>DDR3 (reloaded value of the<br>DDAi register (i = 0 to 3) is set) |

Notes:

1. The LDC instruction should be used to write to this register.

2. To use DMA2 and DMA3, the register bank 1 and fast interrupt register are used.

3. Software DMA request bit is moved to bit 5 of the DM0SL0 register in the R32C/111.

4. Software DMA request bit is moved to bit 5 of the DM0SL1 register in the R32C/111.

5. Software DMA request bit is moved to bit 5 of the DM0SL2 register in the R32C/111.

6. Software DMA request bit is moved to bit 5 of the DM0SL3 register in the R32C/111.



#### 4.12 Three-phase Motor Control Timers

Table 4.28 and Table 4.29 respectively list the changes on three-phase motor control timers and associated SFR.

| Table 4.28 | Comparison Chart: Three-phase Motor Control Timers |
|------------|----------------------------------------------------|
|------------|----------------------------------------------------|

| Item            | M32C/87 | R32C/111                                                                                                                         |
|-----------------|---------|----------------------------------------------------------------------------------------------------------------------------------|
| Output function |         | Switchable pin combination: U, $\overline{U}$ , V, $\overline{V}$ , W, and $\overline{W}$ of ports P7 and P8 or those of port P3 |

#### Table 4.29 Comparison Chart: Three-phase Motor Control Timers-associated SFR

| Symbol | Address |          | Bits | M32C/87   | R32C/111                  |
|--------|---------|----------|------|-----------|---------------------------|
| Gymbol | M32C/87 | R32C/111 | DIG  | 101320/07 | 1(320/111                 |
| IOBC   | N/A     | 40097h   | 7    | N/A       | Three-phase output buffer |
|        |         |          |      |           | control register          |

#### 4.13 Serial Interface

Table 4.30 to Table 4.32 respectively list the changes on serial interface, associated pins, and associated SFRs.

| Table 4.30 Comparison Chart: | Serial Interface |
|------------------------------|------------------|
|------------------------------|------------------|

| Item                                                 | M32C/87                     | R32C/111                    |
|------------------------------------------------------|-----------------------------|-----------------------------|
| Synchronous/asynchronous serial interface            | 6 channels (UART0 to UART5) | 9 channels (UART0 to UART8) |
| I <sup>2</sup> C bus                                 | 5 channels (UART0 to UART4) | 7 channels (UART0 to UART6) |
| Special mode 2                                       | 5 channels (UART0 to UART4) | 7 channels (UART0 to UART6) |
| GCI mode                                             | 5 channels (UART0 to UART4) | N/A                         |
| SIM mode                                             | 5 channels (UART0 to UART4) | N/A                         |
| IEBus <sup>(1)</sup> mode (optional <sup>(2)</sup> ) | 5 channels (UART0 to UART4) | 7 channels (UART0 to UART6) |
| IrDA mode                                            | 1 channel (UART0)           | N/A                         |

Notes:

1. IEBus is a trademark of NEC Electronics Corporation.

2. Please contact a Renesas sales office to use the optional feature.

| Channel | Port | M32C/87                 | R32C/111        |
|---------|------|-------------------------|-----------------|
| UART0   | P6_0 | CTS0/RTS0/SS0           | CTS0/RTS0/SS0   |
|         | P6_1 | CLK0                    | CLK0            |
|         | P6_2 | RXD0/SCL0/STXD0/IrDAIN  | RXD0/SCL0/STXD0 |
|         | P6_3 | TXD0/SDA0/SRXD0/IrDAOUT | TXD0/SDA0/SRXD0 |
| UART1   | P6_4 | CTS1/RTS1/SS1           | CTS1/RTS1/SS1   |
|         | P6_5 | CLK1                    | CLK1            |
|         | P6_6 | RXD1/SCL1/STXD1         | RXD1/SCL1/STXD1 |
|         | P6_7 | TXD1/SDA1/SRXD1         | TXD1/SDA1/SRXD1 |
| UART2   | P7_0 | TXD2/SDA2/SRXD2         | TXD2/SDA2/SRXD2 |
|         | P7_1 | RXD2/SCL2/STXD2         | RXD2/SCL2/STXD2 |
|         | P7_2 | CLK2                    | CLK2            |
|         | P7_3 | CTS2/RTS2/SS2           | CTS2/RTS2/SS2   |
| UART3   | P9_0 | CLK3                    | N/A             |
|         | P9_1 | RXD3/SCL3/STXD3         | N/A             |
|         | P9_2 | TXD3/SDA3/SRXD3         | N/A             |
|         | P9_3 | CTS3/RTS3/SS3           | N/A             |
|         | P4_0 | N/A                     | CTS3/RTS3/SS3   |
|         | P4_1 | N/A                     | CLK3            |
|         | P4_2 | N/A                     | RXD3/SCL3/STXD3 |
|         | P4_3 | N/A                     | TXD3/SDA3/SRXD3 |
| UART4   | P9_4 | CTS4/RTS4/SS4           | CTS4/RTS4/SS4   |
|         | P9_5 | CLK4                    | CLK4            |
|         | P9_6 | TXD4/SDA4/SRXD4         | TXD4/SDA4/SRXD4 |
|         | P9_7 | RXD4/SCL4/STXD4         | RXD4/SCL4/STXD4 |
| UART5   | P7_6 | TXD5                    | TXD5/SDA5/SRXD5 |
|         | P7_7 | CLK5                    | CLK5            |
|         | P8_0 | RXD5                    | RXD5/SCL5/STXD5 |
|         | P8_1 | CTS5/RTS5               | CTS5/RTS5/SS5   |
| UART6   | P4_4 | N/A                     | CTS6/RTS6/SS6   |
|         | P4_5 | N/A                     | CLK6            |
|         | P4_6 | N/A                     | RXD6/SCL6/STXD6 |
|         | P4_7 | N/A                     | TXD6/SDA6/SRXD6 |
| UART7   | P5_4 | N/A                     | TXD7            |
|         | P5_5 | N/A                     | CLK7            |
|         | P5_6 | N/A                     | RXD7            |
|         | P5_7 | N/A                     | CTS7/RTS7       |
| UART8   | P7_3 | N/A                     | TXD8            |
|         | P7_4 | N/A                     | CLK8            |
|         | P7_5 | N/A                     | RXD8            |
|         | P7_6 | N/A                     | CTS8/RTS8       |

#### Table 4.31 Comparison Chart: Serial Interface-associated Pins

| Cumphal | Ado     | lress    | Dite | N1000/07                                                                                                       | D22C/444                         |
|---------|---------|----------|------|----------------------------------------------------------------------------------------------------------------|----------------------------------|
| Symbol  | M32C/87 | R32C/111 | Bits | M32C/87                                                                                                        | R32C/111                         |
| U5MR    | 1C0h    | 1C8h     | -    | Address changed                                                                                                |                                  |
|         |         |          | 7    | Reserved                                                                                                       | TXD, RXD I/O polarity switch bit |
| U6MR    | 1C8h    | 1D8h     | -    | Address changed                                                                                                |                                  |
|         |         |          | 7    | Reserved                                                                                                       | TXD, RXD I/O polarity switch bit |
| U7MR    | N/A     | 1E0h     | -    | N/A                                                                                                            | Available only in the R32C/111   |
| U8MR    | N/A     | 1E8h     | -    | N/A                                                                                                            | Available only in the R32C/111   |
| U0C0    | 036Ch   |          | 2    | CTS function select bit                                                                                        | Reserved                         |
| U1C0    | 02ECh   |          | 2    | CTS function select bit                                                                                        | Reserved                         |
| U2C0    | 033Ch   |          | 2    | CTS function select bit                                                                                        | Reserved                         |
| U3C0    | 032Ch   |          | 2    | CTS function select bit                                                                                        | Reserved                         |
| U4C0    | 02FCh   |          | 2    | CTS function select bit                                                                                        | Reserved                         |
| U5C0    | 01C4h   | 01CCh    | -    | Address changed                                                                                                |                                  |
|         |         |          | 2    | CTS function select bit                                                                                        | Reserved                         |
|         |         |          | 5    | Reserved                                                                                                       | Data output select bit           |
| U6C0    | 01CCh   | 01DCh    | -    | Address changed                                                                                                | •                                |
|         |         |          | 2    | CTS function select bit                                                                                        | Reserved                         |
|         |         |          | 5    | Reserved                                                                                                       | Data output select bit           |
| U7C0    | N/A     | 01E4h    | -    | N/A                                                                                                            | Available only in the R32C/111   |
| U8C0    | N/A     | 01ECh    | -    | N/A                                                                                                            | Available only in the R32C/111   |
| U0C1    | 036Dh   | 1        | 7    | Clock division synchronous<br>stop bit (Special mode 3),<br>Error signal output enable bit<br>(Special mode 4) | Reserved                         |
| U1C1    | 02EDh   |          | 7    | Clock division synchronous<br>stop bit (Special mode 3),<br>Error signal output enable bit<br>(Special mode 4) | Reserved                         |
| U2C1    | 033Dh   |          | 7    | Clock division synchronous<br>stop bit (Special mode 3),<br>Error signal output enable bit<br>(Special mode 4) | Reserved                         |
| U3C1    | 032Dh   |          | 7    | Clock division synchronous<br>stop bit (Special mode 3),<br>Error signal output enable bit<br>(Special mode 4) | Reserved                         |
| U4C1    | 02FDh   |          | 7    | Clock division synchronous<br>stop bit (Special mode 3),<br>Error signal output enable bit<br>(Special mode 4) | Reserved                         |

| Table 4.32 | Comparison Chart: Serial Interface-associated SFRs | (1/3) |
|------------|----------------------------------------------------|-------|
|            | oomparison onart. Ochar internade associated of Ks | (1/0) |



|        | Ado     | dress    |      | N000/07                               | 5000/444                                      |
|--------|---------|----------|------|---------------------------------------|-----------------------------------------------|
| Symbol | M32C/87 | R32C/111 | Bits | M32C/87                               | R32C/111                                      |
| U5C1   | 01C5h   | 01CDh    | -    | Address changed                       | •                                             |
|        |         |          | 4    | N/A                                   | UART5 transmit interrupt<br>source select bit |
|        |         |          | 5    | N/A                                   | UART5 continuous receive mode enable bit      |
|        |         |          | 6    | N/A                                   | Logical inversion select bit                  |
|        |         |          | 7    | N/A                                   | Reserved                                      |
| U6C1   | 01CDh   | 01DDh    | -    | Address changed                       |                                               |
|        |         |          | 4    | N/A                                   | UART6 transmit interrupt<br>source select bit |
|        |         |          | 5    | N/A                                   | UART6 continuous receive mode enable bit      |
|        |         |          | 6    | N/A                                   | Logical inversion select bit                  |
|        |         |          | 7    | N/A                                   | Reserved                                      |
| U7C1   | N/A     | 01E5h    | -    | N/A                                   | Available only in the R32C/111                |
| U8C1   | N/A     | 01EDh    | -    | N/A                                   | Available only in the R32C/111                |
| U56CON | 01D0h   | N/A      | -    | Available only in the M32C/87         | N/A                                           |
| U78CON | N/A     | 01F0h    | -    | N/A                                   | Available only in the R32C/111                |
| U0SMR  | 0367h   | •        | 7    | Clock division synchronous bit        | Reserved                                      |
| U1SMR  | 02E7h   |          | 7    | Clock division synchronous bit        | Reserved                                      |
| U2SMR  | 0337h   |          | 7    | Clock division synchronous bit        | Reserved                                      |
| U3SMR  | 0327h   |          | 7    | Clock division synchronous bit        | Reserved                                      |
| U4SMR  | 02F7h   |          | 7    | Clock division synchronous bit        | Reserved                                      |
| U5SMR  | N/A     | 01C7h    | -    | N/A                                   | Available only in the R32C/111                |
| U6SMR  | N/A     | 01D7h    | -    | N/A                                   | Available only in the R32C/111                |
| U0SMR2 | 0366h   |          | 7    | External clock synchronous enable bit | Reserved                                      |
| U1SMR2 | 02E6h   |          | 7    | External clock synchronous enable bit | Reserved                                      |
| U2SMR2 | 0336h   |          | 7    | External clock synchronous enable bit | Reserved                                      |
| U3SMR2 | 0326h   |          | 7    | External clock synchronous enable bit | Reserved                                      |
| U4SMR2 | 02F6h   |          | 7    | External clock synchronous enable bit | Reserved                                      |
| U5SMR2 | N/A     | 01C6h    | -    | N/A                                   | Available only in the R32C/111                |
| U6SMR2 | N/A     | 01D6h    | -    | N/A                                   | Available only in the R32C/111                |
| U5SMR3 | N/A     | 01C5h    | -    | N/A                                   | Available only in the R32C/111                |
| U6SMR3 | N/A     | 01D5h    | -    | N/A                                   | Available only in the R32C/111                |
| U5SMR4 | N/A     | 01C4h    | -    | N/A                                   | Available only in the R32C/111                |
| U6SMR4 | N/A     | 01D4h    | -    | N/A                                   | Available only in the R32C/111                |
| U5BRG  | 01C1h   | 01C9h    | -    | Address changed                       | •                                             |
| U6BRG  | 01C9h   | 01D9h    | -    | Address changed                       |                                               |
| U7BRG  | N/A     | 01E1h    | -    | N/A                                   | Available only in the R32C/111                |
| U8BRG  | N/A     | 01E9h    | -    | N/A                                   | Available only in the R32C/111                |

#### Table 4.33 Comparison Chart: Serial Interface-associated SFRs (2/3)

|         | -       |          |      |                               |                                 |  |  |
|---------|---------|----------|------|-------------------------------|---------------------------------|--|--|
| Symbol  | Address |          | Bits | M32C/87                       | R32C/111                        |  |  |
| 0,11201 | M32C/87 | R32C/111 | 2.10 |                               |                                 |  |  |
| U5TB    | 01C3h-  | 01CBh-   | -    | Address changed               |                                 |  |  |
|         | 01C2h   | 01CAh    |      |                               |                                 |  |  |
| U6TB    | 01CBh-  | 01DBh-   | -    | Address changed               |                                 |  |  |
|         | 01CAh   | 01DAh    |      |                               |                                 |  |  |
| U7TB    | N/A     | 01E3h-   | -    | N/A                           | Available only in the R32C/111  |  |  |
|         |         | 01E2h    |      |                               |                                 |  |  |
| U8TB    | N/A     | 01EBh-   | -    | N/A                           | Available only in the R32C/111  |  |  |
|         |         | 01EAh    |      |                               |                                 |  |  |
| U5RB    | 01C7h-  | 01CFh-   | -    | Address changed               |                                 |  |  |
|         | 01C6h   | 01CEh    | 11   | N/A                           | Arbitration lost detection flag |  |  |
| U6RB    | 01CFh-  | 01DFh-   | -    | Address changed               |                                 |  |  |
|         | 01CEh   | 01DEh    | 11   | N/A                           | Arbitration lost detection flag |  |  |
| U7RB    | N/A     | 01E7h-   | -    | N/A                           | Available only in the R32C/111  |  |  |
|         |         | 01E6h    |      |                               |                                 |  |  |
| U8RB    | N/A     | 01EFh-   | -    | N/A                           | Available only in the R32C/111  |  |  |
|         |         | 01EEh    |      |                               |                                 |  |  |
| IRCON   | 0372h   | N/A      | -    | Available only in the M32C/87 | N/A                             |  |  |
| IFSR    | 031Fh   | N/A      |      | Available only in the M32C/87 | N/A                             |  |  |
| IFSR0   | N/A     | 4406Fh   | -    | N/A                           | Available only in the R32C/111  |  |  |
| IFSRA   | 031Eh   | N/A      |      | Available only in the M32C/87 | N/A                             |  |  |
| IFSR1   | N/A     | 4406Dh   | -    | N/A                           | Available only in the R32C/111  |  |  |

# Table 4.34 Comparison Chart: Serial Interface-associated SFRs (3/3)



#### 4.14 D/A Converter

Table 4.35 lists the change on SFR associated with the D/A converter.

#### Table 4.35 Comparison Chart: D/A Converter-associated SFR

| Symbol | Address |          | Bits | M32C/87                       | R32C/111 |  |
|--------|---------|----------|------|-------------------------------|----------|--|
|        | M32C/87 | R32C/111 | DIIS | 101326/87                     | K320/111 |  |
| DACON1 | 039Dh   | N/A      | -    | Available only in the M32C/87 | N/A      |  |

### 4.15 Intelligent I/O

Table 4.36 and Table 4.37 respectively list the changes on the configuration of intelligent I/O and associated SFRs.

| Table 4.36 Co | omparison Chart | Intelligent I/O |
|---------------|-----------------|-----------------|
|---------------|-----------------|-----------------|

| Item                | M32C/87                                              | R32C/111                                                     |
|---------------------|------------------------------------------------------|--------------------------------------------------------------|
| Base timer          | Group 0: No timer                                    | Group 0: 1 timer (two-phase pulse                            |
|                     | Group 1: 1 timer (two-phase pulse                    | processing provided)                                         |
|                     | processing provided)                                 | Group 1: 1 timer (two-phase pulse                            |
|                     | Group 2: 1 timer (two-phase pulse                    | processing provided)                                         |
|                     | processing not provided)                             | Group 2: 1 timer (two-phase pulse                            |
|                     |                                                      | processing not provided)                                     |
| Time measurement    | Group 0: No channel                                  | • Group 0: 16 bits × 8                                       |
|                     | • Group 1: 16 bits × 8                               | • Group 1: 16 bits × 8                                       |
|                     | Group 2: No channel                                  | Group 2: No channel                                          |
| Waveform generation | Group 0: No channel                                  | • Group 0: 16 bits × 8                                       |
|                     | • Group 1: 16 bits × 8                               | • Group 1: 16 bits × 8                                       |
|                     | • Group 2: 16 bits × 3                               | • Group 2: 16 bits × 3                                       |
| Serial interface    | Group 0: 1 channel                                   | Group 0: No channel                                          |
|                     | Synchronous serial I/O mode,                         | Group 1: No channel                                          |
|                     | HDLC data processing mode                            | Group 2: 1 channel                                           |
|                     | Group 1: 1 channel                                   | Variable-length synchronous serial I/                        |
|                     | Synchronous serial I/O mode,                         | O mode, IEBus <sup>(1)</sup> mode (optional <sup>(2)</sup> ) |
|                     | asynchronous serial I/O mode,                        |                                                              |
|                     | HDLC data processing mode                            |                                                              |
|                     | Group 2: 1 channel                                   |                                                              |
|                     | Synchronous serial I/O mode,                         |                                                              |
|                     | IEBus <sup>(1)</sup> mode (optional <sup>(2)</sup> ) |                                                              |

Notes:

1. IEBus is a trademark of NEC Electronics Corporation.

2. Please contact a Renesas sales office to use the optional feature.

|         | Address |             | _    |                               |                                      |
|---------|---------|-------------|------|-------------------------------|--------------------------------------|
| Symbol  | M32C/87 | R32C/111    | Bits | M32C/87                       | R32C/111                             |
| G0BT    | N/A     | 01A1h-01A0h | -    | N/A                           |                                      |
| G0BCR0  | N/A     | 01A2h       | -    | N/A                           | Available only in the R32C/111       |
| G0BCR1  | N/A     | 01A3h       | -    | N/A                           |                                      |
| G1BCR1  | 0123h   |             | 0    | Reserved                      | Base timer reset source select bit 0 |
| BTSR    | 0164h   |             | 0    | Reserved                      | Group 0 base timer start bit         |
| G0TMCR0 | N/A     | 0198h       | -    | N/A                           |                                      |
| G0TMCR1 | N/A     | 0199h       | -    | N/A                           |                                      |
| G0TMCR2 | N/A     | 019Ah       | -    | N/A                           |                                      |
| G0TMCR3 | N/A     | 019Bh       | -    | N/A                           |                                      |
| G0TMCR4 | N/A     | 019Ch       | -    | N/A                           |                                      |
| G0TMCR5 | N/A     | 019Dh       | -    | N/A                           |                                      |
| G0TMCR6 | N/A     | 019Eh       | -    | N/A                           |                                      |
| G0TMCR7 | N/A     | 019Fh       | -    | N/A                           |                                      |
| G0TPR6  | N/A     | 01A4h       | -    | N/A                           |                                      |
| G0TPR7  | N/A     | 01A5h       | -    | N/A                           |                                      |
| G0TM0/  | N/A     | 0181h-0180h | -    | N/A                           |                                      |
| G0PO0   |         |             |      |                               |                                      |
| G0TM1/  | N/A     | 0183h-0182h | -    | N/A                           |                                      |
| G0PO1   |         |             |      |                               |                                      |
| G0TM2/  | N/A     | 0185h-0184h | -    | N/A                           |                                      |
| G0PO2   |         |             |      |                               |                                      |
| G0TM3/  | N/A     | 0187h-0186h | -    | N/A                           |                                      |
| G0PO3   |         |             |      |                               |                                      |
| G0TM4/  | N/A     | 0189h-0188h | -    | N/A                           | Available only in the R32C/111       |
| G0PO4   |         |             |      |                               |                                      |
| G0TM5/  | N/A     | 018Bh-018Ah | -    | N/A                           |                                      |
| G0PO5   |         |             |      |                               |                                      |
| G0TM6/  | N/A     | 018Ch-018Bh | -    | N/A                           |                                      |
| G0PO6   |         |             |      |                               |                                      |
| G0TM7/  | N/A     | 018Eh-018Dh | -    | N/A                           |                                      |
| G0PO7   |         |             |      |                               |                                      |
| G0POCR0 | N/A     | 0190h       | -    | N/A                           |                                      |
| G0POCR1 | N/A     | 0191h       | -    | N/A                           |                                      |
| G0POCR2 | N/A     | 0192h       | -    | N/A                           |                                      |
| G0POCR3 | N/A     | 0193h       | -    | N/A                           |                                      |
| G0POCR4 | N/A     | 0194h       | -    | N/A                           |                                      |
| G0POCR5 | N/A     | 0195h       | -    | N/A                           |                                      |
| G0POCR6 | N/A     | 0196h       | -    | N/A                           |                                      |
| G0POCR7 | N/A     | 0197h       | -    | N/A                           |                                      |
| G0FS    | N/A     | 01A7h       | -    | N/A                           |                                      |
| G0FE    | N/A     | 01A8h       | -    | N/A                           |                                      |
| CCS     | 00F6h   | -           | -    | Available only in the M32C/87 | N/A                                  |

# Table 4.37 Comparison Chart: Intelligent I/O associated SFRs

# RENESAS

# 4.16 Ports

# 4.16.1 Port Pi Registers and Port Pi Direction Registers

Table 4.38 to Table 4.40 respectively list the changes on port Pi-associated registers (i = 0 to 10).

| Symbol | Add     | Address  |      | M32C/87         | R32C/111               |  |  |
|--------|---------|----------|------|-----------------|------------------------|--|--|
| Symbol | M32C/87 | R32C/111 | Bits | 101320/87       | R320/111               |  |  |
| P0     | 03E0h   | 03C0h    | -    | Address changed |                        |  |  |
| P1     | 03E1h   | 03C1h    | -    | Address changed |                        |  |  |
| P2     | 03E4h   | 03C4h    | -    | Address changed |                        |  |  |
| P3     | 03E5h   | 03C5h    | -    | Address changed |                        |  |  |
| P4     | 03E8h   | 03C8h    | -    | Address changed |                        |  |  |
| P5     | 03E9h   | 03C9h    | -    | Address changed |                        |  |  |
| P6     | 03C0h   | 03CCh    | -    | Address changed |                        |  |  |
| P7     | 03C1h   | 03CDh    | -    | Address changed |                        |  |  |
| P8     | 03C4h   | 03D0h    | -    | Address changed |                        |  |  |
| P9     | 03C5h   | 03D1h    | 0    | P9_0            | Reserved               |  |  |
|        |         |          | 1    | P9_1            | P9_1 (input only port) |  |  |
|        |         |          | 2    | P9_2            | Reserved               |  |  |
| P10    | 03C8h   | 03D4h    | -    | Address changed | ·                      |  |  |

## Table 4.38Comparison Chart: Port Pi registers (i = 0 to 10)

# Table 4.39 Comparison Chart: Port Pi Direction Registers (i = 0 to 10)

| Symbol | Add     | ress     | Bits | M32C/87         | R32C/111 |  |  |
|--------|---------|----------|------|-----------------|----------|--|--|
| Symbol | M32C/87 | R32C/111 | DIIS | 101320/87       | R320/111 |  |  |
| PD0    | 03E2h   | 03C2h    | -    | Address changed |          |  |  |
| PD1    | 03E3h   | 03C3h    | -    | Address changed |          |  |  |
| PD2    | 03E6h   | 03C6h    | -    | Address changed |          |  |  |
| PD3    | 03E7h   | 03C7h    | -    | Address changed |          |  |  |
| PD4    | 03EAh   | 03CAh    | -    | Address changed |          |  |  |
| PD5    | 03EBh   | 03CBh    | -    | Address changed |          |  |  |
| PD6    | 03C2h   | 03CEh    | -    | Address changed |          |  |  |
| PD7    | 03C3h   | 03CFh    | -    | Address changed |          |  |  |
| PD8    | 03C6h   | 03D2h    | -    | Address changed |          |  |  |
| PD9    | 03C7h   | 03D3h    | 0    | PD9_2 Reserved  |          |  |  |
|        |         |          | 1    | PD9_1           | Reserved |  |  |
|        |         |          | 2    | PD9_0           | Reserved |  |  |
| PD10   | 03CAh   | 03D6h    | -    | Address changed |          |  |  |

#### Table 4.40Comparison Chart: Port Pi Pull-up Control Registers (i = 0 to 10)

| Symbol | Address |          | Bits | M32C/87                       | R32C/111                      |  |  |
|--------|---------|----------|------|-------------------------------|-------------------------------|--|--|
| Symbol | M32C/87 | R32C/111 | DIIS | 101320/87                     | 1326/111                      |  |  |
| PUR2   | 03DAh   | 03F2h    | -    | Address changed               |                               |  |  |
|        |         |          | 6    | P9_0 to P9_3 pull-up control  | P9_1 and P9_3 pull-up control |  |  |
|        |         |          |      | bit                           | bit                           |  |  |
| PUR3   | 03DBh   | 03F3h    | -    | Address changed               |                               |  |  |
| PUR4   | 03DCh   |          |      | Available only in the M32C/87 | N/A                           |  |  |



## 4.16.2 Port I/O Function Selection

In the R32C/111, an output function of either the programmable I/O port or a peripheral function is selected by the port Pi\_j function select registers (i = 0 to 10, j = 0 to 7). As for the input function, the R32C/111 has differently configured registers from those of the M32C/87 as shown in Table 4.41. Refer to the hardware manual for details.

| Table 4.41 | Comparison Chart: Port I/O Function Select Registers |
|------------|------------------------------------------------------|
|------------|------------------------------------------------------|

| Item            | M32C/87                                                                                                                                                                                                                                                                                                                                                   | R32C/111                                                                |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Output function | <ul> <li>Function select registers A<br/>(PSj register (i = 0 to 9)</li> <li>Function select registers B<br/>(PSLk register (k = 0 to 3, 5 to 7, and 9)</li> <li>Function select registers C<br/>(PSC, PSC2, PSC3, and PSC6)</li> <li>Function select registers D<br/>(PSD1 and PSD2)</li> <li>Function select registers E<br/>(PSE1 and PSE2)</li> </ul> | Port Pi_j function select registers<br>(Pi_js (i = 0 to 10, j = 0 to 7) |
| Input function  | Input function select registers<br>(IPS, IPSA, and IPSB)                                                                                                                                                                                                                                                                                                  | Input function select registers<br>(IFS0, IFS2, and IFS3)               |



## 4.17 Flash Memory

#### 4.17.1 Flash Memory

Table 4.42 to Table 4.44 respectively list the changes on flash memory, software commands, and associated registers.

#### Table 4.42 Comparison Chart: Flash Memory

| Item                  | M32C/87 | R32C/111 |
|-----------------------|---------|----------|
| Unit to be programmed | 2 bytes | 8 bytes  |
| Software commands     | 7       | 9        |

#### Table 4.43 Comparison Chart: Software Commands

|                                                   |               | M32   | C/87           |       | R32C/111      |       |                |       |
|---------------------------------------------------|---------------|-------|----------------|-------|---------------|-------|----------------|-------|
| Item                                              | First command |       | Second command |       | First command |       | Second command |       |
|                                                   | Address       | Data  | Address        | Data  | Address       | Data  | Address        | Data  |
| Read array mode shift                             | х             | xxFFh | N/A            | N/A   | FFFFF800h     | 00FFh | N/A            | N/A   |
| Read status register mode shift (1)               | х             | xx70h | N/A            | N/A   | FFFFF800h     | 0070h | N/A            | N/A   |
| Clear status register                             | х             | xx50h | N/A            | N/A   | FFFFF800h     | 0050h | N/A            | N/A   |
| Program <sup>(2, 3)</sup>                         | WA            | xx40h | WA             | WD    | FFFFF800h     | 0043h | WA             | WD    |
| Block erase                                       | х             | xx20h | BA             | xxD0h | FFFFF800h     | 0020h | BA             | 00D0h |
| Lock bit program                                  | BA            | xx77h | BA             | xxD0h | FFFFF800h     | 0077h | BA             | 00D0h |
| Read lock bit status                              | х             | xx71h | BA             | xxD0h | FFFFF800h     | 0071h | BA             | 00D0h |
| Read lock bit status mode shift (4)               | N/A           | N/A   | N/A            | N/A   | FFFFF800h     | 0071h | N/A            | N/A   |
| Protect bit program                               | N/A           | N/A   | N/A            | N/A   | FFFFF800h     | 0067h | PBA            | 00D0h |
| Read protect bit status mode shift <sup>(4)</sup> | N/A           | N/A   | N/A            | N/A   | FFFFF800h     | 0061h | N/A            | N/A   |

WA: Even address to be written

WD: 16-bit write data

BA: Even address in specified block

PBA: Address of the protect bit

x: Any even address in the user ROM area

xx: Upper byte of command code (ignored)

N/A: Not applicable

Notes:

- 1. This command cannot be executed in EW1 mode.
- 2. In the M32C/87, a set of command consists of two words from the first command to the second. The program is performed in 16-bit (1-word) unit.
- 3. In the R32C/111, a set of command consists of five words from the first command to the fifth. The program is performed in 64-bit (4-word) unit. The higher 29 bits of the address WA should be fixed and the lower three bits of respective command from the second to fifth should be set to 000b, 010b, 100b, and 110b for the addresses 0h, 2h, 4h, and 6h, or 8h, Ah, Ch, and Eh.
- 4. This command should be executed in RAM.



|        | A -1 -1 |          | 1      | Differ                                         |                                |  |  |
|--------|---------|----------|--------|------------------------------------------------|--------------------------------|--|--|
| Symbol | Address |          | Bits   | Differences                                    |                                |  |  |
| Symbol | M32C/87 | R32C/111 | Dita   | M32C/87                                        | R32C/111                       |  |  |
| FMR0   | 0057h   | 40000h   | 7 to 0 | Register configuration is completely different |                                |  |  |
| FMR1   | 0055h   | 40009h   | 7 to 0 | Register configuration is completely different |                                |  |  |
| FMCR   | N/A     | 0006h    | -      | N/A                                            | Available only in the R32C/111 |  |  |
| FEBC0  | N/A     | 001Dh-   | -      | N/A                                            | Available only in the R32C/111 |  |  |
|        |         | 001Ch    |        |                                                |                                |  |  |
| FEBC3  | N/A     | 0010Dh-  | -      | N/A                                            | Available only in the R32C/111 |  |  |
|        |         | 0011Ch   |        |                                                |                                |  |  |
| FPR0   | N/A     | 40008h   | -      | N/A                                            | Available only in the R32C/111 |  |  |
| FMSR0  | N/A     | 40001h   | -      | N/A                                            | Available only in the R32C/111 |  |  |
| FBPM0  | N/A     | 4000Ah   | -      | N/A                                            | Available only in the R32C/111 |  |  |
| FBPM1  | N/A     | 4000Bh   | -      | N/A                                            | Available only in the R32C/111 |  |  |

| Table 4.44 | Comparison Chart: Flash Memory-associated SFRs |
|------------|------------------------------------------------|
|------------|------------------------------------------------|

# 4.17.2 Flash Memory Block Configuration

The R32C/111 has the different block configuration of flash memory from that of the M32C/87. Refer to the yellow blocks in Figure 4.1 below.



Figure 4.1 Comparison Diagram: Flash Memory Block Configuration



# 4.17.3 ID Code Protection

Figure 4.2 shows the stored ID code location of respective product.

|                                                          | M32C/                                         | 87                               | R32C/111               |                                 |                                  |              |               |     |
|----------------------------------------------------------|-----------------------------------------------|----------------------------------|------------------------|---------------------------------|----------------------------------|--------------|---------------|-----|
| =                                                        |                                               |                                  | F                      | =                               |                                  |              |               |     |
| FFFFFDFh to FFFFFDCh                                     | ID1                                           | Undefined instruction vector     |                        | FFFFFDFh to FFFFFDCh            | U                                | ndefined ins | truction vect | ior |
| FFFFFE3h to FFFFFE0h                                     | FFFFFE3h to FFFFFE0h ID2 Overflow interrupt v |                                  |                        | FFFFFE3h to FFFFFE0h            | Overflow interrupt vector        |              |               |     |
| FFFFFE7h to FFFFFE4h                                     |                                               | BRK instruction interrupt vector |                        | FFFFFE7h to FFFFFE4h            | BRK instruction interrupt vector |              |               |     |
| FFFFFEBh to FFFFFE8h                                     | FFFFE8h ID3 Address match vector              |                                  |                        | FFFFFEBh to FFFFFE8h            | ID4                              | ID3          | ID2           | ID1 |
| FFFFFEFh to FFFFFFECh                                    | ID4                                           | Reserved                         |                        | FFFFFEFh to FFFFFECh            | Reserved                         | ID7          | ID6           | ID5 |
| FFFFFF3h to FFFFFF0h ID5 Watchdog timer interrupt vector |                                               |                                  | FFFFFFF3h to FFFFFF6h  | Watchdog timer interrupt vector |                                  |              |               |     |
| FFFFFF7h to FFFFFF4h ID6 Reserved                        |                                               |                                  | FFFFFFF7h to FFFFFFF4h | Reserved                        |                                  |              |               |     |
| FFFFFFBh to FFFFFF8h ID7 NMI vector                      |                                               |                                  | FFFFFFBh to FFFFFF8h   | NMI interrupt vector            |                                  |              |               |     |
| FFFFFFFh to FFFFFFCh ROMCP Reset vector                  |                                               |                                  | FFFFFFFFh to FFFFFFCh  | Reset vector                    |                                  |              |               |     |
|                                                          |                                               | :<br>                            | ,                      |                                 |                                  |              | ~             |     |
|                                                          |                                               |                                  | 4 b                    | ytes                            |                                  |              |               |     |
|                                                          |                                               |                                  |                        |                                 |                                  |              |               |     |

Figure 4.2 Comparison Diagram: Addresses for ID Code Stored

#### 4.18 ROM Code Protection

Table 4.45 lists the change on ROM code protection-associated register.

#### Table 4.45 Comparison Chart: ROM Code Protection

| Svmbol | Address |          | Bits | M32C/87                       | R32C/111 |
|--------|---------|----------|------|-------------------------------|----------|
| Symbol | M32C/87 | R32C/111 | DIIS | W326/07                       | 1320/111 |
| ROMCP  | FFFFFh  | N/A      | 7, 6 | Available only in the M32C/87 | N/A      |

In the R32C/111, each block has two protect bits. Table 4.46 lists the addresses of the protect bits. If any of these protect bits is set to 0 (protected), all areas are protected. Refer to the hardware manual for details.

#### Table 4.46 R32C/111 Protect Bit Addresses

| Block   | Protect bit 0 | Protect bit 1 |
|---------|---------------|---------------|
| Block B | 00060100h     | 00060300h     |
| Block A | 00061100h     | 00061300h     |
| Block 9 | FFF80100h     | FFF80300h     |
| Block 8 | FFF90100h     | FFF90300h     |
| Block 7 | FFFA0100h     | FFFA0300h     |
| Block 6 | FFFB0100h     | FFFB0300h     |
| Block 5 | FFFC0100h     | FFFC0300h     |
| Block 4 | FFFD0100h     | FFFD0300h     |
| Block 3 | FFFE0100h     | FFFE0300h     |
| Block 2 | FFFE8100h     | FFFE8300h     |
| Block 1 | FFFF0100h     | FFFF0300h     |
| Block 0 | FFFF8100h     | FFFF8300h     |

# 4.19 Differences in Development Tools

Table 4.47 lists the differences on development tools.

#### Table 4.47 Comparison Chart: Development Tools

| Tools                          | For M32C/87     | For R32C/111                |  |  |
|--------------------------------|-----------------|-----------------------------|--|--|
| C compiler                     | M3T-NC308WA     | C compiler package for R32C |  |  |
| (including simulator debugger) |                 | Series                      |  |  |
| Real-time OS                   | M3T-MR308/4     | M3T-MR100/4                 |  |  |
| Emulator debugger              | PC7501          | E30A (R0E00030AKCT100)      |  |  |
| Emulation probe                | M30870T-EPB     | N/A                         |  |  |
| Compact emulator               | M30870T2-CPE    | N/A                         |  |  |
| Renesas Stater Kits            | R0K330879S001BE | R0K564112S000BE             |  |  |



# 5. List of References

- Hardware Manuals
  - M32C/87 Group Hardware Manual (Rev.1.51) issued on Jul.1, 2008
  - R32C/111 Group Hardware Manual (Rev.1.10) issued on Oct.21, 2009.
- Technical News/Technical Update

The latest version of respective document is available on our website.



# Web site and Support

Renesas Technology Web site http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

| REVISION | Differences between M32C/87 and R32C/111 |
|----------|------------------------------------------|
| HISTORY  | (100 pin ver.)                           |

| Rev.  | Date          |   | Description                                                              |  |  |
|-------|---------------|---|--------------------------------------------------------------------------|--|--|
| 1.00. | Nev. Date     |   | Summary                                                                  |  |  |
| 0.01  | Aug. 29, 2008 | — | Initial release                                                          |  |  |
| 1.01  | Feb. 03, 2010 |   | Information is updated to reflect the R32C/111 Hardware Manual Rev.1.10. |  |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- programs, algorithms, and application circuit examples.
  You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2010. Renesas Technology Corp., All rights reserved.