# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# M16C/30P Group, M16C/64A Group Differences between M16C/30P and M16C/64A

# 1. Abstract

This document describes differences between M16C/30P (Flash memory version) and M16C/64A. Refer to each device's hardware manual for details.

# 2. Introduction

The explanation of this application note is applied to the following MCUs:

Applicable MCUs: M16C/30P (Flash memory version), M16C/64A



# 3. Differences

# 3.1 Differences in Functions

Table 3.1 and Table 3.2 list Differences in Functions.

| Table 3.1 | Differences | in Functions | (1/2) | (1) |
|-----------|-------------|--------------|-------|-----|
|           |             |              | ( )   |     |

|                               | ltem                                    | M16C/30P                                                                                                                                                                                                                | M16C/64A                                                                                                                                                                                                                                                                                               |
|-------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Minimum<br>Execution          | Instruction<br>Time                     | 62.5 ns (f(XIN) = 16 MHz,<br>VCC1 =VCC2 = 3.0 to 5.5 V, no wait)<br>100 ns (f(XIN) = 10 MHz,<br>VCC1 = VCC2 = 2.7 to 5.5 V, no wait)                                                                                    | 40 ns (f(BCLK) = 25 MHz,<br>VCC1 = VCC2 = 2.7 to 5.5 V)                                                                                                                                                                                                                                                |
| Clock Ge                      | nerator                                 | 2 circuits<br>Main clock, sub clock                                                                                                                                                                                     | 4 circuits<br>Main clock, sub clock, 125 kHz on-chip<br>oscillator, PLL frequency synthesizer                                                                                                                                                                                                          |
| Power Consumption             |                                         | 10 mA (VCC1 = VCC2 = 5 V, f(XIN) = 16 MHz)<br>8 mA (VCC1 = VCC2 = 3 V, f(XIN) = 10 MHz)<br>1.8 uA (VCC1 = VCC2 = 3 V, f(XCIN) = 32<br>kHz, wait mode)<br>0.7 uA (VCC1 = VCC2 = 3V, stop mode)                           | TBD (25 MHz/VCC1 = VCC2 = 3 V)<br>TBD (VCC1 = VCC2 = 3 V, stop mode)                                                                                                                                                                                                                                   |
| CPU Cloc                      | k After Reset                           | Main clock divided by 8                                                                                                                                                                                                 | 125 kHz on-chip oscillator clock divided by 8                                                                                                                                                                                                                                                          |
| System C<br>Function          | lock Protection                         | No (protected by the Protect Register)                                                                                                                                                                                  | Yes                                                                                                                                                                                                                                                                                                    |
| Oscillator<br>Detect Fu       | Stop/Restart                            | No                                                                                                                                                                                                                      | Yes                                                                                                                                                                                                                                                                                                    |
| Voltage<br>Detection          | Voltage detector                        | No                                                                                                                                                                                                                      | 3 voltage detection points<br>(detection level of voltage detection 0 and 1<br>selectable)                                                                                                                                                                                                             |
|                               | Power-on reset                          | No                                                                                                                                                                                                                      | Yes                                                                                                                                                                                                                                                                                                    |
| Power                         | Slow read mode                          | No                                                                                                                                                                                                                      | Yes                                                                                                                                                                                                                                                                                                    |
| Control                       | Low current<br>consumption read<br>mode | No                                                                                                                                                                                                                      | Yes                                                                                                                                                                                                                                                                                                    |
| External Expanded area<br>Bus |                                         | 04000h to 07FFFh<br>08000h to 0FFFFh (when PM10 is 0)<br>10000h to 26FFFh<br>28000h to 7FFFFh<br>80000h to CFFFFh (when PM13 is 0 or a<br>product type does not have PM13)<br>D0000h to FFFFFh (in microprocessor mode) | 04000h to 07FFFh (when PM13 is 0)<br>08000h to 0CFFFh<br>0D800h to 0DFFFh<br>0E000h to 0FFFFh (when PM10 is 0)<br>10000h to 13FFFh (when PRG2C0 is 1)<br>14000h to 26FFFh<br>28000h to 7FFFFh<br>80000h to 7FFFFh<br>80000h to FFFFFh (when PM13 is 0)<br>D0000h to FFFFFh (in microprocessor<br>mode) |
|                               | External bus mode                       | Separate bus                                                                                                                                                                                                            | Separate bus, multiplexed bus                                                                                                                                                                                                                                                                          |
| Memory S<br>Function          | Space Expansion                         | 1-MB mode                                                                                                                                                                                                               | 1-MB mode, 4-MB mode                                                                                                                                                                                                                                                                                   |
| Interrupts                    |                                         | External interrupts: 10                                                                                                                                                                                                 | External interrupts: 13                                                                                                                                                                                                                                                                                |
| Address Match Interrupt       |                                         | 2 addresses                                                                                                                                                                                                             | 4 addresses                                                                                                                                                                                                                                                                                            |
| NMI Pin                       |                                         | Cannot be used as an input port                                                                                                                                                                                         | <ul> <li>I/O port (N-channel open drain output)<br/>when PM24 bit in the PM2 register is 0<br/>(NMI interrupt disabled)</li> <li>Input port when PM24 bit in the PM2<br/>register is 1 (NMI interrupt enabled)</li> </ul>                                                                              |

PM10, PM13: Bits in the PM1 register, PRG2C0: Bit in the PRG2C register

Note:

1. Refer to the hardware manual for electrical characteristics and more details.



|                     | Item                                            | M16C/30P                                                                                                  | M16C/64A                                                                                                                                                                            |
|---------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Watchdog            | Count source                                    | CPU clock                                                                                                 | CPU clock, 125 kHz on-chip oscillator                                                                                                                                               |
| Timer               | Count source protection mode                    | No                                                                                                        | Yes                                                                                                                                                                                 |
|                     | Reset start<br>function                         | No                                                                                                        | Selectable from start and stop                                                                                                                                                      |
|                     | Operation when timer underflows                 | Watchdog timer interrupt                                                                                  | Selectable from watchdog timer interrupt and watchdog timer reset                                                                                                                   |
| DMAC                |                                                 | 2 channels<br>Trigger sources: 18                                                                         | 4 channels<br>Trigger sources: 43                                                                                                                                                   |
| Timer               | Number of<br>channels                           | Timer A x 3<br>Timer B x 3                                                                                | Timer A x 5<br>Timer B x 6                                                                                                                                                          |
|                     | Timer A operating mode                          | Timer mode, event counter mode, one-<br>shot timer mode, pulse width modulation<br>(PWM) mode             | Timer mode, event counter mode, one-shot<br>timer mode, pulse width modulation (PWM)<br>mode, programmable output mode                                                              |
|                     | Three-phase motor<br>control timer<br>function  | No                                                                                                        | Yes                                                                                                                                                                                 |
|                     | Real-time clock                                 | No                                                                                                        | Count: second, minute, hour, day of the week                                                                                                                                        |
|                     | PWM function                                    | No                                                                                                        | 8 bits x 2                                                                                                                                                                          |
|                     | Remote control<br>signal receiver               | No                                                                                                        | 2 circuits                                                                                                                                                                          |
| Serial<br>Interface | Number of<br>channels                           | Clock synchronous/asynchronous x 3                                                                        | Clock synchronous/asynchronous x 6<br>Clock-synchronous only x 2                                                                                                                    |
|                     | Multi-master I <sup>2</sup> C-<br>bus interface | No                                                                                                        | 1 channel                                                                                                                                                                           |
|                     | CEC                                             | No                                                                                                        | Yes                                                                                                                                                                                 |
| A/D<br>Converter    | Operation mode                                  | One-shot mode, repeat mode                                                                                | One-shot mode, repeat mode, single sweep<br>mode, repeat sweep mode 0,<br>repeat sweep mode 1                                                                                       |
|                     | A/D converter<br>input pins                     | Selectable from port P0 and port P10                                                                      | Selectable from port P0, port P2 and port P10                                                                                                                                       |
|                     | Resolution                                      | 8-bit/10-bit (selectable)                                                                                 | 10-bit only                                                                                                                                                                         |
|                     | Open-circuit<br>detection assist<br>function    | No                                                                                                        | Yes                                                                                                                                                                                 |
| D/A conver          | ter                                             | No                                                                                                        | 8 bits x 2 channels                                                                                                                                                                 |
| CRC<br>Calculator   | Generator<br>polynomial                         | CRC-CCITT (X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1)                                        | Selectable form CRC-CCITT ( $X^{16} + X^{12} + X^5 +$<br>1) and CRC-16 ( $X^{16} + X^{15} + X^2 + 1$ )                                                                              |
|                     | CRC snoop                                       | No                                                                                                        | Yes                                                                                                                                                                                 |
| Flash<br>Memory     | Memory map                                      | User ROM (ROM size: 192 KB)<br>Program ROM 0D0000h to 0FFFFFh<br>Data flash<br>Block A 00F000h to 00FFFFh | User ROM (ROM size: 512 KB)<br>• Program ROM1 080000h to 0FFFFFh<br>• Program ROM2 010000h to 013FFFh<br>Data flash<br>• Block A 00E000h to 00EFFFh<br>• Block B 00F000h to 00FFFFh |
|                     | Data flash                                      | 4 KB x 1 (block A)                                                                                        | 4 KB x 2 (block A, block B)                                                                                                                                                         |
|                     | Program method                                  | 1-word (2-byte) unit                                                                                      | 2-word (4-byte) units                                                                                                                                                               |
|                     | User boot mode                                  | No                                                                                                        | Yes                                                                                                                                                                                 |

# Table 3.2Differences in Function (2/2) (1)

Note:

1. Refer to the hardware manual for electrical characteristics and more details.

/

# 3.2 **Pin Characteristics**

Table 3.3 and Table 3.4 list Differences in Pin Characteristics.

### Table 3.3 Differences in Pin Characteristics (1/2)

| M16C/30P              | M16C/64A                             | Changes from M16C/30P                   |
|-----------------------|--------------------------------------|-----------------------------------------|
| P9_6/ANEX1            | P9_6/SOUT4/ANEX1                     | Added: SOUT4                            |
| P9_5/ANEX0            | P9_5/CLK4/ANEX0                      | Added: CLK4                             |
| P9_4                  | P9_4/TB4IN/PWM1/DA1                  | Added: TB4IN/PWM1/DA1                   |
| P9_3                  | P9_3/TB3IN/PWM0/DA0                  | Added: TB3IN/PWM0/DA0                   |
| P9_2/TB2IN            | P9_2/TB2IN/PMC0/SOUT3                | Added: PMC0/SOUT3                       |
| P9_1/TB1IN            | P9_1/TB1IN/PMC1/SIN3                 | Added: PMC1/SIN3                        |
| P9_0/TB0IN            | P9_0/TB0IN/CLK3                      | Added: CLK3                             |
| P8_5/NMI              | P8_5/NMI/SD/CEC                      | Added: SD/CEC                           |
| P8_4/INT2             | P8_4/INT2/ZP                         | Added: ZP                               |
| P8_1                  | P8_1/TA4IN/U/CTS5/RTS5               | Added: TA4IN/U/CTS5/RTS5                |
| P8_0                  | P8_0/TA4OUT/U/RXD5/SCL5              | Added: TA4OUT/U/RXD5/SCL5               |
| P7_7                  | P7_7/TA3IN/CLK5                      | Added: TA3IN/CLK5                       |
| P7_6                  | P7_6/TA3OUT/TXD5/SDA5                | Added: TA3OUT/TXD5/SDA5                 |
| P7_5/TA2IN            | P7_5/TA2IN/W                         | Added: W                                |
| P7_4/TA2OUT           | P7_4/TA2OUT/W                        | Added: W                                |
| P7_3/TA1IN/CTS2/RTS2  | P7_3/TA1IN/V/CTS2/RTS2               | Added: V                                |
| P7_2/TA1OUT/CLK2      | P7_2/TA1OUT/V/CLK2                   | Added: V                                |
| P7_1/TA0IN/RXD2/SCL2  | P7_1/TA0IN/TB5IN/RXD2/SCL2/SCLMM     | Added: TB5IN/SCLMM                      |
| P7_0/TA0OUT/TXD2/SDA2 | P7_0/TA0OUT/TXD2/SDA2/SDAMM          | Added: SDAMM                            |
| P6_0/CTS0/RTS0        | P6_0/CTS0/RTS0/RTCOUT                | Added: RTCOUT                           |
| P4_7/CS3              | P4_7/PWM1/TXD7/SDA7/CS3              | Added: PWM1/TXD7/SDA7                   |
| P4_6/CS2              | P4_6/PWM0/RXD7/SCL7/CS2              | Added: PWM0/RXD7/SCL7                   |
| P4_5/CS1              | P4_5/CLK7/CS1                        | Added: CLK7                             |
| P4_4/CS0              | P4_4/CTS7/RTS7/CS0                   | Added: CTS7/RTS7                        |
| P3_0/A8               | P3_0/ A8, [A8/D7]                    | Added: [A8/D7]                          |
| P2_7/A7               | P2_7/AN2_7/A7, [A7/D7], [A7/D6]      | Added: AN2_7/[A7/D7], [A7/D6]           |
| P2_6/A6               | P2_6/AN2_6/A6, [A6/D6], [A6/D5]      | Added: AN2_6/[A6/D6], [A6/D5]           |
| P2_5/A5               | P2_5/INT7/AN2_5/A5, [A5/D5], [A5/D4] | Added: INT7/AN2_5/<br>[A5/D5], [A5/D4]  |
| P2_4/A4               | P2_4/INT6/AN2_4/A4, [A4/D4], [A4/D3] | Added: INT6/ AN2_4/<br>[A4/D4], [A4/D3] |
| P2_3/A3               | P2_3/AN2_3/A3, [A3/D3], [A3/D2]      | Added: AN2_3/[A3/D3], [A3/ D2]          |
| P2_2/A2               | P2_2/AN2_2/A2, [A2/D2], [A2/D1]      | Added: AN2_2/[A2/D2], [A2/D1]           |
| P2_1/A1               | P2_1/AN2_1/A1, [A1/D1], [A1/D0]      | Added: AN2_1/[A1/D1], [A1/D0]           |
| P2_0/A0               | P2_0/AN2_0/A0, [A0/D0], A0           | Added: AN2_0/[A0/D0], A0                |



# Table 3.4 Differences in Pin Characteristics (2/2)

| M16C/30P      | M16C/64A           | Changes from M16C/30P |
|---------------|--------------------|-----------------------|
| P1_7/D15      | P1_7/INT5/IDU/D15  | Added: INT5/IDU       |
| P1_6/INT4/D14 | P1_6/INT4/IDW/D14  | Added: IDW            |
| P1_5/INT3/D13 | P1_5/INT3/IDV/D13  | Added: IDV            |
| P1_3/D11      | P1_3/TXD6/SDA6/D11 | Added: TXD6/SDA6      |
| P1_2/D10      | P1_2/RXD6/SCL6/D10 | Added: RXD6/SCL6      |
| P1_1/D9       | P1_1/CLK6/D9       | Added: CLK6           |
| P1_0/D8       | P1_0/CTS6/RTS6/D8  | Added: CTS6/RTS6      |
| P9_7/ADTRG    | P9_7/SIN4/ADTRG    | Added: SIN4           |

# 4. Detailed Comparison

## 4.1 Differences in Protections

Table 4.1 lists Differences in Registers Associated with Protect Function.

#### Table 4.1 Differences in Registers Associated with Protect Function

| Addre  |          | ddress            | Dit | Differences                                                       |                                                                                          |  |
|--------|----------|-------------------|-----|-------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| Symbol | M16C/30P | M16C/30P M16C/64A |     | M16C/30P                                                          | M16C/64A                                                                                 |  |
| PRCR   | 000Ah    | 000Ah             | 0   | Protect bit 0<br>Enable write to registers CM0,<br>CM1, and PCLKR | Protect bit 0<br>Enable write to registers CM0,<br>CM1, CM2, PLC0, and PCLKR             |  |
|        |          |                   | 1   | Protect bit 1<br>Enable write to registers<br>PM0, and PM1        | Protect bit 1<br>Enable write to registers<br>PM0, PM1, PM2, TB2SC, INVC0,<br>and INVC1  |  |
|        |          |                   | 2   | Protect bit 2<br>Enable write to the PD9 register                 | Protect bit 2<br>Enable write to registers<br>PD9, S3C, and S4C                          |  |
|        |          |                   | 3   | Reserved bit                                                      | Protect bit 3<br>Enable write to registers VCR2,<br>VWCE, VD1LS, VW0C, VW1C,<br>and VW2C |  |
|        |          |                   | 6   | No register bit                                                   | Protect bit 6<br>Enable write to the PRG2C<br>register                                   |  |

## 4.2 Differences in Resets

Table 4.2 lists Differences in Resets and Table 4.3 lists Difference in Registers Associated with Resets.

#### Table 4.2Differences in Resets

| Item                                         | M16C/30P                         | M16C/64A                                                                                                                                                                                     |
|----------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Types of resets                              | Hardware reset<br>Software reset | Hardware reset<br>Software reset<br>Voltage monitor 0 reset<br>Voltage monitor 1 reset<br>Voltage monitor 2 reset<br>Power-on reset<br>Oscillation stop detect reset<br>Watchdog timer reset |
| Cold start, warm start discrimination method | WDC5 bit in the WDC register     | CWR bit in the RSTFR register<br>(operates at the same time as voltage monitor<br>0 reset)                                                                                                   |

### Table 4.3 Difference in Registers Associated with Resets

| Symbol | Add      | Address  |     | Differences |               |
|--------|----------|----------|-----|-------------|---------------|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P    | M16C/64A      |
| RSTFR  | —        | 0018h    | _   | —           | M16C/64A only |



# 4.3 Difference in Clock Generator

Table 4.4 lists Differences in Clock Generators and Table 4.5 lists Differences in Registers Associated with Clock Generation.

| Item                                    | M16C/30P                                                                                    | M16C/64A                                                                                                                                                                          |
|-----------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Types of clocks                         | Main clock oscillation circuit (0 to 16 MHz),<br>Sub clock oscillation circuit (32.768 kHz) | Main clock oscillation circuit (0 to 20 MHz),<br>Sub clock oscillation circuit (32.768 kMz),<br>PLL frequency synthesizer (10 to 25 MHz),<br>125 kHz on-chip oscillator (125 kHz) |
| Clock output function                   | Selectable from fC, f8, and f32                                                             | Selectable from fC, f8, f32, and f1                                                                                                                                               |
| CPU clock after reset                   | Main clock<br>(default setting of the CM07 bit: 0)                                          | 125 kHz on-chip oscillator clock<br>(default setting of CM21 bit: 1)                                                                                                              |
| Peripheral clock (fC)                   | Supply constantly                                                                           | Provided/not provided selected using the PM25 bit                                                                                                                                 |
| System clock<br>protection function     | No (protected by the Protect Register)                                                      | Yes                                                                                                                                                                               |
| Oscillator stop/restart detect function | No                                                                                          | Yes                                                                                                                                                                               |

 Table 4.4
 Differences in Clock Generators

CM07: Bit in the CM0 register CM21: Bit in the CM2 register PM25: Bit in the PM2 register

#### Table 4.5 Differences in Registers Associated with Clock Generation

| Symbol | Add      | lress    | D:+ | Differences                                                                                |                                                                                                                                                                                          |
|--------|----------|----------|-----|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P                                                                                   | M16C/64A                                                                                                                                                                                 |
| CM0    | 0006h    | 0006h    | 7   | System clock select bit<br>0: Main clock<br>1: Sub clock                                   | System clock select bit<br>0: Main clock, PLL clock or on-chip<br>oscillator clock<br>1: Sub clock                                                                                       |
| CM1    | 0007h    | 0007h    | 1   | Reserved bits                                                                              | System clock select bit 1<br>0: Main clock<br>1: PLL clock                                                                                                                               |
|        |          |          | 3   |                                                                                            | XIN-XOUT feedback resistor select bit<br>0: Internal feedback resistor connected<br>1: Internal feedback resistor not connected                                                          |
|        |          |          | 4   |                                                                                            | <ul><li>125 kHz on-chip oscillator oscillation stop</li><li>bit</li><li>0: 125 kHz on-chip oscillator on</li><li>1: 125 kHz on-chip oscillator off</li></ul>                             |
| PCLKR  | 025Eh    | 0012h    |     | Different address                                                                          |                                                                                                                                                                                          |
|        |          |          | 0   | Timers A, B clock select Bit<br>(Clock source for the timers A and<br>B)<br>0: f2<br>1: f1 | Timers A and B clock select bit<br>(clock source for timers A and B, the dead<br>time timer, and multi-master I <sup>2</sup> C-bus<br>interface)<br>0: f2TIMAB/f2IIC<br>1: f1TIMAB/f1IIC |
|        |          |          | 5   | Reserved bit                                                                               | Clock output function expansion bit<br>(enabled in single-chip mode)<br>0: Selected by bits CM01 to CM00 in the<br>CM0 register<br>1: Output f1                                          |
| CM2    | —        | 000Ch    |     | —                                                                                          | M16C/64A only                                                                                                                                                                            |
| PLC0   | _        | 001Ch    |     |                                                                                            | M16C/64A only                                                                                                                                                                            |
| PM2    | _        | 001Eh    |     | —                                                                                          | M16C/64A only                                                                                                                                                                            |



### 4.4 Differences in Power Controls

Table 4.6 lists Differences in Power Controls and Table 4.7 lists Differences in Registers Associated with Power Control.

#### Table 4.6 Differences in Power Controls

| Item                              | M16C/30P | M16C/64A |
|-----------------------------------|----------|----------|
| Slow read mode                    | No       | Yes      |
| Low current consumption read mode | No       | Yes      |

#### Table 4.7 Differences in Registers Associated with Power Control

| Symbol | Add      | ress     | Dit | Differ   | ences         |
|--------|----------|----------|-----|----------|---------------|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P | M16C/64A      |
| FMR2   | —        | 0222h    | —   | —        | M16C/64A only |

### 4.5 Differences in Processor Modes

Table 4.8 lists Differences in Registers Associated with Processor Mode.

#### Table 4.8 Differences in Registers Associated with Processor Mode

| Symbol | Address  |          | Dit | Differences                                                                                                  |                                                                                           |  |
|--------|----------|----------|-----|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P                                                                                                     | M16C/64A                                                                                  |  |
| PM1    | 0005h    | 0005h    | 0   | CS2 area switch bit<br>0: 08000h to 26FFFh (block A<br>disabled)<br>1: 10000h to 26FFFh (block A<br>enabled) | CS2 area switch bit<br>0: CS2 area (0E000h to 0FFFFh)<br>1: Data flash (0E000h to 0FFFFh) |  |
|        |          |          | 3   | No register bit                                                                                              | Internal area expansion bit 0                                                             |  |
| PRG2C  | —        | 0010h    | _   | —                                                                                                            | M16C/64A only                                                                             |  |

### 4.6 Differences in Buses

Table 4.9 lists Differences in Buses and Table 4.10 lists Differences in Registers Associated with Bus.

### Table 4.9Differences in Buses

| Item                                                                | M16C/30P                                                                                                            | M16C/64A                                                                                            |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Bus mode                                                            | Separate bus                                                                                                        | Selectable from separate bus and multiplexed bus                                                    |
| Upper address in memory<br>extension mode or microprocessor<br>mode | P4_0 to P4_3 (A16 to A19):<br>selectable from address bus and I/O port<br>P3_4 to P3_7 (A12 to A15):<br>address bus | P4_0 to P4_3 (A16 to A19)<br>P3_4 to P3_7 (A12 to A15):<br>selectable from address bus and I/O port |

### Table 4.10Differences in Registers Associated with Bus

| Symbol | Address  |          | Dit | Differences     |                                                                                                                                                                                                                |
|--------|----------|----------|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P        | M16C/64A                                                                                                                                                                                                       |
| PM0    | 0004h    | 0004h    | 5-4 | Reserved bits   | Multiplexed bus space select bit<br>00: Multiplexed bus is unused<br>(separate bus in the entire CS space)<br>01: Allocated to CS2 space<br>10: Allocated to CS1 space<br>11: Allocated to the entire CS space |
| PM1    | 0005h    | 0005h    | 1   | No register bit | Port P3_7 to P3_4 function select bit<br>0: Address output<br>1: Port function                                                                                                                                 |
| CSE    | —        | 001Bh    | _   | —               | M16C/64A only                                                                                                                                                                                                  |

## 4.7 Differences in Memory Space Expansion Functions

Table 4.11 lists Differences in Memory Space Expansion Functions and Table 4.12 lists Differences in Registers Associated with Memory Space Expansion Function.

### Table 4.11 Differences in Memory Space Expansion Functions

| Item         | M16C/30P  | M16C/64A             |
|--------------|-----------|----------------------|
| Memory space | 1-MB mode | 1-MB mode, 4-MB mode |

#### Table 4.12 Differences in Registers Associated with Memory Space Expansion Function

| Symbol | Address  |          | Dit | Differences      |                                                                                                                      |
|--------|----------|----------|-----|------------------|----------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P         | M16C/64A                                                                                                             |
| PM1    | 0005h    | 0005h    | 5-4 | No register bits | Memory area expansion bit<br>00: 1-Mbyte mode (no expansion)<br>01: Do not set<br>10: Do not set<br>11: 4-Mbyte mode |
| DBR    | —        | 000Bh    | _   | —                | M16C/64A only                                                                                                        |



# 4.8 Differences in Programmable I/O Ports

Table 4.13 lists Differences in Programmable I/O Ports and Table 4.14 lists Differences in Registers Associated with Programmable I/O Ports.

| Table 4.13 | Differences in Programmable I/O Ports |
|------------|---------------------------------------|
|------------|---------------------------------------|

| Item                  | M16C/30P | M16C/64A                                                                 |
|-----------------------|----------|--------------------------------------------------------------------------|
| NMI/SD digital filter | No       | The digital filter can be enabled/disabled by setting the NMIDF register |

#### Table 4.14 Differences in Registers Associated with Programmable I/O Ports

| Symbol | Address  |          | Dit | Differences       |                                                                                                                             |
|--------|----------|----------|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P          | M16C/64A                                                                                                                    |
| PD8    | 03F2h    | 03F2h    | 5   | No register bit   | Port P8_5 direction bit<br>0: Input mode<br>(Functions as an input port)<br>1: Output mode<br>(Functions as an output port) |
| PUR0   | 03FCh    | 0360h    | _   | Different address |                                                                                                                             |
| PUR1   | 03FDh    | 0361h    | _   | Different address |                                                                                                                             |
| PUR2   | 03FEh    | 0362h    | _   | Different address |                                                                                                                             |
| PCR    | 03FFh    | 0366h    | —   | Different address |                                                                                                                             |
| NMIDF  | —        | 0369h    | _   | _                 | M16C/64A only                                                                                                               |



# 4.9 Differences in Interrupts

Table 4.15 lists Differences in Interrupts and Table 4.16 to Table 4.17 list Differences in Interrupt Vectors, and Table 4.18 to Table 4.19 list Difference in Registers Associated with Interrupts (2/2).

| Table 4.15 Differences in interrupts | Table 4.15 | Differences in Interrupts |
|--------------------------------------|------------|---------------------------|
|--------------------------------------|------------|---------------------------|

| Item                    | M16C/30P    | M16C/64A                                                         |
|-------------------------|-------------|------------------------------------------------------------------|
| NMI enable function     | Enable only | Enable/disable selectable using the PM24 bit in the PM2 register |
| Address match interrupt | 2 addresses | 4 addresses                                                      |

### Table 4.16 Differences in Interrupt Vectors - (1/2)

| Software<br>Interrupt<br>Number | Vector Address                | M16C/30P                                                      | M16C/64A                                                                |
|---------------------------------|-------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|
| 0                               | +0 to +3 (0000h to 0003h)     | BRK instruction                                               | BRK instruction                                                         |
| 1                               | +4 to +7 (0004h to 0007h)     | — (Reserved)                                                  | INT instruction interrupt                                               |
| 2                               | +8 to +11 (0008h to 000Bh)    |                                                               | INT7                                                                    |
| 3                               | +12 to +15 (000Ch to 000Fh)   |                                                               | ĪNT6                                                                    |
| 4                               | +16 to +19 (0010h to 0013h)   | ĪNT3                                                          | ĪNT3                                                                    |
| 5                               | +20 to +23 (0014h to 0017h)   | — (Reserved)                                                  | Timer B5                                                                |
| 6                               | +24 to +27 (0018h to 001Bh)   | UART1 start/stop condition detection, bus collision detection | Timer B4, UART1 start/stop condition detection, bus collision detection |
| 7                               | +28 to +31 (001Ch to 001Fh)   | UART0 start/stop condition detection, bus collision detection | Timer B3, UART0 start/stop condition detection, bus collision detection |
| 8                               | +32 to +35 (0020h to 0023h)   | — (Reserved)                                                  | SI/O4, INT5                                                             |
| 9                               | +36 to +39 (0024h to 0027h)   | ĪNT4                                                          | SI/O3, INT4                                                             |
| 10                              | +40 to +43 (0028h to 002Bh)   | UART2 start/stop condition detection, bus collision detection | UART2 start/stop condition detection, bus collision detection           |
| 11                              | +44 to +47 (002Ch to 002Fh)   | DMA0                                                          | DMA0                                                                    |
| 12                              | +48 to +51 (0030h to 0033h)   | DMA1                                                          | DMA1                                                                    |
| 13                              | +52 to +55 (0034h to 0037h)   | Key input interrupt                                           | Key input interrupt                                                     |
| 14                              | +56 to +59 (0038h to 003Bh)   | A/D converter                                                 | A/D converter                                                           |
| 15                              | +60 to +63 (003Ch to 003Fh)   | UART2 transmit, NACK2                                         | UART2 transmit, NACK2                                                   |
| 16                              | +64 to +67 (0040h to 0043h)   | UART2 receive, ACK2                                           | UART2 receive, ACK2                                                     |
| 17                              | +68 to +71 (0044h to 0047h)   | UART0 transmit, NACK0                                         | UART0 transmit, NACK0                                                   |
| 18                              | +72 to +75 (0048h to 004Bh)   | UART0 receive, ACK0                                           | UART0 receive, ACK0                                                     |
| 19                              | +76 to +79 (004Ch to 004Fh)   | UART1 transmit, NACK1                                         | UART1 transmit, NACK1                                                   |
| 20                              | +80 to +83 (0050h to 0053h)   | UART1 receive, ACK1                                           | UART1 receive, ACK1                                                     |
| 21                              | +84 to +87 (0054h to 0057h)   | Timer A0                                                      | Timer A0                                                                |
| 22                              | +88 to +91 (0058h to 005Bh)   | Timer A1                                                      | Timer A1                                                                |
| 23                              | +92 to +95 (005Ch to 005Fh)   | Timer A2                                                      | Timer A2                                                                |
| 24                              | +96 to +99 (0060h to 0063h)   | — (Reserved)                                                  | Timer A3                                                                |
| 25                              | +100 to +103 (0064h to 0067h) | — (Reserved)                                                  | Timer A4                                                                |
| 26                              | +104 to +107 (0068h to 006Bh) | Timer B0                                                      | Timer B0                                                                |
| 27                              | +108 to +111 (006Ch to 006Fh) | Timer B1                                                      | Timer B1                                                                |
| 28                              | +112 to +115 (0070h to 0073h) | Timer B2                                                      | Timer B2                                                                |



| Software<br>Interrupt<br>Number | Vector Address                      | M16C/30P                  | M16C/64A                                                                                    |
|---------------------------------|-------------------------------------|---------------------------|---------------------------------------------------------------------------------------------|
| 29                              | +116 to +119 (0074h to 0077h)       | INTO                      | ĪNTO                                                                                        |
| 30                              | +120 to +123 (0078h to 007Bh)       | INT1                      | INT1                                                                                        |
| 31                              | +124 to +127 (007Ch to 007Fh)       | INT2                      | INT2                                                                                        |
| 32 to 40                        | +128 to +131 (0080h to 0083h)<br>to | INT instruction interrupt | INT instruction interrupt                                                                   |
| 11                              | +160 t0 +163 (00A01 t0 00A31)       | -                         | DMA2                                                                                        |
| 41                              | +164 to +171 (00A4h to 00APh)       | -                         | DMA2                                                                                        |
| 42                              | +172 to +175 (00ACh to 00AEh)       | -                         | LIABTE start/stan condition                                                                 |
| 43                              |                                     |                           | detection, bus collision detection,<br>CEC1                                                 |
| 44                              | +176 to +179 (00B0h to 00B3h)       |                           | UART5 transmit, NACK5, CEC2                                                                 |
| 45                              | +180 to +183 (00B4h to 00B7h)       |                           | UART5 receive, ACK5                                                                         |
| 46                              | +184 to +187 (00B8h to 00BBh)       |                           | UART6 start/stop condition<br>detection, bus collision detection,<br>real-time clock period |
| 47                              | +188 to +191 (00BCh to 00BFh)       |                           | UART6 transmit, NACK6, real-time clock compare                                              |
| 48                              | +192 to +195 (00C0h to 00C3h)       |                           | UART6 receive, ACK6                                                                         |
| 49                              | +196 to +199 (00C4h to 00C7h)       |                           | UART7 start/stop condition<br>detection, bus collision detection,<br>remote control 0       |
| 50                              | +200 to +203 (00C8h to 00CBh)       |                           | UART7 transmit, NACK7,<br>remote control 1                                                  |
| 51                              | +204 to +207 (00CCh to 00CFh)       |                           | UART7 receive, ACK7                                                                         |
| 52 to 58                        | +208 to +211 (00D0h to 00D3h)<br>to |                           | INT instruction interrupt                                                                   |
| 59                              | +236 to $+239$ (00ECh to 00EEh)     | 4                         | 12C-bus interface interrupt                                                                 |
| 60                              | +240 to $+243$ (00E0h to 00E2h)     | •                         | SCL/SDA interrupt                                                                           |
| 61 to 62                        | +240 10 +243 (00F011 10 00F31)      | 4                         | INT instruction interrupt                                                                   |
| 011003                          | to<br>+252 to +255 (00FCh to 00FFh) |                           |                                                                                             |

## Table 4.17 Differences in Interrupt Vectors - (2/2)

# Table 4.18 Differences in Registers Associated with Interrupts (1/2)

| Sumbol | Address  |          | D:+ | Differences      |                                                    |  |
|--------|----------|----------|-----|------------------|----------------------------------------------------|--|
| Symbol | M16C/30P | M16C/64A | DIL | M16C/30P         | M16C/64A                                           |  |
| PCR    | 03FFh    | 0366h    |     | Different        | address                                            |  |
|        |          |          | 5   | No register bits | INT6 input enable bit<br>0: Enabled<br>1: Disabled |  |
|        |          |          | 6   |                  | INT7 input enable bit<br>0: Enabled<br>1: Disabled |  |
|        |          |          | 7   |                  | Key input enable bit<br>0: Enabled<br>1: Disabled  |  |



| O. mahad | Address        |                | D:4 | Differences                                                                                    |                                                                                                                                   |  |
|----------|----------------|----------------|-----|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol   | M16C/30P       | M16C/64A       | BI  | M16C/30P                                                                                       | M16C/64A                                                                                                                          |  |
| PM2      |                | 001Eh          | 4   | No register bit                                                                                | NMI interrupt enable bit           0: NMI interrupt disabled           1: NMI interrupt enabled                                   |  |
| IFSR3A   | —              | 0205h          |     | —                                                                                              | M16C/64A only                                                                                                                     |  |
| IFSR2A   | 035Eh          | 0206h          |     | Different address                                                                              |                                                                                                                                   |  |
|          |                |                | 2   | No register bits                                                                               | Interrupt request source select bit<br>0: Not used<br>1: I <sup>2</sup> C-bus interface                                           |  |
|          |                |                | 3   |                                                                                                | Interrupt request source select bit<br>0: Not used<br>1: SCL/SDA                                                                  |  |
|          |                |                | 4   |                                                                                                | Interrupt request source select bit<br>0: UART7 start/stop condition<br>detection, bus collision detection<br>1: Remote control 0 |  |
|          |                |                | 5   |                                                                                                | Interrupt request source select bit<br>0: UART7 transmission, NACK<br>1: Remote control 1                                         |  |
|          |                |                | 6   | Interrupt request factor<br>select bit<br>0: Do not set<br>1: UART0 bus collision<br>detection | Interrupt request source select bit<br>0: Timer B3<br>1: UART0 start/stop condition<br>detection, bus collision detection         |  |
|          |                |                | 7   | Interrupt request factor<br>select bit<br>0: Do not set<br>1: UART1 bus collision<br>detection | Interrupt request source select bit<br>0: Timer B4<br>1: UART1 start/stop condition<br>detection, bus collision detection         |  |
| IFSR     | 035Fh          | 0207h          | _   | Diffe                                                                                          | erent address                                                                                                                     |  |
|          |                |                | 5   | Reserved bit                                                                                   | INT5 interrupt polarity select bit<br>0: One edge<br>1: Both edges                                                                |  |
|          |                |                | 6   | Interrupt request factor<br>select bit<br>0: <u>Do not set</u><br>1: INT4                      | Interrupt request source select bit<br>0: <u>SI/O3</u><br>1: INT4                                                                 |  |
|          |                |                | 7   | Reserved bit                                                                                   | Interrupt request source select bit<br>0: <u>SI/O4</u><br>1: INT5                                                                 |  |
| AIER     | 0009h          | 020Eh          | _   | Diff                                                                                           | erent address                                                                                                                     |  |
| AIER2    | —              | 020Fh          | _   | —                                                                                              | M16C/64A only                                                                                                                     |  |
| RMAD0    | 0010h to 0012h | 0210h to 0212h |     | Diffe                                                                                          | erent address                                                                                                                     |  |
| RMAD1    | 0014h to 0016h | 0214h to 0216h | _   | Different address                                                                              |                                                                                                                                   |  |
| RMAD2    | —              | 0218h to 021Ah |     | —                                                                                              | M16C/64A only                                                                                                                     |  |
| RMAD3    | —              | 021Ch to 021Eh | _   | —                                                                                              | M16C/64A only                                                                                                                     |  |

# Table 4.19 Difference in Registers Associated with Interrupts (2/2)



# 4.10 Differences in Watchdog Timers

Table 4.20 lists Differences in Watchdog Timers and Table 4.21 lists Differences in Registers Associated with Watchdog Timer.

| Item                                  | M16C/30P                                                                                   | M16C/64A                                                                                                                                                           |
|---------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source<br>protection mode       | No                                                                                         | Yes                                                                                                                                                                |
| Operation when the timer underflows   | Watchdog timer interrupt                                                                   | Selectable from watchdog timer interrupt and watchdog timer reset                                                                                                  |
| Watchdog timer counter initialization | Watchdog timer counter is initialized and starts counting by writing to the WDTS register. | Write 00h, and then FFh to the WDTR register                                                                                                                       |
| Count start condition                 |                                                                                            | <ul> <li>Count starts automatically after reset when<br/>the WDTON bit in the OFS1 address to 0.</li> <li>Count starts by writing to the WDTS register.</li> </ul> |

### Table 4.20 Differences in Watchdog Timers

### Table 4.21 Differences in Registers Associated with Watchdog Timer

| Symbol                        | Ado      | lress    | Dit | Difference                                                                  | es                                                                                                                                                                                                               |  |
|-------------------------------|----------|----------|-----|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                        | M16C/30P | M16C/64A | ы   | M16C/30P                                                                    | M16C/64A                                                                                                                                                                                                         |  |
| PM1                           | 0005h    | 0005h    | 2   | Reserved bit                                                                | Watchdog timer function select bit<br>0: Watchdog timer interrupt<br>1: Watchdog timer reset                                                                                                                     |  |
| WDTS                          | 000Eh    | 037Eh    |     | Different ad                                                                | dress                                                                                                                                                                                                            |  |
| WDC                           | 000Fh    | 037Fh    | l   | Different ad                                                                | dress                                                                                                                                                                                                            |  |
|                               |          |          | 5   | Cold start/warm start discrimination flag<br>0: Cold Start<br>1: Warm Start | No register bit                                                                                                                                                                                                  |  |
| VW2C                          | —        | 002Ch    | _   | —                                                                           | M16C/64A only                                                                                                                                                                                                    |  |
| CSPR                          | —        | 037Ch    | l   | —                                                                           | M16C/64A only                                                                                                                                                                                                    |  |
| WDTR                          | —        | 037Dh    |     | _                                                                           | M16C/64A only                                                                                                                                                                                                    |  |
| 30P:<br>ROMCP<br>64A:<br>OFS1 | FFFFh    | FFFFh    | 0   | Reserved bit<br>Set to 1                                                    | Watchdog timer start select bit<br>0: Watchdog timer starts<br>automatically after reset<br>1: Watchdog timer is stopped after<br>reset                                                                          |  |
|                               |          |          | 7   | ROM code protect level 1 set bit                                            | <ul> <li>After-reset count source protection<br/>mode select bit</li> <li>0: Count source protection mode<br/>enabled after reset.</li> <li>1: Count source protection mode<br/>disabled after reset.</li> </ul> |  |



### 4.11 Differences in DMACs

Table 4.22 lists Differences in DMACs, Table 4.23 to 4.24 list Differences in DMA Request Sources, and Table 4.25 lists Differences in Registers Associated with DMAC.

#### Table 4.22 Differences in DMACs

| Item               | M16C/30P   | M16C/64A   |
|--------------------|------------|------------|
| Number of channels | 2 channels | 4 channels |

### Table 4.23 Differences in DMAi Request Sources (i=0 and 1 in M16C/30P; i=0 to 3 in M16C/64A)(1/2)

| DSEL4 to | M16C/3                                                       | 30P                                                       | M16C/64A                                                                 |                                                                 |  |
|----------|--------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| DSEL0    | DMS = 0                                                      | DMS = 1                                                   | DMS = 0                                                                  | DMS = 1                                                         |  |
| 00000b   | Falling edge of INTi pin                                     | —                                                         | Falling edge of INTi pin                                                 | —                                                               |  |
| 00001b   | Software trigger                                             | —                                                         | Software trigger                                                         | —                                                               |  |
| 00010b   | Timer A0                                                     | —                                                         | Timer A0                                                                 | —                                                               |  |
| 00011b   | Timer A1                                                     | —                                                         | Timer A1                                                                 | —                                                               |  |
| 00100b   | Timer A2                                                     | —                                                         | Timer A2                                                                 | —                                                               |  |
| 00101b   | —                                                            | —                                                         | Timer A3                                                                 | SI/O3 (DMA1, DMA3<br>only)                                      |  |
| 00110b   | —                                                            | DMA0:<br>Both edges of INTi pin<br>DMA1:<br>—             | Timer A4                                                                 | DMA0, DMA2:<br>Both edges of INTi pin<br>DMA1, DMA3:<br>SI/O4   |  |
| 00111b   | Timer B0                                                     | DMA0, DMA2:<br>—<br>DMA1, DMA3:<br>Both edges of INTi pin | Timer B0                                                                 | DMA0, DMA2:<br>Timer B3<br>DMA1,DMA3:<br>Both edges of INTi pin |  |
| 01000b   | Timer B1                                                     | —                                                         | Timer B1                                                                 | Timer B4 (DMA0,<br>DMA2 only)                                   |  |
| 01001b   | Timer B2                                                     | —                                                         | Timer B2                                                                 | Timer B5 (DMA0,<br>DMA2 only)                                   |  |
| 01010b   | UART0 transmission                                           | —                                                         | UART0 transmission                                                       | —                                                               |  |
| 01011b   | DMA0:<br>UART0 reception<br>DMA1:<br>UART0 reception/ACK0    |                                                           | DMA0, DMA2:<br>UART0 reception<br>DMA1, DMA3:<br>UART0 reception/ACK0    | —                                                               |  |
| 01100b   | UART2 transmission                                           | —                                                         | UART2 transmission                                                       | _                                                               |  |
| 01101b   | DMA0:<br>UART2 reception<br>DMA1:<br>UART2 reception/ACK2    |                                                           | DMA0, DMA2:<br>UART2 reception<br>DMA1, DMA3:<br>UART2 reception/ACK2    | —                                                               |  |
| 01110b   | A/D converter                                                | —                                                         | A/D converter                                                            | —                                                               |  |
| 01111b   | DMA0:<br>UART1 transmission<br>DMA1:<br>UART1 reception/ACK1 | _                                                         | DMA0, DMA2:<br>UART1 transmission<br>DMA1, DMA3:<br>UART1 reception/ACK1 | _                                                               |  |



| DSEL4 to | M16C/3  | 0P      | M16C/64A                                                              |                                          |  |
|----------|---------|---------|-----------------------------------------------------------------------|------------------------------------------|--|
| DSEL0    | DMS = 0 | DMS = 1 | DMS = 0                                                               | DMS = 1                                  |  |
| 10000b   |         |         | DMA0, DMA2:<br>UART1 reception<br>DMA1, DMA3:<br>UART1 transmission   | Falling edge of INTj pin<br>(j = 4 to 7) |  |
| 10001b   |         |         | UART5 transmission                                                    | Both edges of INTj pin                   |  |
| 10010b   |         |         | DMA0, DMA2:<br>UART5 reception<br>DMA1, DMA3:<br>UART5 reception/ACK5 | _                                        |  |
| 10011b   |         |         | UART6 transmission                                                    | —                                        |  |
| 10100b   |         |         | DMA0, DMA2:<br>UART6 reception<br>DMA1, DMA3:<br>UART6 reception/ACK6 | —                                        |  |
| 10101b   |         |         | UART7 transmission                                                    | —                                        |  |
| 10110b   |         |         | DMA0, DMA2:<br>UART7 reception<br>DMA1, DMA3<br>UART7 reception/ACK7  | _                                        |  |

# Table 4.24 Differences in DMAi Request Sources (i=0 and 1 in M16C/30P; i=0 to 3 in M16C/64A)(2/2)

### Table 4.25 Differences in Registers Associated with DMAC

| Symbol | Add            | ress           | Dito | Differences       |               |  |
|--------|----------------|----------------|------|-------------------|---------------|--|
| Symbol | M16C/30P       | M16C/64A       | DIIS | M16C/30P          | M16C/64A      |  |
| SAR0   | 0020h to 0022h | 0180h to 0182h | _    | Different         | address       |  |
| SAR1   | 0030h to 0032h | 0190h to 0192h | _    | Different         | address       |  |
| SAR2   | —              | 01A0h to 01A2h |      |                   | M16C/64A only |  |
| SAR3   | —              | 01B0h to 01B2h |      | _                 | M16C/64A only |  |
| DAR0   | 0024h to 0026h | 0184h to 0186h | _    | Different         | address       |  |
| DAR1   | 0034h to 0036h | 0194h to 0196h | _    | Different         | address       |  |
| DAR2   | —              | 01A4h to 01A6h | _    | —                 | M16C/64A only |  |
| DAR3   | —              | 01B4h to 01B6h | _    | —                 | M16C/64A only |  |
| TCR0   | 0028h to 0029h | 0188h to 0189h | _    | Different address |               |  |
| TCR1   | 0038h to 0039h | 0198h to 0199h | _    | Different address |               |  |
| TCR2   | —              | 01A8h to 01A9h | _    | _                 | M16C/64A only |  |
| TCR3   | —              | 01B8h to 01B9h | _    | —                 | M16C/64A only |  |
| DM0CON | 002Ch          | 018Ch          | _    | Different         | address       |  |
| DM1CON | 003Ch          | 019Ch          | _    | Different         | address       |  |
| DM2CON | —              | 01ACh          | _    | —                 | M16C/64A only |  |
| DM3CON | —              | 01BCh          | _    | —                 | M16C/64A only |  |
| DM0SL  | 03B8h          | 0398h          | _    | Different address |               |  |
| DM1SL  | 03BAh          | 039Ah          | _    | Different address |               |  |
| DM2SL  | —              | 0390h          |      | —                 | M16C/64A only |  |
| DM3SL  | —              | 0392h          |      | —                 | M16C/64A only |  |



# 4.12 Differences in Timers

Table 4.26 lists Differences in Timers, and Table 4.27 to Table 4.29 list Differences in Registers Associated with Timer.

| Item                                                                                                           | M16C/30P                                                                                                                                                 | M16C/64A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                                                                                                   | f1, f2, f8, f32, fC32                                                                                                                                    | f1, f2, f8, f32, f64, fOCO-S, fC32                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Output polarity<br>inversion function                                                                          | No                                                                                                                                                       | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Programmable output mode                                                                                       | No                                                                                                                                                       | Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Multiply-by-4<br>processing operation<br>in event counter mode<br>(when processing two-<br>phase pulse signal) | No                                                                                                                                                       | Timer A3: Selectable from normal and multiply-<br>by-4 processing operation<br>Timer A4: Multiply-by-4 processing operation<br>(fixed)                                                                                                                                                                                                                                                                                                                                                                           |
| Counter reset by Z-<br>phase input                                                                             | No                                                                                                                                                       | Timer A3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Count direction (up/<br>down) selected by the<br>TAiOUT pin (i = 0 to 2)                                       | Yes                                                                                                                                                      | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Default value in pulse<br>period/pulse width<br>measurement modes                                              | Undefined                                                                                                                                                | Programmable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Read from timer<br>register in pulse period/<br>pulse width<br>measurement modes                               | Contents of the reload register (measurement<br>result) can be read by reading the TBi register.                                                         | <ul> <li>When bits PPWFSk2 to PPWFSk0 in the<br/>PPWFSk register (k = 1 and 2) are 0:</li> <li>Contents of the reload register<br/>(measurement result) can be read by<br/>reading the TBj register (j = 0 to 5).</li> <li>When bits PPWFSk2 to PPWFSk0 in the<br/>PPWFSk register are 1:</li> <li>Contents of the counter (counter value) can<br/>be read by reading the TBj register</li> <li>Contents of the reload register<br/>(measurement result) can be read by reading<br/>the TBj1 register</li> </ul> |
| Overflow flag clear<br>method                                                                                  | When the TBiS bit is 1 (start counting), write to<br>the TBiMR register at the next count timing or<br>later after the MR3 bit is set to 1 (overflowed). | Write a value to the TBjMR register                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### Table 4.26 Differences in Timers



|                   | Address           |                   | D.1   | Differences                                                                             |                                                                                                                                                                                   |  |  |
|-------------------|-------------------|-------------------|-------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol            | M16C/30P          | M16C/64A          | Bits  | M16C/30P                                                                                | M16C/64A                                                                                                                                                                          |  |  |
| PCLKR             | 025Eh             | 0012h             |       | Different                                                                               | t address                                                                                                                                                                         |  |  |
| CPSRF             | 0381h             | 0015h             | —     | Differen                                                                                | t address                                                                                                                                                                         |  |  |
| TACS0 to<br>TACS2 | —                 | 01D0h to<br>01D2h | 2 - 0 |                                                                                         | TAi count source select bit (i = 0, 2,<br>and 4)<br>Select the TAi count source                                                                                                   |  |  |
|                   |                   |                   | 3     |                                                                                         | TAi count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS0 to<br>TCS2 disabled<br>1: TCK0 to TCK1 disabled, TCS0 to<br>TCS2 enabled                                   |  |  |
|                   |                   |                   | 6 - 4 |                                                                                         | TAj count source select bit (j = 1 and<br>3)<br>Select the TAj count source                                                                                                       |  |  |
|                   |                   |                   | 7     |                                                                                         | <ul> <li>TAj count source option specified bit</li> <li>0: TCK0 to TCK1 enabled, TCS4 to<br/>TCS6 disabled</li> <li>1: TCK0 to TCK1 disabled, TCS4 to<br/>TCS6 enabled</li> </ul> |  |  |
| TA0MR             | 0396h to          | 0336h to          |       | Different address                                                                       |                                                                                                                                                                                   |  |  |
| to<br>TA2MR       | 0398h             | 0338h             | 4 (1) | Up/Down switching factor select bit<br>0: UDF register<br>1: Input signal to TAiOUT pin | Set to 0 in event counter mode                                                                                                                                                    |  |  |
| TA3MR             | —                 | 0339h             | _     | —                                                                                       | M16C/64A only                                                                                                                                                                     |  |  |
| TA4MR             | —                 | 033Ah             | —     | —                                                                                       | M16C/64A only                                                                                                                                                                     |  |  |
| TA0               | 0386h to<br>0387h | 0326h to<br>0327h | _     | Differen                                                                                | taddress                                                                                                                                                                          |  |  |
| TA1               | 0388h to<br>0389h | 0328h to<br>0329h | _     | Differen                                                                                | taddress                                                                                                                                                                          |  |  |
| TA2               | 038Ah to<br>038Bh | 032Ah to<br>032Bh |       | Differen                                                                                | taddress                                                                                                                                                                          |  |  |
| TA3               | —                 | 032Ch to<br>032Dh | —     | —                                                                                       | M16C/64A only                                                                                                                                                                     |  |  |
| TA4               | _                 | 032Eh to<br>032Fh | —     | —                                                                                       | M16C/64A only                                                                                                                                                                     |  |  |
| TABSR             | 0380h             | 0320h             | —     | Differen                                                                                | taddress                                                                                                                                                                          |  |  |
|                   |                   |                   | 3     | No register bits                                                                        | Timer A3 count start flag<br>0: Stop counting<br>1: Start counting                                                                                                                |  |  |
|                   |                   |                   | 4     |                                                                                         | Timer A4 count start flag<br>0: Stop counting<br>1: Start counting                                                                                                                |  |  |

### Table 4.27 Differences in Registers Associated with Timer (1/3)

Note:

1. Bit 4 is difference in the event counter mode (when not processing two-phase pulse signal).



| Currenti el | Address  |          | Dito | Differences                                                                                                                         |                                                                                                                                                                 |  |
|-------------|----------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol      | M16C/30P | M16C/64A | BItS | M16C/30P                                                                                                                            | M16C/64A                                                                                                                                                        |  |
| UDF         | 0384h    | 0324h    |      | Different                                                                                                                           | t address                                                                                                                                                       |  |
|             |          |          | 3    | No register bits                                                                                                                    | Timer A3 up/down flag<br>0: Decrement<br>1: Increment                                                                                                           |  |
|             |          |          | 4    |                                                                                                                                     | Timer A4 up/down flag<br>0: Decrement<br>1: Increment                                                                                                           |  |
|             |          |          | 6    |                                                                                                                                     | Timer A3 two-phase pulse signal<br>processing select bit<br>0: Two-phase pulse signal<br>processing disabled<br>1: Two-phase pulse signal<br>processing enabled |  |
|             |          |          | 7    |                                                                                                                                     | Timer A4 two-phase pulse signal<br>processing select bit<br>0: Two-phase pulse signal<br>processing disabled<br>1: Two-phase pulse signal<br>processing enabled |  |
| ONSF        | 0382h    | 0322h    | _    | Different                                                                                                                           | t address                                                                                                                                                       |  |
|             |          |          | 3    | No register bits                                                                                                                    | Timer A3 one-shot start flag<br>The timer starts counting by<br>setting this bit to 1. Read as 0                                                                |  |
|             |          |          | 4    |                                                                                                                                     | Timer A4 one-shot start flag<br>The timer starts counting by<br>setting this bit to 1. Read as 0                                                                |  |
|             |          |          | 5    |                                                                                                                                     | Z-phase input enable bit<br>0: Z-phase input disabled<br>1: Z-phase input enabled                                                                               |  |
|             |          |          | 7-6  | Timer A0 event/trigger select bit<br>00: Input on TA0IN is selected<br>01: TB2 is selected<br>10: Do not set<br>11: TA1 is selected | Timer A0 event/trigger select bit<br>00: Input on TA0IN pin selected<br>01: Timer B2 selected<br>10: Timer A4 selected<br>11: Timer A1 selected                 |  |
| TRGSR       | 0383h    | 0323h    | _    | Different                                                                                                                           | t address                                                                                                                                                       |  |
|             |          |          | 3-2  | Timer A2 event/trigger select bit<br>00: Input on TA2IN is selected<br>01: TB2 is selected<br>10: TA1 is selected<br>11: Do not set | Timer A2 event/trigger select bit<br>00: Input on TA2IN selected<br>01: TB2 selected<br>10: TA1 selected<br>11: TA3 selected                                    |  |
|             |          |          | 5-4  | No register bits                                                                                                                    | Timer A3 event/trigger select bit<br>00: Input on TA3IN selected<br>01: TB2 selected<br>10: TA2 selected<br>11: TA4 selected                                    |  |
|             |          |          | 7-6  |                                                                                                                                     | Timer A4 event/trigger select bit<br>00: Input on TA4IN selected<br>01: TB2 selected<br>10: TA3 selected<br>11: TA0 selected                                    |  |

# Table 4.28 Differences in Registers Associated with Timer (2/3)



|                         | Address        |                         | -     | Differences |                                                                                                                                                    |  |
|-------------------------|----------------|-------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                  | M16C/30P       | M16C/64A                | Bit   | M16C/30P    | M16C/64A                                                                                                                                           |  |
| PWMFS                   | _              | 01D4h                   | _     | _           | M16C/64A only                                                                                                                                      |  |
| TAPOFS                  | _              | 01D5h                   | —     | —           | M16C/64A only                                                                                                                                      |  |
| TAOW                    | _              | 01D8h                   | —     |             | M16C/64A only                                                                                                                                      |  |
| TA11                    | _              | 0302h to 0303h          | _     | _           | M16C/64A only                                                                                                                                      |  |
| TA21                    | _              | 0304h to 0305h          | —     | _           | M16C/64A only                                                                                                                                      |  |
| TA41                    | _              | 0306h to 0307h          | —     |             | M16C/64A only                                                                                                                                      |  |
| TBCS0<br>TBCS1<br>TBCS2 | _              | 01C8h<br>01C9h<br>01E8h | 2 - 0 | —           | TBi count source select bit (i = 0, 2, 3, and 5)<br>Select the TBi count source                                                                    |  |
| TBCS3                   |                | 01E9h                   | 3     | _           | TBi count source option<br>specified bit<br>0: TCK0 to TCK1 enabled,<br>TCS0 to TCS2 disabled<br>1: TCK0 to TCK1 disabled,<br>TCS0 to TCS2 enabled |  |
|                         |                |                         | 6 - 4 | _           | TBj count source select bit (j = 1<br>and 4)<br>Select the TBj count source                                                                        |  |
|                         |                |                         | 7     |             | TBj count source option<br>specified bit<br>0: TCK0 to TCK1 enabled,<br>TCS4 to TCS6 disabled<br>1: TCK0 to TCK1 disabled,<br>TCS4 to TCS6 enabled |  |
| TB0MR<br>to<br>TB2MR    | 039Bh to 039Dh | 033Bh to 033Dh          |       | Differen    | t address                                                                                                                                          |  |
| TB3MR<br>to<br>TB5MR    |                | 031Bh to 031Dh          |       | _           | M16C/64A only                                                                                                                                      |  |
| TB0                     | 0390h to 0391h | 0330h to 0331h          | —     | Differen    | t address                                                                                                                                          |  |
| TB1                     | 0392h to 0393h | 0332h to 0333h          |       | Differen    | t address                                                                                                                                          |  |
| TB2                     | 0394h to 0395h | 0334h to 0335h          |       | Differen    | t address                                                                                                                                          |  |
| TB3                     | —              | 0310h to 0311h          | —     | —           | M16C/64A only                                                                                                                                      |  |
| TB4                     | —              | 0312h to 0313h          | —     | —           | M16C/64A only                                                                                                                                      |  |
| TB5                     | —              | 0314h to 0315h          | _     | —           | M16C/64A only                                                                                                                                      |  |
| TBSR                    | —              | 0300h                   | _     | —           | M16C/64A only                                                                                                                                      |  |
| PPWFS1                  | —              | 01C6h                   | —     | —           | M16C/64A only                                                                                                                                      |  |
| PPWFS2                  | —              | 01E6h                   | _     | —           | M16C/64A only                                                                                                                                      |  |
| TB01                    | _              | 01C0h to 01C1h          | —     | —           | M16C/64A only                                                                                                                                      |  |
| TB11                    | _              | 01C2h to 01C3h          | _     | _           | M16C/64A only                                                                                                                                      |  |
| TB21                    | _              | 01C4h to 01C5h          | _     | _           | M16C/64A only                                                                                                                                      |  |
| TB31                    | _              | 01E0h to 01E1h          | —     | —           | M16C/64A only                                                                                                                                      |  |
| TB41                    | _              | 01E2h to 01E3h          | —     | —           | M16C/64A only                                                                                                                                      |  |
| TB51                    | _              | 01E4h to 01E5h          | —     | —           | M16C/64A only                                                                                                                                      |  |

# Table 4.29 Differences in Registers Associated with Timer (3/3)



### 4.13 Differences in Serial Interfaces

Table 4.30 lists Differences in Serial Interfaces, and Table 4.31 to Table 4.32 list Differences in Registers Associated with Serial Interface.

#### Table 4.30 Differences in Serial Interfaces

| Item                           | M16C/30P                    | M16C/64A                            |  |  |
|--------------------------------|-----------------------------|-------------------------------------|--|--|
| Clock synchronous/asynchronous | 3 channels (UART0 to UART2) | 6 channels (UART0 to 2, UART5 to 7) |  |  |
| Clock-synchronous only         | No                          | 2 channels (SI/O3, SI/O4)           |  |  |
| Special mode 3 (IE mode)       | 1 channel (UART2 only)      | 6 channels (UART0 to 2, UART5 to 7) |  |  |



| Address |                |                | Differences |           |               |
|---------|----------------|----------------|-------------|-----------|---------------|
| Symbol  | M16C/30P       | M16C/64A       | Bit         | M16C/30P  | M16C/64A      |
| PCLKR   | 025Eh          | 0012h          | _           | Different | address       |
| U0TB    | 03A2h to 03A3h | 024Ah to 024Bh | —           | Different | address       |
| U1TB    | 03AAh to 03ABh | 025Ah to 025Bh | _           | Different | address       |
| U2TB    | 037Ah to 037Bh | 026Ah to 026Bh | _           | Different | address       |
| U5TB    | _              | 028Ah to 028Bh | _           | _         | M16C/64A only |
| U6TB    | —              | 029Ah to 029Bh |             |           | M16C/64A only |
| U7TB    | —              | 02AAh to 02ABh |             | —         | M16C/64A only |
| UORB    | 03A6h to 03A7h | 024Eh to 024Fh |             | Different | address       |
| U1RB    | 03AEh to 03AFh | 025Eh to 025Fh | _           | Different | address       |
| U2RB    | 037Eh to 037Fh | 026Eh to 026Fh |             | Different | address       |
| U5RB    | —              | 028Eh to 028Fh |             | —         | M16C/64A only |
| U6RB    | —              | 029Eh to 029Fh |             | —         | M16C/64A only |
| U7RB    | —              | 02AEh to 02AFh |             | —         | M16C/64A only |
| U0BRG   | 03A1h          | 0249h          | _           | Different | address       |
| U1BRG   | 03A9h          | 0259h          |             | Different | address       |
| U2BRG   | 0379h          | 0269h          | _           | Different | address       |
| U5BRG   | —              | 0289h          |             | —         | M16C/64A only |
| U6BRG   | —              | 0299h          |             | —         | M16C/64A only |
| U7BRG   | —              | 02A9h          | _           | —         | M16C/64A only |
| U0MR    | 03A0h          | 0248h          | _           | Different | address       |
| U1MR    | 03A8h          | 0258h          | _           | Different | address       |
| U2MR    | 0378h          | 0268h          | _           | Different | address       |
| U5MR    | —              | 0288h          | _           | —         | M16C/64A only |
| U6MR    | —              | 0298h          | _           | —         | M16C/64A only |
| U7MR    | —              | 02A8h          | _           | —         | M16C/64A only |
| U0C0    | 03A4h          | 024Ch          | _           | Different | address       |
| U1C0    | 03ACh          | 025Ch          | _           | Different | address       |
| U2C0    | 037Ch          | 026Ch          | _           | Different | address       |
| U5C0    | —              | 028Ch          | _           | —         | M16C/64A only |
| U6C0    | _              | 029Ch          | _           | _         | M16C/64A only |
| U7C0    | —              | 02ACh          | _           | —         | M16C/64A only |
| U0C1    | 03A5h          | 024Dh          | _           | Different | address       |
| U1C1    | 03ADh          | 025Dh          | _           | Different | address       |
| U2C1    | 037Dh          | 026Dh          | _           | Different | address       |
| U5C1    | _              | 028Dh          | _           | —         | M16C/64A only |
| U6C1    | _              | 029Dh          | _           | _         | M16C/64A only |
| U7C1    | _              | 02ADh          | _           | —         | M16C/64A only |
| UCON    | 03B0h          | 0250h          | _           | Different | address       |

### Table 4.31 Differences in Registers Associated with Serial Interface (1/2)



|        | Address  |          | D:4 | Differences       |               |  |  |
|--------|----------|----------|-----|-------------------|---------------|--|--|
| Symbol | M16C/30P | M16C/64A | BIT | M16C/30P          | M16C/64A      |  |  |
| U0SMR  | 036Fh    | 0247h    | _   | Different         | address       |  |  |
| U1SMR  | 0373h    | 0257h    | —   | Different         | address       |  |  |
| U2SMR  | 0377h    | 0267h    | —   | Different         | address       |  |  |
| U5SMR  | —        | 0287h    | —   | —                 | M16C/64A only |  |  |
| U6SMR  | —        | 0297h    | —   | —                 | M16C/64A only |  |  |
| U7SMR  | —        | 02A7h    | —   | —                 | M16C/64A only |  |  |
| U0SMR2 | 036Eh    | 0246h    | —   | Different         | address       |  |  |
| U1SMR2 | 0372h    | 0256h    | _   | Different         | address       |  |  |
| U2SMR2 | 0376h    | 0266h    | _   | Different         | address       |  |  |
| U5SMR2 | —        | 0286h    | —   | —                 | M16C/64A only |  |  |
| U6SMR2 | —        | 0296h    | _   | _                 | M16C/64A only |  |  |
| U7SMR2 | —        | 02A6h    | _   | —                 | M16C/64A only |  |  |
| U0SMR3 | 036Dh    | 0245h    | —   | Different address |               |  |  |
| U1SMR3 | 0371h    | 0255h    | _   | Different address |               |  |  |
| U2SMR3 | 0375h    | 0265h    | _   | Different address |               |  |  |
| U5SMR3 | —        | 0285h    | —   | —                 | M16C/64A only |  |  |
| U6SMR3 | —        | 0295h    | _   | _                 | M16C/64A only |  |  |
| U7SMR3 | _        | 02A5h    |     | —                 | M16C/64A only |  |  |
| U0SMR4 | 036Ch    | 0244h    | —   | Different         | address       |  |  |
| U1SMR4 | 0370h    | 0254h    | _   | Different         | address       |  |  |
| U2SMR4 | 0374h    | 0264h    | —   | Different         | address       |  |  |
| U5SMR4 | —        | 0284h    | _   | —                 | M16C/64A only |  |  |
| U6SMR4 | —        | 0294h    | _   | _                 | M16C/64A only |  |  |
| U7SMR4 | —        | 02A4h    | —   | _                 | M16C/64A only |  |  |
| S3TRR  | —        | 0270h    | _   | _                 | M16C/64A only |  |  |
| S3C    | —        | 0272h    | _   | _                 | M16C/64A only |  |  |
| S3BRG  | —        | 0273h    | —   | _                 | M16C/64A only |  |  |
| S4TRR  | —        | 0274h    | —   | —                 | M16C/64A only |  |  |
| S4C    | _        | 0276h    | —   | _                 | M16C/64A only |  |  |
| S4BRG  | —        | 0277h    | —   | —                 | M16C/64A only |  |  |
| S34C2  | —        | 0278h    | —   | —                 | M16C/64A only |  |  |

# Table 4.32 Differences in Registers Associated with Serial Interface (2/2)



# 4.14 Differences in A/D Converters

Table 4.33 lists Differences in A/D Converters and Table 4.34 lists Differences in Registers Associated with A/D Converter.

| Item                                   | M16C/30P                                                                                                                                                                                                                                              | M16C/64A                                                                                                               |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Operation modes                        | One-shot mode, repeat mode                                                                                                                                                                                                                            | One-shot mode, repeat mode, single<br>sweep mode, repeat sweep mode 0,<br>repeat sweep mode 1                          |
| Conversion rate per pin                | Without sample and hold<br>8-bit resolution: 49 \operatorname{AD} cycles<br>10-bit resolution: 59 \operatorname{AD} cycles<br>With sample and hold<br>8-bit resolution: 28 \operatorname{AD} cycles<br>10-bit resolution: 33 \operatorname{AD} cycles | Minimum 43 ¢AD cycles                                                                                                  |
| Resolution                             | Selectable from 8 bits or 10 bits                                                                                                                                                                                                                     | 10 bits                                                                                                                |
| Analog input pins                      | Total 18 pins<br>8 pins (AN0 to AN7)<br>2 pins (ANEX0 and ANEX1)<br>8 pins (AN0_0 to AN0_7)                                                                                                                                                           | Total 26 pins<br>8 pins (AN0 to AN7)<br>2 pins (ANEX0 and ANEX1)<br>8 pins (AN0_0 to AN0_7)<br>8 pins (AN2_0 to AN2_7) |
| Sample and hold                        | Yes/No (selectable)                                                                                                                                                                                                                                   | Yes                                                                                                                    |
| Open-circuit detection assist function | No                                                                                                                                                                                                                                                    | Yes                                                                                                                    |

 Table 4.33
 Differences in A/D Converters



| Sumbol | Address  |          | D:+ | Differences                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|--------|----------|----------|-----|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol | M16C/30P | M16C/64A | BI  | M16C/30P                                                                                          | M16C/64A                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| PCR    | 03FFh    | 0366h    |     | Different                                                                                         | t address                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|        |          |          | 5   | No register bits                                                                                  | INT6 input enable bit<br>0: Enabled<br>1: Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|        |          |          | 6   |                                                                                                   | INT7 input enable bit<br>0: Enabled<br>1: Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|        |          |          | 7   |                                                                                                   | Key input enable bit<br>0: Enabled<br>1: Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| ADCON0 | 03D6h    | 03D6h    | 3   | A/D operation mode select bit 0<br>0: One-shot mode<br>1: Repeat mode<br>No register bit          | A/D operation mode select bit 0<br>00: One-shot mode<br>01: Repeat mode<br>10: Single sweep mode<br>11: Repeat sweep mode 0 or                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| ADCON1 | 03D7h    | 03D7h    | 2   | No register bits<br>8/10-bit mode select bit                                                      | A/D sweep pin select bit<br>In single sweep mode or repeat<br>sweep mode 0<br>00: AN0 to AN1 (2 pins)<br>01: AN0 to AN3 (4 pins)<br>10: AN0 to AN3 (6 pins)<br>11: AN0 to AN7 (8 pins)<br>11: AN0 to AN7 (8 pins)<br>In repeat sweep mode 1<br>0 0: AN0 (1 pin)<br>0 1: AN0 to AN1 (2 pins)<br>1 0: AN0 to AN2 (3 pins)<br>1 1: AN0 to AN3 (4 pins)<br>A/D operation mode select bit 1<br>0: Any mode other than repeat sweep<br>mode 1<br>1: Repeat sweep mode 1<br>No register bit |  |  |  |  |
|        |          |          | 5   | 0: 8-bit mode<br>1: 10-bit mode<br>Vref connect bit<br>0: Vref not connected<br>1: Vref connected | A/D standby bit<br>0: A/D operation stopped (standby)<br>1: A/D operation enabled                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| ADCON2 | 03D4h    | 03D4h    | 0   | A/D conversion method select bit<br>0: Without sample and hold<br>1: With sample and hold         | No register bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|        |          |          | 1   | No register bit                                                                                   | A/D input group select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|        |          |          | 2   | A/D input group select bit<br>0: Port P10 group is selected<br>1: Port P0 group is selected       | 00: AN0 to AN7<br>01: Do not set<br>10: AN0_0 to AN0_7<br>11: AN2_0 to AN2_7                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| AINRST | _        | 03A2h    | _   | —                                                                                                 | M16C/64A only                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

# Table 4.34 Differences in Registers Associated with A/D Converter



# 4.15 Differences in CRC Calculators

Table 4.35 lists Differences in CRC Calculators and Table 4.36 lists Differences in Registers Associated with CRC Calculator.

| Item                     | M16C/30P                                                           | M16C/64A                                                                                                                                 |
|--------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| CRC generator polynomial | CRC-CCITT (X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1) | CRC-CCITT (X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1) or<br>CRC-16 (X <sup>16</sup> + X <sup>15</sup> + X <sup>2</sup> + 1) |
| MSB/LSB selection        | No                                                                 | MSB/LSB selectable                                                                                                                       |
| CRC snoop                | No                                                                 | Yes                                                                                                                                      |

### Table 4.35 Differences in CRC Calculators

### Table 4.36 Differences in Registers Associated with CRC Calculator

| Symbol | Address  |                |     | Differences |               |  |
|--------|----------|----------------|-----|-------------|---------------|--|
| Symbol | M16C/30P | M16C/64A       | DIL | M16C/30P    | M16C/64A      |  |
| CRCSAR | —        | 03B4h to 03B5h | _   | —           | M16C/64A only |  |
| CRCMR  | —        | 03B6h          |     | —           | M16C/64A only |  |

### 4.16 Differences in Flash Memories

Table 4.37 lists Differences in Flash Memories and Table 4.38 lists Differences in Software Commands, and 4.39 lists Differences in Registers Associated with Flash Memory.

| Table 4.37 Differences in F | Flash Memories |
|-----------------------------|----------------|
|-----------------------------|----------------|

| Item                               | M16C/30P              | M16C/64A                                                                                              |
|------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|
| Program method                     | 1-word (16-bit) units | 2-word (32-bit) units                                                                                 |
| Number of program and erase cycles | 100 times             | <ul> <li>1,000 times (program ROM 1, program<br/>ROM 2)</li> <li>10,000 times (data flash)</li> </ul> |
| User boot function                 | No                    | Yes                                                                                                   |



| Software Commands |                     | M160  | C/30P         |                     | M16C/64A |                 |         |                     |         |                 |
|-------------------|---------------------|-------|---------------|---------------------|----------|-----------------|---------|---------------------|---------|-----------------|
|                   | First bus cycle but |       | Seco<br>bus c | Second<br>bus cycle |          | First bus cycle |         | Second<br>bus cycle |         | Third bus cycle |
|                   | Address             | Data  | Address       | Data                | Address  | Data            | Address | Data                | Address | Data            |
| Program           | WA                  | XX40h | WA            | WD                  | WA       | XX41h           | WA      | WD0                 | WA      | WD1             |
| Block blank check |                     | _     | _             | _                   | Х        | XX25h           | BA      | XXD0h               | _       |                 |

#### Table 4.38 Differences in Software Commands

WA: Write address (Even number. For M16C/64A, set the address which ends with 0h, 4h, 8h, or Ch.) WD: Write data (16 bits)

WD0: Write data low-order word (16 bits)

WD1: Write data high-order word (16 bits)

BA: Highest-order block address (even address)

X: Any even address in user ROM area

XX: Eight high-order bits of command code (ignored)

| Table 1 20 | Differences in Devictors Accessisted with Elech Memory |
|------------|--------------------------------------------------------|
| Table 4.39 | Differences in Registers Associated with Flash Memory  |

| Symbol        | Address  |          | Dit | Differences                                                                                                               |                                                                                                                                                                                                                  |  |  |
|---------------|----------|----------|-----|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol        | M16C/30P | M16C/64A | ы   | M16C/30P                                                                                                                  | M16C/64A                                                                                                                                                                                                         |  |  |
| FMR0          | 01B7h    | 0220h    | _   | Differer                                                                                                                  | nt address                                                                                                                                                                                                       |  |  |
|               |          |          | 5   | User ROM area select bit<br>(Effective in only boot mode)<br>0: Boot ROM area is accessed<br>1: User ROM area is accessed | Reserved bit<br>Set to 0 in other than user boot mode<br>Set to 1 in user boot mode                                                                                                                              |  |  |
| FMR1          | 01B5h    | 0221h    | —   | Differer                                                                                                                  | nt address                                                                                                                                                                                                       |  |  |
|               |          |          | 1   | EW1 mode select bit<br>0: EW0 mode<br>1: EW1 mode                                                                         | Write to FMR6 register enable bit<br>0: Disabled<br>1: Enabled                                                                                                                                                   |  |  |
|               |          |          | 7   | Reserved bit                                                                                                              | Data flash wait bit<br>0: 1 wait<br>1: Follow the setting of the PM17 bit                                                                                                                                        |  |  |
| FMR2          | _        | 0222h    |     |                                                                                                                           | M16C/64A only                                                                                                                                                                                                    |  |  |
| FMR6          | _        | 0230h    |     |                                                                                                                           | M16C/64A only                                                                                                                                                                                                    |  |  |
| 30P:<br>ROMCP | FFFFFh   | FFFFh    | 2   | Reserved bits                                                                                                             | ROM code protect cancel bit<br>0: ROM code protection cancelled<br>1: ROMCP1 bit enabled                                                                                                                         |  |  |
| 64A:<br>OFS1  |          |          | 3   |                                                                                                                           | ROM code protect bit<br>0: ROM code protection enabled<br>1: ROM code protection disabled                                                                                                                        |  |  |
|               |          |          | 6   | ROM code protect level 1 set bit<br>00:<br>01:<br>10:<br>ROM code protection active<br>11: ROM code protection inactive   | <ul> <li>Voltage detector 0 start bit</li> <li>0: Voltage monitor 0 reset enabled<br/>after hardware reset.</li> <li>1: Voltage monitor 0 reset disabled<br/>after hardware reset.</li> </ul>                    |  |  |
|               |          |          | 7   |                                                                                                                           | <ul> <li>After-reset count source protection<br/>mode select bit</li> <li>O: Count source protection mode<br/>enabled after reset.</li> <li>1: Count source protection mode<br/>disabled after reset.</li> </ul> |  |  |

# 4.17 Differences in Flash Memory Block Structures

The flash memory block structure differs between M16C/30P and M16C/64A Groups. Figure 4.1 shows Differences in Flash Memory Block Structures between M16C/30P 192 KB version and M16C/64A 512 KB version.



Figure 4.1 Differences in Flash Memory Block Structures





# 4.18 New Functions Added in M16C/64A

The following functions have been added in the M16C/64A Group MCU:

- Voltage detector
- Three-phase motor control timer function
- Real-time clock
- Pulse width modulator (PWM)
- Remote control signal receiver
- Multi-master I<sup>2</sup>C-bus interface
- Consumer electronics control (CEC) function
- D/A converter

# 4.19 Differences in Development Tools

Table 4.40 lists Differences in Development Tools.

| Types of Tool              | M16C/30P                  | M16C/64A                 |
|----------------------------|---------------------------|--------------------------|
| C compiler                 | M3T-NC30WA                | M3T-NC30WA               |
| Real-time OS               | M3T-MR30                  | M3T-MR30                 |
| Emulator debugger          | PC7501                    | E100 (R0E001000EMU00)    |
| Emulation probe            | M3062PT2-EPB              | —                        |
| MCU unit                   | —                         | R0E530650MCU00           |
| Compact emulator           | M3062PT3-CPE              | —                        |
| On-chip debugging emulator | E8<br>E8a (7-wire system) | E8a (single-wire system) |

### Table 4.40Differences in Development Tools



# 5. Reference Documents

Hardware Manual M16C/30P Group Hardware Manual M16C/64A Group Hardware Manual (The latest version of these documents can be downloaded from the Renesas Technology website.)

Technical News/Technical Update

(The latest version of these documents can be downloaded from the Renesas Technology website.)



# Website and Support

Renesas Technology Website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

| <b>REVISION HISTORY</b> | M16C/30P Group, M16C/64A Group            |  |
|-------------------------|-------------------------------------------|--|
|                         | Differences between M16C/30P and M16C/64A |  |

| Rev. | Date        | Description |                      |
|------|-------------|-------------|----------------------|
|      |             | Page        | Summary              |
| 1.00 | Sep 1, 2009 | Ι           | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
   You should not use the products or the technology described in this document for the purpose of military
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.