概览

简介

The R1Q#A7236 is a 2, 097, 152-word by 36-bit and the R1Q#A7218 is a 4, 194, 304-word by 18-bit synchronous double data rate static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell. It integrates unique synchronous peripheral circuitry and a burst counter. All input registers are controlled by an input clock pair (K and /K) and are latched on the positive edge of K and /K. These products are suitable for applications which require synchronous operation, High-Speed, low voltage, high density and wide bit configuration. These products are packaged in 165-pin plastic FBGA package.

特性

  • Power Supply · 1.8 V for core (VDD), 1.4 V to VDD for I/O (VDDQ)
  • Clock · Fast clock cycle time for high bandwidth · Two input clocks (K and /K) for precise DDR timing at clock rising edges only · Two output echo clocks (CQ and /CQ) simplify data capture in high-speed systems · Clock-stop capability with μs restart
  • I/O · Common data input/output bus · Pipelined double data rate operation · HSTL I/O · User programmable output impedance · DLL/PLL circuitry for wide output data valid window and future frequency scaling · Data valid pin (QVLD) to indicate valid data on the output
  • Function · Two-tick burst for low DDR transaction size · Internally self-timed write control · Simple control logic for easy depth expansion · JTAG 1149.1 compatible test access port
  • Package · 165 FBGA package (13 x 15 x 1.4 mm) · RoHS Compliance Level = 6/6

产品对比

应用

文档

类型 文档标题 日期
数据手册 PDF 695 KB
指南 PDF 471 KB 日文
产品变更通告 PDF 4.86 MB 日文
手册 PDF 1.79 MB
产品变更通告 PDF 3.74 MB 日文
产品变更通告 PDF 1.46 MB 日文
手册 PDF 3.28 MB
7 items

设计和开发

模型