概要

説明

The 2510C is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the CLKIN signal with the CLKOUT signal. It is specifically designed for use with synchronous SDRAMs. The 2510C operates at 3.3V VCC and drives up to ten clock loads.

特長

  • Meets or exceeds PC133 registered DIMM specification1.1
  • Spread Spectrum Clock Compatible
  • Distributes one clock input to one bank of ten outputs
  • Operating frequency 25MHz to 175MHz
  • External feedback input (FBIN) terminal is used to synchronize the outputs to the clock input
  • No external RC network required
  • Operates at 3.3V Vcc
  • Plastic 24-pin 173mil TSSOP package
     

製品比較

アプリケーション

ドキュメント

分類 タイトル 日付
データシート PDF 214 KB
製品変更通知 PDF 611 KB
製品変更通知 PDF 611 KB
製品変更通知 PDF 95 KB
製品変更通知 PDF 50 KB
製品変更通知 PDF 361 KB
6 items

設計・開発

モデル