概要

説明

This is the evaluation kit for the 8A34003, 8A34004, 8A34013, and 8A34043. The 8A34003 is functionally a superset of these products, making it suitable to evaluate any of the four. Please return to the device product page for more information on each specific device. The 8A34003 provides four independent timing channels that can be configured as Digital PLLs (DPLLs) or as Digitally Controlled Oscillators (DCOs). The DPLL channels can be used for jitter attenuation and frequency translation. The DCOs can be programmed to synthesize the desired frequency and they can be steered by external software with resolution of  1.11E-16. The DPLLs can lock to virtually any frequency from 1kHz to 1GHz and the DPLLs and DCOs can generate virtually any frequency from 0.5Hz to 1GHz with typical jitter below 150fs RMS from 12kHz to 20MHz.

特長

  • 2 differential clock inputs
  • 12 differential outputs
  • 1 serial port channel
  • On-board EEPROM
  • 7 GPIO controls
  • Selectable voltage controls

アプリケーション

ドキュメント

分類 タイトル 日付
マニュアル-ハードウェア PDF 1.99 MB
アプリケーションノート ログインしてダウンロード PDF 96 KB
回路図 PDF 199 KB
3 items