

R01AN2823EJ0110

# **RX23T Group**, **RX62T Group**

Points of Difference Between RX23T Group and RX62T Group Jan 14, 2016

### Introduction

This application note is intended as a reference for confirming the points of difference between the I/O registers of the RX23T Group and RX62T Group.

# **Target Device**

- RX23T Group 64-pin version, ROM capacity: 64 KB and 128 KB
- RX23T Group 52-pin version, ROM capacity: 64 KB and 128 KB
- RX23T Group 48-pin version, ROM capacity: 64 KB and 128 KB

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

### Contents

| 1. | Comparison of Functions of RX23T Group and RX62T Group | 2  |
|----|--------------------------------------------------------|----|
| 2. | Comparative Overview of Functions                      | 3  |
| 3  | Reference Documents                                    | 54 |



# 1. Comparison of Functions of RX23T Group and RX62T Group

A comparison of the functions of the RX23T Group and RX62T Group is provided below. For details of the functions, see 2., Comparative Overview of Functions, and 3., Reference Documents.

Table 1.1 is a comparative listing of the functions of the RX23T and RX62T.

### Table 1.1 Comparison of Functions of RX23T and RX62T

| Function                                                         | RX62T            | RX23T            |
|------------------------------------------------------------------|------------------|------------------|
| Operating Modes                                                  | $\bigtriangleup$ | $\bigtriangleup$ |
| Reset                                                            | $\bigtriangleup$ | $\bigtriangleup$ |
| Option-setting memory                                            | ×                | 0                |
| Voltage detection circuit (LVD): RX62T, (LVDAb): RX23T           | $\bigtriangleup$ | $\bigtriangleup$ |
| Clock generation circuit                                         | $\bigtriangleup$ | $\bigtriangleup$ |
| Clock frequency accuracy measurement circuit (CAC)               | X                | 0                |
| Low power consumption function                                   | $\bigtriangleup$ | $\bigtriangleup$ |
| Register write protection function                               | X                | 0                |
| Interrupt controller (ICU): RX62T, (ICUb): RX23T                 | $\bigtriangleup$ | $\bigtriangleup$ |
| Buses                                                            | $\bigtriangleup$ | $\triangle$      |
| Memory-protection unit (MPU)                                     | $\bigtriangleup$ | $\triangle$      |
| Data transfer controller (DTC): RX62T, (DTCa): RX23T             | $\bigtriangleup$ | $\bigtriangleup$ |
| I/O port                                                         | $\bigtriangleup$ | $\bigtriangleup$ |
| Multi-function pin controller (MPC)                              | X                | 0                |
| Multi-function timer pulse unit 3 (MTU3): RX62T, (MTU3c): RX23T  | $\bigtriangleup$ | $\triangle$      |
| Port output enable 3 (POE3): RX62T, (POE3b): RX23T               | $\bigtriangleup$ | $\triangle$      |
| 8-bit timer (TMR)                                                | X                | 0                |
| Compare match timer (CMT)                                        | 0                | 0                |
| Watchdog timer (WDT)                                             | 0                | X                |
| Independent watchdog timer (IWDT): RX62T, (IWDTa): RX23T         | $\bigtriangleup$ | $\bigtriangleup$ |
| Serial communications interface (SCIb): RX62T, (SCIg): RX23T     | $\bigtriangleup$ | $\bigtriangleup$ |
| I <sup>2</sup> C bus interface (RIIC): RX62T, (RIICa): RX23T     | $\bigtriangleup$ | $\bigtriangleup$ |
| CAN module (CAN)                                                 | 0                | Х                |
| Serial peripheral interface (RSPI): RX62T, (RSPIa): RX23T        | $\bigtriangleup$ | $\triangle$      |
| LIN module (LIN)                                                 | 0                | X                |
| CRC calculator (CRC)                                             | 0                | 0                |
| 12-bit A/D converter (S12ADA): RX62T, (S12ADE): RX23T            | $\bigtriangleup$ | $\bigtriangleup$ |
| 10-bit A/D converter (ADA)                                       | 0                | X                |
| D/A converter (DA) for generating comparator C reference voltage | ×                | 0                |
| Comparator C (CMPC)                                              | ×                | 0                |
| Data operation circuit (DOC)                                     | X                | 0                |
| RAM                                                              | $\bigtriangleup$ | $\triangle$      |
| Flash memory                                                     | $\bigtriangleup$ | $\triangle$      |

Note:  $\bigcirc$ : Function implemented,  $\times$ : Function not implemented,  $\triangle$ : Differences exist between implementation of function on RX62T and RX23T.



# 2. Comparative Overview of Functions

### 2.1 Operating Modes

Table 2.1 shows a comparative listing of the operating mode registers.

#### Table 2.1 Comparative Listing of Operating Mode Registers

| Bit      | RX62T                                           | RX23T                                                                                                                                                        |
|----------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MD0      | MD0 pin status flag                             | —                                                                                                                                                            |
| MD       |                                                 | MD pin status flag                                                                                                                                           |
| MD1      | MD1 pin status flag                             | —                                                                                                                                                            |
| MDE      | MDE pin status flag                             | —                                                                                                                                                            |
| IROM     | On-chip ROM startup status flag                 | —                                                                                                                                                            |
| BOTS     | Boot mode startup flag                          | —                                                                                                                                                            |
| ROME     | On-chip ROM enable bit                          |                                                                                                                                                              |
| KEY[7:0] | SYSCR0 key code                                 |                                                                                                                                                              |
|          | MD0<br>MD<br>MD1<br>MDE<br>IROM<br>BOTS<br>ROME | MD0MD0 pin status flagMD—MD1MD1 pin status flagMDEMDE pin status flagIROMOn-chip ROM startup status flagBOTSBoot mode startup flagROMEOn-chip ROM enable bit |

### 2.2 Resets

Table 2.2 shows a comparative listing of the reset specifications and Table 2.3 shows a comparative listing of the reset registers.

| Reset Name                       | RX62T                                                   | RX23T                                                         |
|----------------------------------|---------------------------------------------------------|---------------------------------------------------------------|
| RES# pin reset                   | Voltage input to the RES# pin is driven low.            | Voltage input to the RES# pin is<br>driven low.               |
| Power-on reset                   | VCC rises or falls<br>(voltage detection: VPOR).        | VCC rises<br>(voltage detection: VPOR).                       |
| Voltage monitoring reset         | VCC falls<br>(voltage detection: Vdet1 and<br>Vdet2).   | VCC falls<br>(voltage detection: Vdet0, Vdet1,<br>and Vdet2). |
| Deep software standby reset      | Deep software standby mode is canceled by an interrupt. | _                                                             |
| Independent watchdog timer reset | The independent watchdog timer<br>underflows.           | The independent watchdog timer underflows or reflesh error.   |
| Watchdog timer reset             | The watchdog timer overflows.                           |                                                               |
| Software reset                   |                                                         | Register settings                                             |

#### Table 2.2 Comparative Listing of Reset Specifications



| Register | Bit          | RX62T                            | RX23T                              |
|----------|--------------|----------------------------------|------------------------------------|
| RSTSR0   | PORF         |                                  | Power-on reset detection flag      |
|          | LVD0RF       | _                                | Voltage monitoring 0 reset         |
|          |              |                                  | detection flag                     |
|          | LVD1RF       | —                                | Voltage monitoring 1 reset         |
|          |              |                                  | detection flag                     |
|          | LVD2RF       | —                                | Voltage monitoring 2 reset         |
|          |              |                                  | detection flag                     |
| RSTSR1   | CWSF         |                                  | Cold/warm start determination flag |
| RSTSR2   | IWDTRF       | —                                | Independent watchdog timer reset   |
|          |              |                                  | detection flag                     |
|          | SWRF         |                                  | Software reset detection flag      |
| SWRR     | SWRR[15:0]   | —                                | Software reset bits                |
| RSTSR    | PORF         | Power-on reset flag              | —                                  |
|          | LVD1F        | LVD1 detection flag              | —                                  |
|          | LVD2F        | LVD2 detection flag              | —                                  |
|          | DPSRSTF      | Deep software standby reset flag | —                                  |
| RSTCSR   | RSTE         | Reset enable bit                 | —                                  |
|          | WOVF         | Watchdog timer overflow flag     |                                    |
| IWDTSR   | CNTVAL[13:0] | Down counter bits                |                                    |
|          | UNDFF        | Underflow flag                   |                                    |

### Table 2.3 Comparative Listing of Reset Registers



# 2.3 Voltage Detection Circuit

Table 2.4 shows a comparative listing of the voltage detection circuit specifications and Table 2.5 shows a comparative listing of the voltage detection circuit registers.

| Monitored<br>voltage<br>Detection<br>target<br>Detection<br>voltage<br>Monitor<br>flag | Voltage<br>Monitoring 1<br>Vdet1<br>Voltage falls<br>lower than<br>Vdet1. | Voltage<br>Monitoring 2<br>Vdet2<br>Voltage falls<br>lower than<br>Vdet2.<br> | Voltage<br>Monitoring 0<br>Vdet0<br>Voltage falls<br>lower than<br>Vdet0.<br>Selectable from<br>two levels using<br>OFS1.VDSEL[1:<br>0] bits. | Voltage<br>Monitoring 1<br>Vdet1<br>Voltage rises or<br>falls past Vdet1.<br>Selectable from<br>nine levels using<br>LVDLVLR.LVD1L<br>VL[3:0] bits.<br>LVD1SR.LVD1<br>MON flag:<br>Monitors if higher<br>or lower than                                              | Voltage<br>Monitoring 2<br>Vdet2<br>Voltage rises or<br>falls past Vdet2.<br>Selectable from<br>four levels using<br>LVDLVLR.LVD2L<br>VL[1:0] bits.<br>LVD2SR.LVD2M<br>ON flag: Monitors<br>if higher or lower<br>than Vdet2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| voltage<br>Detection<br>target<br>Detection<br>voltage<br>Monitor                      | Voltage falls lower than                                                  | Voltage falls lower than                                                      | Voltage falls<br>lower than<br>Vdet0.<br>Selectable from<br>two levels using<br>OFS1.VDSEL[1:                                                 | Voltage rises or<br>falls past Vdet1.<br>Selectable from<br>nine levels using<br>LVDLVLR.LVD1L<br>VL[3:0] bits.<br>LVD1SR.LVD1<br>MON flag:<br>Monitors if higher                                                                                                   | Voltage rises or<br>falls past Vdet2.<br>Selectable from<br>four levels using<br>LVDLVLR.LVD2L<br>VL[1:0] bits.<br>LVD2SR.LVD2M<br>ON flag: Monitors<br>if higher or lower                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| target<br>Detection<br>voltage<br>Monitor                                              | lower than                                                                | lower than                                                                    | lower than<br>Vdet0.<br>Selectable from<br>two levels using<br>OFS1.VDSEL[1:                                                                  | falls past Vdet1.<br>Selectable from<br>nine levels using<br>LVDLVLR.LVD1L<br>VL[3:0] bits.<br>LVD1SR.LVD1<br>MON flag:<br>Monitors if higher                                                                                                                       | falls past Vdet2.<br>Selectable from<br>four levels using<br>LVDLVLR.LVD2L<br>VL[1:0] bits.<br>LVD2SR.LVD2M<br>ON flag: Monitors<br>if higher or lower                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| voltage<br>Monitor                                                                     |                                                                           |                                                                               | two levels using OFS1.VDSEL[1:                                                                                                                | nine levels using<br>LVDLVLR.LVD1L<br>VL[3:0] bits.<br>LVD1SR.LVD1<br>MON flag:<br>Monitors if higher                                                                                                                                                               | four levels using<br>LVDLVLR.LVD2L<br>VL[1:0] bits.<br>LVD2SR.LVD2M<br>ON flag: Monitors<br>if higher or lower                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                        |                                                                           |                                                                               |                                                                                                                                               | MON flag:<br>Monitors if higher                                                                                                                                                                                                                                     | ON flag: Monitors if higher or lower                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                        |                                                                           |                                                                               |                                                                                                                                               | Vdet1.                                                                                                                                                                                                                                                              | Indii Vüetz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                        |                                                                           |                                                                               |                                                                                                                                               | LVD1SR.LVD1<br>DET flag: Detects<br>rise or fall past<br>Vdet1.                                                                                                                                                                                                     | LVD2SR.LVD2D<br>ET flag: Detects<br>rise or fall past<br>Vdet2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Reset                                                                                  | Voltage<br>monitoring 1<br>reset                                          | Voltage<br>monitoring 2<br>reset                                              | Voltage<br>monitoring 0<br>reset                                                                                                              | Voltage<br>monitoring 1<br>reset                                                                                                                                                                                                                                    | Voltage<br>monitoring 2<br>reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                        |                                                                           |                                                                               | Reset when<br>Vdet0 > VCC:<br>CPU operation<br>restarts a fixed<br>period of time<br>after VCC ><br>Vdet0.                                    | Reset when<br>Vdet1 > VCC:<br>Selectable<br>between CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU                                                                                                                             | Reset when<br>Vdet2 > VCC:<br>Selectable<br>between CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet2 and CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        |                                                                           |                                                                               |                                                                                                                                               | operation restarts<br>a fixed period of<br>time after Vdet1<br>> VCC.                                                                                                                                                                                               | operation restarts<br>a fixed period of<br>time after Vdet2<br>> VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Interrupt                                                                              | Voltage<br>monitoring 1<br>interrupt                                      | Voltage<br>monitoring 2<br>interrupt                                          |                                                                                                                                               | Voltage<br>monitoring 1<br>interrupt                                                                                                                                                                                                                                | Voltage<br>monitoring 2<br>interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                        |                                                                           | _                                                                             |                                                                                                                                               | between non-<br>maskable<br>interrupt and<br>interrupt.                                                                                                                                                                                                             | Selectable<br>between non-<br>maskable<br>interrupt and<br>interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                        |                                                                           |                                                                               |                                                                                                                                               | Interrupt request<br>generated both<br>when Vdet1 ><br>VCC and when<br>VCC > Vdet1, or                                                                                                                                                                              | Interrupt request<br>generated both<br>when Vdet2 ><br>VCC and when<br>VCC > Vdet2, or<br>one or the other.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                        | Reset                                                                     | Interrupt Voltage monitoring 1                                                | Interrupt Voltage Voltage monitoring 1 monitoring 2                                                                                           | monitoring 1       monitoring 2       monitoring 0         reset       reset       reset           Reset when Vdet0 > VCC: CPU operation restarts a fixed period of time after VCC > Vdet0.         Interrupt       Voltage monitoring 1       Voltage monitoring 2 | Reset       Voltage<br>monitoring 1<br>reset       Voltage<br>monitoring 2<br>reset       Voltage<br>monitoring 0<br>reset       Voltage<br>monitoring 1<br>reset       Voltage<br>monitoring 1         —       —       —       Reset when<br>Vdet0 > VCC:<br>CPU operation<br>restarts a fixed<br>period of time<br>after VCC ><br>Vdet0.       Reset when<br>Vdet1 > VCC:<br>Selectable<br>between CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet1 and CPU<br>operation restarts<br>a fixed period of<br>time after Vdet1<br>> VCC.         Interrupt       Voltage<br>monitoring 1<br>interrupt       —       —         —       —       —       Noltage<br>monitoring 2<br>interrupt       —         —       —       —       Noltage<br>monitoring 1<br>interrupt       —         —       —       —       —       Noltage<br>monitoring 1<br>interrupt       —         —       —       —       —       Noltage<br>monitoring 1<br>interrupt       —         —       —       —       —       Notage<br>monitoring 1<br>interrupt       —         —       —       —       —       Notage<br>monitoring 1<br>interrupt       Notage<br>monitoring 1<br>interrupt |

### Table 2.4 Comparative Listing of Voltage Detection Circuit Specifications



| Register | Bit          | RX62T (LVD)                      | RX23T (LVDAb)                                                                      |
|----------|--------------|----------------------------------|------------------------------------------------------------------------------------|
| RSTSR    | PORF         | Power-on reset flag              |                                                                                    |
|          | LVD1F        | LVD1 detection flag              |                                                                                    |
|          | LVD2F        | LVD2 detection flag              |                                                                                    |
|          | DPSRSTF      | Deep software standby reset flag |                                                                                    |
| LVDKEYR  | KEY[7:0]     | LVDCR key code                   |                                                                                    |
| LVDCR    | LVD1RI       | LVD1 reset/interrupt select bit  | _                                                                                  |
|          | LVD1E        | LVD1 enable bit                  | _                                                                                  |
|          | LVD2RI       | LVD2 reset/interrupt select bit  | _                                                                                  |
|          | LVD2E        | LVD2 enable bit                  | _                                                                                  |
| LVD1CR1  | LVD1IDTSEL   | _                                | Voltage monitoring 1 interrupt                                                     |
|          | [1:0]        |                                  | generation condition select bits                                                   |
|          | LVD1IRQSEL   | _                                | Voltage monitoring 1 interrupt type select bit                                     |
| LVD1SR   | LVD1DET      | _                                | Voltage monitoring 1 voltage change detection flag                                 |
|          | LVD1MON      | _                                | Voltage monitoring 1 signal monitor<br>flag                                        |
| LVD2CR1  | LVD2IDTSEL   | _                                | Voltage monitoring 2 interrupt                                                     |
| _        | [1:0]        |                                  | generation condition select bits                                                   |
|          | LVD2IRQSEL   |                                  | Voltage monitoring 2 interrupt type select bit                                     |
| LVD2SR   | LVD2DET      |                                  | Voltage monitoring 2 voltage<br>change detection flag                              |
|          | LVD2MON      |                                  | Voltage monitoring 2 signal monitor                                                |
| LVCMPCR  | LVD1E        | _                                | Voltage detection 1 enable bit                                                     |
|          | LVD2E        |                                  | Voltage detection 2 enable bit                                                     |
| LVDLVLR  | LVD1LVL[3:0] |                                  | Voltage detection 1 level select bits<br>(reference voltage when voltage<br>falls) |
|          | LVD2LVL[3:0] | _                                | Voltage detection 2 level select bits<br>(reference voltage when voltage<br>falls) |
| LVD1CR0  | LVD1RIE      |                                  | Voltage monitoring 1 interrupt/reset<br>enable bit                                 |
|          | LVD1CMPE     | _                                | Voltage monitoring 1 circuit<br>comparison result output enable bit                |
|          | LVD1RI       | _                                | voltage monitoring 1 circuit mode select bit                                       |
|          | LVD1RN       | _                                | voltage monitoring 1 reset negate select bit                                       |
| LVD2CR0  | LVD2RIE      | _                                | Voltage monitoring 2 interrupt/reset<br>enable bit                                 |
|          | LVD2CMPE     |                                  | Voltage monitoring 2 circuit<br>comparison result output enable bit                |
|          | LVD2RI       | _                                | voltage monitoring 2 circuit mode select bit                                       |
|          | LVD2RN       |                                  | voltage monitoring 2 reset negate select bit                                       |

### Table 2.5 Comparative Listing of Voltage Detection Circuit Registers



### 2.4 Clock Generation Circuit

Table 2.6 shows a comparative listing of the clock generation circuit specifications and Table 2.7 shows a comparative listing of the clock generation circuit registers.

| ltem                                        | RX62T                                                                                                                                                                                                                                                             | RX23T                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Uses                                        | <ul> <li>Generates the system clock (ICLK) supplied to the CPU, DTC, MTU3, GPT, ROM, and RAM.</li> <li>Generates the peripheral module clocks (PCLK) supplied to the peripheral modules.</li> <li>IWDT-dedicated clock (IWDTCLK) supplied to the IWDT.</li> </ul> | <ul> <li>Generates the system clock (ICLK) supplied to the CPU, DTC, ROM, and RAM.</li> <li>Generates the peripheral module clocks (PCLKA, PCLKB, and PCLKD) supplied to the peripheral modules.</li> <li>Generates the IWDT-dedicated clock (IWDTCLK) supplied to the IWDT.</li> <li>Generates the FlashIF clock (FCLK) supplied to the FlashIF.</li> <li>Generates the CAC clock (CACCLK) supplied to the CAC.</li> </ul> |
| Operating<br>frequencies                    | <ul> <li>ICLK: 8 MHz to 100 MHz</li> <li>PCLK: 8 MHz to 50 MHz</li> </ul>                                                                                                                                                                                         | <ul> <li>ICLK: 40 MHz (max.)</li> <li>PCLKA: 40 MHz (max.)</li> <li>PCLKB: 40 MHz (max.)</li> <li>PCLKD: 40 MHz (max.)</li> <li>FCLK: 1 MHz to 32 MHz (ROM)</li> <li>CACCLK: Same frequency as each oscillator</li> </ul>                                                                                                                                                                                                   |
| Main alaak                                  | IWDTCLK: 125 kHz                                                                                                                                                                                                                                                  | IWDTCLK: 15 kHz                                                                                                                                                                                                                                                                                                                                                                                                             |
| Main clock<br>ocillator                     | <ul> <li>Resonator frequency: 8 MHz to<br/>12.5 MHz</li> <li>External clock input frequency: 8 MHz to<br/>12.5 MHz</li> </ul>                                                                                                                                     | <ul> <li>esonator frequency: 1 MHz to 20 MHz</li> <li>External clock input frequency: 20 MHz (max.)</li> </ul>                                                                                                                                                                                                                                                                                                              |
|                                             | <ul> <li>Connectable resonator or additional<br/>circuit: Ceramic resonator, crystal<br/>resonator</li> <li>Connection pins: EXTAL, XTAL</li> </ul>                                                                                                               | <ul> <li>Connectable resonator or additional<br/>circuit: Ceramic resonator, crystal<br/>resonator</li> <li>Connection pins: EXTAL, XTAL</li> </ul>                                                                                                                                                                                                                                                                         |
|                                             | • Oscillation stop detection function:<br>When main clock oscillation stop is<br>detected, the system clock source is<br>switched to an internally generated<br>clock, and the MTU3 and GPT pins can<br>be forcedly driven to high-impedance.                     | <ul> <li>Oscillation stop detection function:<br/>When main clock oscillation stop is<br/>detected, the system clock source is<br/>switched to LOCO, and MTU output can<br/>be forcedly driven to high-impedance.</li> <li>Drive capacity switching function</li> </ul>                                                                                                                                                     |
| PLL                                         | Input clock source: Main clock                                                                                                                                                                                                                                    | <ul> <li>Input clock source: Main clock</li> <li>Input division ratio: Selectable among 1, 2, and 4</li> </ul>                                                                                                                                                                                                                                                                                                              |
|                                             | <ul> <li>Input frequency: 8 MHz to 12.5 MHz</li> <li>Frequency multiplication ratio: 8</li> </ul>                                                                                                                                                                 | <ul> <li>Input frequency: 4 MHz to 12.5 MHz</li> <li>Frequency multiplication ratio:<br/>Selectable from 4 to 10 (increments of 0.5)</li> </ul>                                                                                                                                                                                                                                                                             |
|                                             | <ul> <li>Oscillation frequency: 64 MHz to 100<br/>MHz</li> </ul>                                                                                                                                                                                                  | <ul> <li>Oscillation frequency: 24 MHz to 40<br/>MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                             |
| High-speed on-<br>chip oscillator<br>(HOCO) | _                                                                                                                                                                                                                                                                 | Oscillation frequency: 32 MHz                                                                                                                                                                                                                                                                                                                                                                                               |

### Table 2.6 Comparative Listing of Clock Generation Circuit Specifications



RX23T Group, RX62T Group

Points of Difference Between RX23T Group and RX62T Group

| ltem                                                                               | RX62T                                                                                                         | RX23T                         |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------|
| Low-speed on-<br>chip oscillator<br>(LOCO)                                         |                                                                                                               | Oscillation frequency: 4 MHz  |
| IWDT-dedicated<br>on-chip<br>oscillator                                            | Oscillation frequency: 125 kHz                                                                                | Oscillation frequency: 15 kHz |
| Internal<br>oscillator circuit<br>used when main<br>clock oscillator<br>is stopped | Oscillation frequency of internal oscillator<br>circuit when oscillation stop detected:<br>0.5 MHz to 7.0 MHz |                               |



| Register | Bit         | RX62T                               | RX23T                                           |
|----------|-------------|-------------------------------------|-------------------------------------------------|
| SCKCR    | PCK[3:0]    | Peripheral module clock select bits | —                                               |
|          | PCKA[3:0]   |                                     | Peripheral module clock A (PCLKA)               |
|          |             |                                     | select bits                                     |
|          | PCKB[3:0]   |                                     | Peripheral module clock B (PCLKB)               |
|          |             |                                     | select bits                                     |
|          | PCKD[3:0]   | —                                   | Peripheral module clock D (PCLKD) select bits   |
|          | FCK[3:0]    |                                     | FlashIF clock (FCLK) select bits                |
| SCKCR3   | CKSEL[2:0]  |                                     | Clock source select bits                        |
| PLLCR    | PLIDIV[1:0] | _                                   | PLL input frequency division ratio select bits  |
|          | STC[5:0]    |                                     | Frequency multiplication factor                 |
|          |             |                                     | select bits                                     |
| PLLCR2   | PLLEN       |                                     | PLL stop control bit                            |
| MOSCCR   | MOSTP       |                                     | Main clock oscillator stop bit                  |
| LOCOCR   | LCSTP       |                                     | LOCO stop bit                                   |
| ILOCOCR  | ILCSTP      |                                     | IWDT-dedicated on-chip oscillator               |
|          |             |                                     | stop bit                                        |
| HOCOCR   | HCSTP       |                                     | HOCO stop                                       |
| HOCOWTCR | HSTS[2:0]   |                                     | High-Speed On-Chip Oscillator                   |
|          |             |                                     | oscillation stabilization wait time             |
| OSCOVFSR | MOOVF       |                                     | Main clock oscillation stabilization            |
|          |             |                                     | flag                                            |
|          | PLOVF       | —                                   | PLL clock oscillation stabilization<br>flag     |
|          | HCOVF       |                                     | HOCO clock oscillation stabilization            |
|          |             |                                     | flag                                            |
| OSTDCR   | OSTDIE      | —                                   | Oscillation stop detection interrupt enable bit |
|          | OSTDF       | Oscillation stop detection flag     |                                                 |
|          | KEY[7:0]    | OSTDCR key code                     |                                                 |
| OSTDSR   | OSTDF       |                                     | Oscillation stop detection flag                 |
| MOSCWTCR | MSTS[4:0]   |                                     | Main clock oscillator wait time                 |
|          |             |                                     | setting bits                                    |
| MOFCR    | MODRV21     |                                     | Main clock oscillator drive capability          |
|          |             |                                     | switch bit                                      |
|          | MOSEL       |                                     | Main clock oscillator switch bit                |
| MEMWAIT  | MEMWAIT     | _                                   | Memory wait cycle setting bit                   |

# Table 2.7 Comparative Listing of Clock Generation Circuit Registers



# 2.5 Low Power Consumption Functions

Table 2.8 shows a comparative listing of the low power consumption functions and Table 2.9 shows a comparative listing of the low power consumption function registers.

| Item                                                        | RX62T                                                                                                                                   | RX23T                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reduction of power<br>consumption by clock<br>switching     | The frequency division ratio can be set<br>independently for the system clock<br>(ICLK) and peripheral module clock<br>(PCLK).          | The frequency division ratio can be set<br>independently for the system clock<br>(ICLK), high-speed peripheral module<br>clock (PCLKA), peripheral module<br>clock (PCLKB), S12AD clock (PCLKD),<br>and FlashIF clock (FCLK).                                                                                                                                                             |
| Module stop function                                        | Each peripheral module can be<br>stopped independently.                                                                                 | Each peripheral module can be stopped independently.                                                                                                                                                                                                                                                                                                                                      |
| Function for transition to<br>low power consumption<br>mode | It is possible to transition to a low<br>power consumption mode in which the<br>CPU, peripheral modules, or oscillators<br>are stopped. | It is possible to transition to a low<br>power consumption mode in which the<br>CPU, peripheral modules, or oscillators<br>are stopped.                                                                                                                                                                                                                                                   |
| Low power consumption modes                                 | <ul> <li>Sleep mode</li> <li>All-module clock stop mode</li> <li>Software standby mode</li> <li>Deep software standby mode</li> </ul>   | <ul><li>Sleep mode</li><li>Software standby mode</li></ul>                                                                                                                                                                                                                                                                                                                                |
|                                                             |                                                                                                                                         | Deep sleep mode                                                                                                                                                                                                                                                                                                                                                                           |
| Operating power<br>reduction function                       |                                                                                                                                         | <ul> <li>Power consumption can be reduced<br/>in normal operation, sleep mode,<br/>and deep sleep mode by selecting<br/>an appropriate operating power<br/>control mode according to the<br/>operating frequency and operating<br/>voltage.</li> <li>Operating power control modes: 2         <ul> <li>High-speed operating mode</li> <li>Low-speed operating mode</li> </ul> </li> </ul> |

| Table 2.8 | <b>Comparative Listing of Low Power Consumption Functions</b> |
|-----------|---------------------------------------------------------------|
|           |                                                               |



| Register | Bit        | RX62T                                                           | RX23T                                                                                          |
|----------|------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| SBYCR    | STS[4:0]   | Standby timer select bits                                       |                                                                                                |
| MSTPCRA  | MSTPA4     |                                                                 | 8-bit timer 3 and 2 (unit 1) module stop setting bit                                           |
|          | MSTPA5     | _                                                               | 8-bit timer 1 and 0 (unit 0) module stop setting bit                                           |
|          | MSTPA7     | General PWM timer module stop<br>setting bit                    |                                                                                                |
|          | MSTPA16    | 12-bit A/D converter (unit 1) module stop setting bit           | _                                                                                              |
|          | MSTPA17    | 12-bit A/D converter (unit 0) module<br>stop setting bit        | 12-bit A/D converter module stop<br>setting bit                                                |
|          | MSTPA19    |                                                                 | D/A converter (DA) for generating<br>comparator C reference voltage<br>module stop setting bit |
|          | MSTPA23    | 10-bit A/D converter module stop<br>setting bit                 |                                                                                                |
|          | MSTPA24    | 12-bit A/D converter control section<br>module stop setting bit | _                                                                                              |
|          | ACSE       | All-module clock stop mode mode<br>enable bit                   | _                                                                                              |
| MSTPCRB  | MSTPB0     | CAN module stop setting bit                                     |                                                                                                |
|          | MSTPB6     | _                                                               | DOC module stop setting bit                                                                    |
|          | MSTPB7     | LIN module stop setting bit                                     |                                                                                                |
|          | MSTPB10    |                                                                 | Comparator C module stop setting<br>bit                                                        |
|          | MSTPB17    | Serial peripheral interface module stop setting bit             | Serial peropheral interface 0 module<br>stop setting bit                                       |
|          | MSTPB21    | I <sup>2</sup> C bus interface module stop<br>setting bit       | I <sup>2</sup> C bus interface 0 module stop setting bit                                       |
|          | MSTPB26    | _                                                               | Serial communication interface 5 module stop setting bit                                       |
|          | MSTPB29    | Serial communication interface 2 module stop setting bit        | _                                                                                              |
|          | MSTPB31    | Serial communication interface 0 module stop setting bit        | _                                                                                              |
| MSTPCRC  | MSTPC19    | _                                                               | Clock frequency accuracy<br>measurement circuit module stop<br>setting bit                     |
|          | DSLPE      |                                                                 | Deep sleep mode enable bit                                                                     |
| DPSBYCR  | IOKEEP     | I/O port retention bit                                          |                                                                                                |
|          | DPSBY      | Deep software standby bit                                       |                                                                                                |
| DPSWCR   | WTSTS[5:0] | Deep software standby waiting time setting bits                 | —                                                                                              |
| DPSIER   | DIRQ0E     | IRQ0 pin enable bit                                             |                                                                                                |
|          | DIRQ1E     | IRQ1 pin enable bit                                             | _                                                                                              |
|          |            |                                                                 |                                                                                                |
|          | DLVDE      | LVD deep standby cancel signal<br>enable bit                    |                                                                                                |

#### Table 2.9 Comparative Listing of Low Power Consumption Function Registers

RX23T Group, RX62T Group

Points of Difference Between RX23T Group and RX62T Group

| Register | Bit       | RX62T                                    | RX23T                                                  |
|----------|-----------|------------------------------------------|--------------------------------------------------------|
| DPSIFR   | DIRQ0F    | IRQ0 deep standby cancel flag            |                                                        |
|          | DIRQ1F    | IRQ1 deep standby cancel flag            |                                                        |
|          | DLVDF     | LVD deep standby cancel flag             |                                                        |
|          | DNMIF     | NMI deep standby cancel flag             |                                                        |
| DPSIEGR  | DIRQ0EG   | IRQ0 edge select bit                     |                                                        |
|          | DIRQ1EG   | IRQ1 edge select bit                     |                                                        |
|          | DNMIEG    | NMI edge select bit                      |                                                        |
| RSTSR    | PORF      | Power-on reset flag                      |                                                        |
|          | LVD1F     | LVD1 detection flag                      |                                                        |
|          | LVD2F     | LVD2 detection flag                      |                                                        |
|          | DPSRSTF   | Deep software standby reset flag         |                                                        |
| DPSBKRy  |           | Deep software standby backup<br>register |                                                        |
| OPCCR    | OPCM[2:0] | _                                        | Operating power control mode<br>select bits            |
|          | OPCMTSF   |                                          | Operating power control mode<br>transition status flag |



# 2.6 Interrupt Controller

Table 2.10 shows a comparative listing of the interrupt controller specifications and Table 2.11 shows a comparative listing of the interrupt controller registers.

| Table 2.10 | Comparative Listing of | Interrupt Controller | Specifications |
|------------|------------------------|----------------------|----------------|
|------------|------------------------|----------------------|----------------|

| ltem                           | -                                       | RX62T (ICU)                                                                                                                                                                                                                                                  | RX23T (ICUb)                                                                                                                                                                                                                                                                  |
|--------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt                      | Peripheral<br>function interrupts       | <ul> <li>Interrupts from peripheral modules</li> <li>Sources: 101</li> <li>Interrupt detection: Edge detection/level detection Edge detection or level detection is determined independently for each source of the connected peripheral modules.</li> </ul> | <ul> <li>Interrupts from peripheral modules</li> <li>Sources: 76</li> <li>Interrupt detection: Edge detection/level detection Edge detection or level detection is determined independently for each source of the connected peripheral modules.</li> </ul>                   |
|                                | External pin<br>interrupts              | <ul> <li>Interrupts from pins IRQ0 to IRQ7</li> <li>Sources: 8</li> <li>Interrupt detection: One detection method among low level, falling edge, rising edge, and rising and falling edges can be set for each source.</li> </ul>                            | <ul> <li>Interrupts from pins IRQ0 to IRQ5</li> <li>Sources: 6</li> <li>Interrupt detection: One detection method among low level, falling edge, rising edge, and rising and falling edges can be set for each source.</li> <li>Digital filter function: Supported</li> </ul> |
|                                | Software interrupt                      | <ul><li>Interrupt generated by writing to<br/>a register.</li><li>Source: 1</li></ul>                                                                                                                                                                        | <ul> <li>Interrupt generated by writing to<br/>a register.</li> <li>Source: 1</li> </ul>                                                                                                                                                                                      |
|                                | Interrupt priority<br>level             | Priority is specified by register settings.                                                                                                                                                                                                                  | Priority is specified by register settings.                                                                                                                                                                                                                                   |
|                                | Fast interrupt function                 | Faster interrupt processing by the<br>CPU can be specified only for a<br>single interrupt source.                                                                                                                                                            | Faster interrupt processing by the<br>CPU can be specified only for a<br>single interrupt source.                                                                                                                                                                             |
|                                | DTC control                             | DTC activation sources: 87<br>(78 peripheral function interrupts + 8<br>external pin interrupts + 1 software<br>interrupt)                                                                                                                                   | DTC activation sources: 52<br>(45 peripheral function interrupts + 6<br>external pin interrupts + 1 software<br>interrupt)                                                                                                                                                    |
| Non-<br>maskable<br>interrupts | NMI pin interrupt                       | <ul> <li>Interrupt from the NMI pin</li> <li>Interrupt detection:<br/>Falling edge/rising edge</li> </ul>                                                                                                                                                    | <ul> <li>Interrupt from the NMI pin</li> <li>Interrupt detection:<br/>Falling edge/rising edge</li> <li>Digital filter function: Supported</li> </ul>                                                                                                                         |
|                                | Oscillation stop<br>detection interrupt | Interrupt at oscillation stop detection                                                                                                                                                                                                                      | Interrupt at oscillation stop detection                                                                                                                                                                                                                                       |
|                                | IWDT<br>underflow/refresh<br>error      |                                                                                                                                                                                                                                                              | Interrupt at an underflow of the<br>down counter or at the occurrence<br>of a refresh error                                                                                                                                                                                   |
|                                | Voltage<br>monitoring 1<br>interrupt    | _                                                                                                                                                                                                                                                            | Voltage monitoring interrupt of voltage monitoring circuit 1 (LVD1)                                                                                                                                                                                                           |
|                                | Voltage<br>monitoring 2<br>interrupt    |                                                                                                                                                                                                                                                              | Voltage monitoring interrupt of voltage monitoring circuit 2 (LVD2)                                                                                                                                                                                                           |
|                                | Voltage<br>monitoring<br>interrupt      | Interrupt during power voltage fall detection                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                               |

| Item                                    | RX62T (ICU)                                                                                                                       | RX23T (ICUb)                                                                                                                                  |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Return from low power consumption modes | <ul> <li>Sleep mode: Return is initiated<br/>by a non-maskable interrupt or<br/>any other interrupt source.</li> </ul>            | <ul> <li>Sleep mode: Return is initiated<br/>by a deep sleep mode, non-<br/>maskable interrupt, or any other<br/>interrupt source.</li> </ul> |
|                                         | All-module clock stop mode:<br>Return is initiated by a non-<br>maskable interrupts, interrupt<br>IRQ7 to IRQ0, or WDT interrupt. |                                                                                                                                               |
|                                         | <ul> <li>Software standby mode: Return<br/>is initiated by a non-maskable<br/>interrupt or interrupt IRQ7 to<br/>IRQ0.</li> </ul> | <ul> <li>Software standby mode: Return<br/>is initiated by a non-maskable<br/>interrupt or interrupt IRQ5 to<br/>IRQ0.</li> </ul>             |



| Register | Bit           | RX62T (ICU)                              | RX23T (ICUb)                                    |
|----------|---------------|------------------------------------------|-------------------------------------------------|
| IRQFLTE0 | FLTEN0        |                                          | IRQ0 digital filter enable bit                  |
|          | FLTEN1        |                                          | IRQ1 digital filter enable bit                  |
|          | FLTEN2        |                                          | IRQ2 digital filter enable bit                  |
|          | FLTEN3        |                                          | IRQ3 digital filter enable bit                  |
|          | FLTEN4        |                                          | IRQ4 digital filter enable bit                  |
|          | FLTEN5        |                                          | IRQ5 digital filter enable bit                  |
| IRQFLTC0 | FCLKSEL0[1:0] | _                                        | IRQ0 digital filter sampling clock setting bits |
|          | FCLKSEL1[1:0] |                                          | IRQ1 digital filter sampling clock setting bits |
|          | FCLKSEL2[1:0] | _                                        | IRQ2 digital filter sampling clock setting bits |
|          | FCLKSEL3[1:0] | _                                        | IRQ3 digital filter sampling clock setting bits |
|          | FCLKSEL4[1:0] | _                                        | IRQ4 digital filter sampling clock setting bits |
|          | FCLKSEL5[1:0] | _                                        | IRQ5 digital filter sampling clock setting bits |
| NMISR    | IWDTST        | _                                        | IWDT underflow/refresh error status flag        |
|          | LVDST         | Voltage monitoring interrupt status flag | _                                               |
|          | LVD1ST        | _                                        | Voltage monitoring 1 interrupt status flag      |
|          | LVD2ST        | _                                        | Voltage monitoring 2 interrupt status flag      |
| NMIER    | IWDTEN        | _                                        | IWDT underflow/refresh error enable bit         |
|          | LVDEN         | Voltage monitoring interrupt enable bit  | _                                               |
|          | LVD1EN        | —                                        | Voltage monitoring 1 interrupt enable bit       |
|          | LVD2EN        | —                                        | Voltage monitoring 2 interrupt enable bit       |
| NMICLR   | IWDTCLR       |                                          | IWDT clear bit                                  |
|          | LVD1CLR       | _                                        | LVD1 clear bit                                  |
|          | LVD2CLR       | _                                        | LVD2 clear bit                                  |
| NMIFLTE  | NFLTEN        | _                                        | NMI digital filter enable bit                   |
| NMIFLTC  | NFCLKSEL[1:0] | —                                        | NMI digital filter sampling clock setting bits  |

### Table 2.11 Comparative Listing of Interrupt Controller Registers

### 2.7 Bus

Table 2.12 shows a comparative listing of the bus specifications and Table 2.13 shows a comparative listing of the bus registers.

| Table 2.12 | <b>Comparative Listing of Bus Specifications</b> |
|------------|--------------------------------------------------|
|------------|--------------------------------------------------|

| ltem                            |                                 | RX62T                                                                                                                                                                                                   | RX23T                                                                                                                                                                                                                                 |
|---------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU bus                         | Instruction bus                 | <ul> <li>Connected to the CPU (for instructions).</li> <li>Connected to the on-chip memory (on-chip RAM and on-chip ROM).</li> <li>Operates in synchronization with the system clock (ICLK).</li> </ul> | <ul> <li>Connected to the CPU (for instructions).</li> <li>Connected to the on-chip memory (on-chip RAM and on-chip ROM).</li> <li>Operates in synchronization with the system clock (ICLK).</li> </ul>                               |
|                                 | Operand bus                     | <ul> <li>Connected to the CPU (for operand).</li> <li>Connected to the on-chip memory (on-chip RAM and on-chip ROM).</li> <li>Operates in synchronization with the system clock (ICLK).</li> </ul>      | <ul> <li>Connected to the CPU (for operand).</li> <li>Connected to the on-chip memory (on-chip RAM and on-chip ROM).</li> <li>Operates in synchronization with the system clock (ICLK).</li> </ul>                                    |
| Memory                          | Memory bus 1                    | Connected to the RAM.                                                                                                                                                                                   | Connected to the RAM.                                                                                                                                                                                                                 |
| buses                           | Memory bus 2                    | Connected to the ROM.                                                                                                                                                                                   | Connected to the ROM.                                                                                                                                                                                                                 |
| Internal                        | Internal main                   | Connected to the CPU.                                                                                                                                                                                   | Connected to the CPU.                                                                                                                                                                                                                 |
| main<br>buses                   | bus 1                           | <ul> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>                                                                                                                       | <ul> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>                                                                                                                                                     |
|                                 | Internal main<br>bus 2          | <ul> <li>Connected to the DTC.</li> <li>Connected to the on-chip memory<br/>(on-chip RAM and on-chip ROM).</li> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>            | <ul> <li>Connected to the DTC.</li> <li>Connected to the on-chip memory<br/>(on-chip RAM and on-chip ROM).</li> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>                                          |
| Internal<br>peripheral<br>buses | Internal<br>peripheral bus<br>1 | <ul> <li>Connected to peripheral modules<br/>(interrupt controller and bus error<br/>monitoring section).</li> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>             | <ul> <li>Connected to peripheral modules<br/>(DTC, interrupt controller, and bus<br/>error monitoring section).</li> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>                                     |
|                                 | Internal<br>peripheral bus<br>2 | <ul> <li>Connected to peripheral modules<br/>(WDT, CMT, CRC, SCI, etc.)</li> <li>Operates in synchronization with<br/>the peripheral module clock<br/>(PCLK).</li> </ul>                                | <ul> <li>Connected to peripheral modules<br/>(modules other than those<br/>connected to internal peripheral<br/>buses 1, 3, and 4).</li> <li>Operates in synchronization with<br/>the peripheral module clock<br/>(PCLKB).</li> </ul> |
|                                 | Internal<br>peripheral bus<br>3 |                                                                                                                                                                                                         | <ul> <li>Connected to peripheral modules<br/>(CMPC).</li> <li>Operates in synchronization with<br/>the peripheral module clock<br/>(PCLKB).</li> </ul>                                                                                |
|                                 | Internal<br>peripheral bus<br>4 | <ul> <li>Connected to peripheral modules<br/>(MTU3, GPT).</li> <li>Operates in synchronization with<br/>the system clock (ICLK).</li> </ul>                                                             | <ul> <li>Connected to peripheral modules<br/>(MTU3).</li> <li>Operates in synchronization with<br/>the peripheral module clock<br/>(PCLKA).</li> </ul>                                                                                |
|                                 | Internal<br>peripheral bus<br>6 | <ul> <li>Connected to the on-chip ROM<br/>(P/E) and data flash memory.</li> <li>Operates in synchronization with<br/>the peripheral module clock<br/>(PCLK).</li> </ul>                                 | <ul> <li>Connected to the flash control module.</li> <li>Operates in synchronization with the FlashIF clock (FCLK).</li> </ul>                                                                                                        |



| Register | Bit       | RX62T | RX23T                                                 |
|----------|-----------|-------|-------------------------------------------------------|
| BEREN    | TOEN      |       | Timeout detection enable bit                          |
| BERSR1   | ТО        |       | Timeout bit                                           |
| BUSPRI   | BPRA[1:0] | _     | Memory bus 1 (RAM) priority control<br>bits           |
|          | BPRO[1:0] | _     | Memory bus 2 (ROM) priority control<br>bits           |
|          | BPIB[1:0] | _     | Internal peripheral bus 1 priority control bits       |
|          | BPGB[1:0] | _     | Internal peripheral bus 2 and 3 priority control bits |
|          | BPHB[1:0] | _     | Internal peripheral bus 4 priority control bits       |
|          | BPFB[1:0] |       | Internal peripheral bus 6 priority control bits       |

### Table 2.13 Comparative Listing of Bus Registers

### 2.8 Memory Protection Unit

Table 2.14 shows a comparative listing of the memory protection unit registers.

| Table 2.14 | Comparative Listing of Memory Protection Unit Registers |
|------------|---------------------------------------------------------|
|------------|---------------------------------------------------------|

| Register | Bit   | RX62T                                                | RX23T                                             |
|----------|-------|------------------------------------------------------|---------------------------------------------------|
| MPESTS   | IA    | Instruction memory protection error<br>generated bit | _                                                 |
|          | IMPER |                                                      | Instruction memory protection error generated bit |
|          | DA    | Data memory protection error<br>generated bit        | _                                                 |
|          | DMPER |                                                      | Data memory protection error generated bit        |



RX23T Group, RX62T Group Points of Difference Between RX23T Group and RX62T Group

### 2.9 Data Transfer Controller

Table 2.15 shows a comparative overview of the data transfer controller and Table 2.16 shows a comparative listing of the data transfer controller registers.

| Item                   | RX62T (DTC)                                                                                                                                                                                                                                                                                                        | RX23T (DTCa)                                                                                                                                                                                                                                                                                                                                     |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer modes         | <ul> <li>Normal transfer mode<br/>A single activation leads to a single<br/>data transfer.</li> </ul>                                                                                                                                                                                                              | <ul> <li>Normal transfer mode<br/>A single activation leads to a single<br/>data transfer.</li> </ul>                                                                                                                                                                                                                                            |
|                        | <ul> <li>Repeat transfer mode         <ul> <li>A single activation leads to a single data transfer.</li> <li>The transfer address is returned to the transfer start address after a number of data transfers corresponding to the repeat size.</li> <li>The maximum repeat size is 256 data</li> </ul> </li> </ul> | <ul> <li>Repeat transfer mode         A single activation leads to a single             data transfer.         The transfer address is returned to the             transfer start address after a number of             data transfers corresponding to the             repeat size.         The maximum repeat size is 256 data     </li> </ul> |
|                        | units.                                                                                                                                                                                                                                                                                                             | units.                                                                                                                                                                                                                                                                                                                                           |
|                        | <ul> <li>Block transfer mode         A single activation leads to the transfer of a single block.     </li> </ul>                                                                                                                                                                                                  | <ul> <li>Block transfer mode         A single activation leads to the transfer         of a single block.     </li> </ul>                                                                                                                                                                                                                        |
|                        | The maximum block size is 255 data units.                                                                                                                                                                                                                                                                          | The maximum block size is 256 data units.                                                                                                                                                                                                                                                                                                        |
| Transfer channels      | <ul> <li>Channel transfer corresponding to the<br/>interrupt source is possible (transferred<br/>by DTC activation request from the<br/>ICU).</li> </ul>                                                                                                                                                           | • Channel transfer corresponding to the interrupt source is possible (transferred by DTC activation request from the ICU).                                                                                                                                                                                                                       |
|                        | <ul> <li>Data of multiple channels can be<br/>transferred on a single activation<br/>source (chain transfer).</li> </ul>                                                                                                                                                                                           | <ul> <li>Data of multiple channels can be<br/>transferred on a single activation<br/>source (chain transfer).</li> </ul>                                                                                                                                                                                                                         |
|                        | • Either "executed when the counter is 0" or "always executed" can be selected for chain transfer.                                                                                                                                                                                                                 | • Either "executed when the counter is 0" or "always executed" can be selected for chain transfer.                                                                                                                                                                                                                                               |
| Transfer space         | <ul> <li>16 MB in short-address mode<br/>(areas from 0000 0000h to 007F<br/>FFFFh and FF80 0000h to FFFF<br/>FFFFh, excepting reserved areas)</li> <li>4 GB in full-address mode<br/>(area from 0000 0000h to FFFF FFFFh,<br/>excepting reserved areas)</li> </ul>                                                 | <ul> <li>16 MB in short-address mode<br/>(areas from 0000 0000h to 007F<br/>FFFFh and FF80 0000h to FFFF<br/>FFFFh, excepting reserved areas)</li> <li>4 GB in full-address mode<br/>(area from 0000 0000h to FFFF FFFFh,<br/>excepting reserved areas)</li> </ul>                                                                               |
| Data transfer<br>units | <ul> <li>excepting reserved areas)</li> <li>1 data unit: 1 byte (8 bits), 1 word (16 bits), or 1 longword (32 bits)</li> </ul>                                                                                                                                                                                     | <ul> <li>excepting reserved areas)</li> <li>1 data unit: 1 byte (8 bits), 1 word (16 bits), or 1 longword (32 bits)</li> </ul>                                                                                                                                                                                                                   |
|                        | <ul> <li>Number of data units per block:<br/>1 to 255</li> </ul>                                                                                                                                                                                                                                                   | <ul> <li>Number of data units per block:<br/>1 to 256</li> </ul>                                                                                                                                                                                                                                                                                 |
| CPU interrupt requests | • An interrupt request can be generated to the CPU on a DTC activation interrupt.                                                                                                                                                                                                                                  | • An interrupt request can be generated to the CPU on a DTC activation interrupt.                                                                                                                                                                                                                                                                |
|                        | • An interrupt request can be generated to the CPU after a single data transfer.                                                                                                                                                                                                                                   | • An interrupt request can be generated to the CPU after a single data transfer.                                                                                                                                                                                                                                                                 |
|                        | • An interrupt request can be generated to the CPU after data transfer of a specified number of data units.                                                                                                                                                                                                        | • An interrupt request can be generated to the CPU after data transfer of a specified number of data units.                                                                                                                                                                                                                                      |
| Read skip              | Transfer data read skip can be enabled.                                                                                                                                                                                                                                                                            | Transfer data read skip can be enabled.                                                                                                                                                                                                                                                                                                          |

### Table 2.15 Comparative Overview of Data Transfer Controller



| Item                                 | RX62T (DTC)                                                                                                                               | RX23T (DTCa)                                                                                                                              |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Write-back skip                      | When "fixed" is selected as the transfer<br>source address or transfer destination<br>address, write-back skip execution is<br>supported. | When "fixed" is selected as the transfer<br>source address or transfer destination<br>address, write-back skip execution is<br>supported. |
| Low power<br>consumption<br>function | It is possible to specify the module stop state.                                                                                          | It is possible to specify the module stop state.                                                                                          |

### Table 2.16 Comparative Listing of Data Transfer Controller Registers

| Register | Bit | RX62T (DTC)                                | RX23T (DTCa)                               |
|----------|-----|--------------------------------------------|--------------------------------------------|
| DTCVBR   | —   | DTC vector base address<br>(lower 12 bits) | DTC vector base address<br>(lower 10 bits) |
|          |     | DTC vector base address<br>(upper 20 bits) | DTC vector base address (lower 22 bits)    |



# 2.10 I/O Ports

Table 2.17 shows a comparative listing of the I/O port registers.

| Table 2.17 | Comparative Listing of I/O Port Registers |
|------------|-------------------------------------------|
|------------|-------------------------------------------|

| Register | Bit            | RX62T                               | RX23T                               |
|----------|----------------|-------------------------------------|-------------------------------------|
| PDR      | B0 to B7       |                                     | Pm0 to Pm7 direction control bits   |
|          |                |                                     | Note: m = 0 to 4, 7, 9, A, B, D     |
| PODR     | B0 to B7       | —                                   | Pm0 to Pm7 output data storage bits |
|          |                |                                     | Note: m = 0 to 4, 7, 9, A, B, D     |
| PIDR     | B0 to B7       | —                                   | Pm0 to Pm7 bits                     |
|          |                |                                     | Note: m = 0 to 4, 7, 9, A, B, D,    |
| PMR      | B0 to B7       |                                     | Pm0 to Pm7 pin mode control bits    |
|          |                |                                     | Note: m = 0 to 3, 7, 9, A, B, D,    |
| ODR0     | B0, B2, B4, B6 |                                     | Pm0 to Pm3 output type select bits  |
|          |                |                                     | Note: m = 0 to 3, 7, 9, A, B, D     |
| ODR1     | B0, B2, B4, B6 | —                                   | Pm4 to Pm7 output type select bits  |
|          |                |                                     | Note: m = 2, 3, 7, 9, A, B, D       |
| PCR      | B0 to B7       |                                     | Pm0 to Pm7 input pull-up resistor   |
|          |                |                                     | control bits                        |
|          |                |                                     | Note: m = 0 to 4, 7, 9, A, B, D     |
| DSCR     | B0 to B7       | —                                   | Pm0 to Pm7 drive capacity control   |
|          |                |                                     | bits                                |
|          |                |                                     | Note: m = 0 to 3, 7, 9, A, B, D     |
| DDR      | B0 to B7       | Pn0 to Pn7 I/O select bits          | —                                   |
|          |                | Note: n = 1 to 3, 7, 9, A, B, D, E  |                                     |
| DR       | B0 to B7       | Pn0 to Pn7 output data storage bits | —                                   |
|          |                | Note: n = 1 to 3, 7, 9, A, B, D, E  |                                     |
| PORT     | B0 to B7       | Pn0 bit                             |                                     |
|          |                | Note: n = 1 to 4, 7, 9, A, B, D, E  |                                     |
| ICR      | B0 to B7       | Pn0 input buffer control bits       | —                                   |
|          |                | Note: n = 1 to 4, 7, 9, A, B, D     |                                     |
| PFCMTU   | MTUS0          | MTU3 pin select 0 bit               |                                     |
|          | MTUS1          | MTU3 pin select 1 bit               |                                     |
|          | TCLKS[1:0]     | MTCLK pin select bits               |                                     |
| PFDGPT   | GPTS           | GPT pin select bit                  |                                     |
| PFGSPI   | RSPCKE         | RSPCK output enable bit             |                                     |
|          | MOSIE          | MOSI output enable bit              |                                     |
|          | MISOE          | MISO output enable bit              |                                     |
|          | SSL0E          | SSL0 output enable bit              |                                     |
|          | SSL1E          | SSL1 output enable bit              | <u> </u>                            |
|          | SSL2E          | SSL2 output enable bit              |                                     |
|          | SSL3E          | SSL3 output enable bit              | <u> </u>                            |
| PFHSPI   | RSPIS[1:0]     | RSPI pin select bits                |                                     |
| PFJCAN   | CANE           | CAN pin enable bit                  |                                     |
|          | CANS[1:0]      | CAN pin select bits                 |                                     |
| PFKLIN   | LINE           | LIN pin enable bit                  | _                                   |
| PFMPOE   | POE0E          | POE0# input enable bit              |                                     |
|          | POE8E          | POE8# input enable bit              |                                     |
|          | POE10E         | POE10# input enable bit             |                                     |



### 2.11 Multi-Function Timer Pulse Unit 3

Table 2.18 shows a comparative overview of multi-function timer pulse unit 3 and Table 2.19 shows a comparative listing of the multi-function timer pulse unit 3 registers.

| ltem                                                                                                                                                             | RX62T (MTU3)                                               | RX23T (MTU3c)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pulse<br>input/output                                                                                                                                            | Maximum 24                                                 | Maximum 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Pulse input                                                                                                                                                      | 3                                                          | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Count clocks                                                                                                                                                     | 6 to 8 clocks for each channel<br>(4 clocks for channel 5) | 11 clocks for each channel<br>(14 clocks for MTU0, 12 clocks for MTU1 and<br>MTU2, and 10 clocks for MTU5, and four<br>clocks for MTU1 & MTU2 (LWA = 1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Opearting<br>frequency                                                                                                                                           | 8 to 100 MHz                                               | Up to 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| input/output         Pulse input       3         Count clocks       6 to 8 clocks for each channel (4 clocks for channel 5)         Opearting       8 to 100 MHz |                                                            | <ul> <li>[MTU0 to MTU4]</li> <li>Waveform output on compare match</li> <li>Input capture function (noise filter setting available)</li> <li>Counter-clearing operation</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous clearing on compare match or input capture</li> <li>Simultaneous input and output to registers in synchronization with counter operations</li> <li>Up to 12-phase PWM output in combination with synchronous operation</li> <li>[MTU0, MTU3, and MTU4]</li> <li>Buffer operation specifiable</li> <li>[MTU1 and MTU2]</li> <li>Phase counting mode can be specified independently.</li> <li>Cascade connection operation available</li> <li>[MTU3 and MTU4]</li> <li>Through interlocked operation of MTU3/MTU4, the positive and negative signals in six phases, for a total of 6 phases, can be output in complementary PWM and reset PWM operation.</li> <li>In complementary PWM mode, transfer of values from buffer registers to temporary registers is supported at peaks and troughs of the timer-counter values or when writing to the buffer registers</li> </ul> |
|                                                                                                                                                                  | (MTU4.TGRD and MTU7.TGRD).                                 | <ul><li>(MTU4.TGRD).</li><li>Double-buffering is selectable in complementary PWM mode.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 2.18 Comparative Overview of Multi-Function Timer Pulse Unit 3



| Item                                 | RX62T (MTU3)                                                                                                                                                                                                         | RX23T (MTU3c)                                                                                                                                                                                                        |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Available                            | [MTU3 and MTU4]                                                                                                                                                                                                      | [MTU3 and MTU4]                                                                                                                                                                                                      |
| operations                           | Through interlocking with MTU0, a mode for<br>driving AC synchronous motors (brushless<br>DC motors) by using complementary PWM<br>output and reset PWM output can be<br>enabled, allowing the selection between two | Through interlocking with MTU0, a mode for<br>driving AC synchronous motors (brushless<br>DC motors) by using complementary PWM<br>output and reset PWM output can be<br>enabled, allowing the selection between two |
|                                      | types of waveform output (chopping or level).                                                                                                                                                                        | types of waveform output (chopping or level).                                                                                                                                                                        |
|                                      | [MTU5]                                                                                                                                                                                                               | [MTU5]                                                                                                                                                                                                               |
|                                      | Support for operation as a dead-time<br>compensation counter                                                                                                                                                         | Support for operation as a dead-time compensation counter                                                                                                                                                            |
| Interrupt<br>skipping<br>function    | In complementary PWM mode, interrupts at counter peaks and troughs and triggers to start conversion by the A/D converter can be skipped.                                                                             | In complementary PWM mode, interrupts at counter peaks and troughs and triggers to start conversion by the A/D converter can be skipped.                                                                             |
| Interrupt<br>sources                 | 38                                                                                                                                                                                                                   | 28                                                                                                                                                                                                                   |
| Buffer operation                     | Automatic transfer of register data (transfer from the buffer register to the timer register)                                                                                                                        | Automatic transfer of register data (transfer from the buffer register to the timer register)                                                                                                                        |
| Trigger<br>generation                | A/D converter start triggers can be generated.                                                                                                                                                                       | A/D converter start triggers can be generated.                                                                                                                                                                       |
|                                      | An A/D converter start request delaying<br>function enables the A/D converter to be<br>started at user-defined timing and to be<br>synchronized with PWM output.                                                     | An A/D converter start request delaying<br>function enables the A/D converter to be<br>started at user-defined timing and to be<br>synchronized with PWM output.                                                     |
| Low power<br>consumption<br>function | It is possible to specify the module stop state.                                                                                                                                                                     | It is possible to specify the module stop state.                                                                                                                                                                     |



| Register     | Bit        | RX62T (MTU3)                                | RX23T (MTU3c)                                          |
|--------------|------------|---------------------------------------------|--------------------------------------------------------|
| TCR2         | TPSC2[2:0] |                                             | Timer prescaler select bits                            |
|              | PCB[1:0]   | —                                           | Phase counting mode function<br>expansion control bits |
| TMDR2B       | DRS        | Double buffer select bit                    |                                                        |
| TMDR3        | LWA        |                                             | Longword access control bit                            |
|              | PHCKSEL    |                                             | External input phase clock select bit                  |
| TSR          | TGFA       | Input capture/output compare flag A         |                                                        |
|              | TGFB       | Input capture/output compare flag B         |                                                        |
|              | TGFC       | Input capture/output compare flag C         |                                                        |
|              | TGFD       | Input capture/output compare flag D         |                                                        |
|              | TCFV       | Overflow flag                               |                                                        |
|              | TCFU       | Underflow flag                              |                                                        |
| TSYCR        | CE2B       | Clear enable 2B bit                         |                                                        |
|              | CE2A       | Clear enable 2A bit                         |                                                        |
|              | CE1B       | Clear enable 1B bit                         |                                                        |
|              | CE1A       | Clear enable 1A bit                         |                                                        |
|              | CE0D       | Clear enable 0D bit                         |                                                        |
|              | CE0C       | Clear enable 0C bit                         |                                                        |
|              | CE0B       | Clear enable 0B bit                         |                                                        |
|              | CE0A       | Clear enable 0A bit                         |                                                        |
| TCNTLW       |            |                                             | Timer longword counter                                 |
| TGRnLW       |            | _                                           | Timer longword general register                        |
| (n = A or B) |            |                                             |                                                        |
| TCSYSTR      | SCH7       | Synchronous start 7 bit                     |                                                        |
|              | SCH6       | Synchronous start 6 bit                     |                                                        |
| TRWERB       | RWE        | Read/write enable bit                       |                                                        |
| TOCR1B       | OLSP       | Output level select P bit                   |                                                        |
|              | OLSN       | Output level select N bit                   |                                                        |
|              | TOCS       | TOC select bit                              |                                                        |
|              | TOCL       | TOC register write protection bit           |                                                        |
|              | PSYE       | PWM synchronous output enable bit           |                                                        |
| TOCR2B       | OLS1P      | Output level select 1P bit                  |                                                        |
|              | OLS1N      | Output level select 1N bit                  |                                                        |
|              | OLS2P      | Output level select 2P bit                  |                                                        |
|              | OLS2N      | Output level select 2N bit                  |                                                        |
|              | OLS3P      | Output level select 3P bit                  |                                                        |
|              | OLS3N      | Output level select 3N bit                  |                                                        |
|              | BF[1:0]    | TOLBR buffer transfer timing select<br>bits | _                                                      |
| TOLBRB       | OLS1P      | Output level select 1P bit                  |                                                        |
|              | OLS1N      | Output level select 1N bit                  |                                                        |
|              | OLS2P      | Output level select 2P bit                  |                                                        |
|              | OLS2N      | Output level select 2N bit                  | _                                                      |
|              | OLS3P      | Output level select 3P bit                  | _                                                      |
|              | OLS3N      | Output level select 3N bit                  | _                                                      |
| TCNTSB       |            | Timer subcounter                            | _                                                      |
| TCDRB        |            | Timer cycle data register                   | _                                                      |
| TCBRB        | _          | Timer cycle buffer register                 |                                                        |
| TDDRB        |            | Timer dead time data register               |                                                        |

#### Table 2.19 Comparative Listing of Multi-Function Timer Pulse Unit 3 Registers



RX23T Group, RX62T Group

Points of Difference Between RX23T Group and RX62T Group

| Register        | Bit               | RX62T (MTU3)                                                     | RX23T (MTU3c)                                                                                                         |
|-----------------|-------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| TDERB           | TDER              | Dead time enable bit                                             |                                                                                                                       |
| TBTERB          | BTE[1:0]          | Buffer transfer disable and interrupt skipping link setting bits | _                                                                                                                     |
| TWCRA           | SCC               | Synchronous clearing control bit                                 |                                                                                                                       |
| TWCRB           | WRE               | Waveform retain enable bit                                       | —                                                                                                                     |
|                 | SCC               | Synchronous clearing control bit                                 |                                                                                                                       |
|                 | CCE               | Compare match clear enable bit                                   | —                                                                                                                     |
| NFCRn           | NFAEN             |                                                                  | Noise filter A enable bit                                                                                             |
| (n = 0 to 4, C) | NFBEN             |                                                                  | Noise filter B enable bit                                                                                             |
|                 | NFCEN             |                                                                  | Noise filter C enable bit                                                                                             |
|                 | NFDEN             |                                                                  | Noise filter D enable bit                                                                                             |
|                 | NFCS[1:0]         |                                                                  | Noise filter clock select bits                                                                                        |
| NFCR5           | NFUEN             |                                                                  | Noise filter U enable bit                                                                                             |
|                 | NFVEN             |                                                                  | Noise filter V enable bit                                                                                             |
|                 | NFWEN             |                                                                  | Noise filter W enable bit                                                                                             |
|                 | NFCS[1:0]         |                                                                  | Noise filter clock select bits                                                                                        |
| TITMRB          | TITM              | Interrupt skipping function select bit                           |                                                                                                                       |
| TITCR1B         | T4VCOR[2:0]       | TCIV4 interrupt skipping count<br>setting bits                   |                                                                                                                       |
|                 | T4VEN             | T4VEN bit                                                        |                                                                                                                       |
|                 | T3ACOR[2:0]       | TCIV3 interrupt skipping count                                   | _                                                                                                                     |
|                 | TOAFN             | setting bits                                                     |                                                                                                                       |
| TITCNT1B        | T3AEN             | T3AEN bit                                                        |                                                                                                                       |
| THENTIB         | T4VCNT[2:0]       | TGIA4 interrupt counter bits                                     |                                                                                                                       |
|                 | T3ACNT[2:0]       | TGIA3 interrupt counter bits                                     | —                                                                                                                     |
| TITCR2B         | TRG4COR           | TRG4AN/TRG4BN interrupt skipping                                 | —                                                                                                                     |
| TITCNT2B        | [2:0]<br>TRG4CNT  | count setting bits                                               |                                                                                                                       |
|                 | [2:0]             | TRG4AN/TRG4BN interrupt counter<br>bits                          | —                                                                                                                     |
| TADSTRGR0       | TADSTRS0<br>[4:0] |                                                                  | A/D conversion start request select<br>for ADSM0 pin output frame<br>synchronization signal generation<br>select bits |



# 2.12 Port Output Enable 3

Table 2.20 shows a comparative overview of port output enable 3 and Table 2.21 shows a comparative listing of the port output enable 3 registers.

### Table 2.20 Comparative Overview of Port Output Enable 3

| Item                                                | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RX23T (POE3b)                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Target pins to be placed<br>in high-impedance state | <ul> <li>MTU output pins<br/>MTU0 pins (MTIOC0A-A,<br/>MTIOC0A-B, MTIOC0B-A,<br/>MTIOC0B-B, MTIOC0B-A,<br/>MTIOC0B-B, MTIOC3B, MTIOC3D)<br/>MTU3 pins (MTIOC3B, MTIOC3D)<br/>MTU4 pins (MTIOC4A, MTIOC4B,<br/>MTIOC4C, MTIOC4D)<br/>MTU6 pins (MTIOC6B, MTIOC6D)<br/>MTU7 pins (MTIOC7A, MTIOC7B,<br/>MTIOC7C, MTIOC7D)</li> <li>GPT output pins<br/>GPT0 pins (GTIOC0A-A, GTIOC0B-A, GTIOC0A-B, GTIOC0A-B, GTIOC0B-B)<br/>GPT1 pins (GTIOC1A-A, GTIOC1B-A, GTIOC1A-B, GTIOC1A-B, GTIOC1B-B)<br/>GPT2 pins (GTIOC2A-A, GTIOC2B-A, GTIOC2A-B, GTIOC2A-B, GTIOC2B-B)</li> </ul> | <ul> <li>MTU output pins<br/>MTU0 pins (MTIOC0A, MTIOC0B,<br/>MTIOC0C, MTIOC0D)<br/>MTU3 pin (MTIOC3B, MTIOC3D)<br/>MTU4 pin (MTIOC4A, MTIOC4B,<br/>MTIOC4C, MTIOC4D)</li> </ul>                                                                                                                         |
| Conditions for high-<br>impedance state             | <ul> <li>GPT3 pins (GTIOC3A, GTIOC3B)</li> <li>Change to input pin<br/>When input is received on POE0#,<br/>POE4#, POE8#, POE10#, or<br/>POE11#</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Change to input pin<br/>When input is received on POE0#,<br/>POE8#, or POE10#</li> </ul>                                                                                                                                                                                                        |
|                                                     | <ul> <li>Shorting of output pins<br/>When a match (short circuit) occurs<br/>between the output signal levels<br/>(active level) over one or more<br/>cycles on the following combination<br/>of pins:</li> <li>MTIOC3B and MTIOC3D</li> <li>MTIOC4A and MTIOC4C</li> <li>MTIOC4B and MTIOC4D</li> <li>MTIOC6B and MTIOC6D</li> <li>MTIOC7A and MTIOC7C</li> <li>MTIOC7B and MTIOC7D</li> <li>GTIOC0A-A and GTIOC0B-A</li> <li>GTIOC1A-A and GTIOC1B-A</li> <li>GTIOC2A-A and GTIOC2B-A</li> </ul>                                                                            | <ul> <li>Shorting of output pins<br/>When a match (short circuit) occurs<br/>between the output signal levels<br/>(active level) over one or more<br/>cycles on the following combination<br/>of pins:</li> <li>MTIOC3B and MTIOC3D</li> <li>MTIOC4A and MTIOC4C</li> <li>MTIOC4B and MTIOC4D</li> </ul> |
|                                                     | <ul> <li>When a register setting is made</li> <li>When clock generation circuit oscillation stop is detected</li> <li>When comparator detection occurs in the comparator (S12ADA)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>When a register setting is made</li> <li>When clock generation circuit oscillation stop is detected</li> <li>When comparator detection occurs in the comparator (CMPC)</li> </ul>                                                                                                               |

| ltem      | RX62T (POE3)                                                                                                                                                                                                                                                                                                                                                          | RX23T (POE3b)                                                                                                                                                                                                                                          |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functions | <ul> <li>Each of the POE0#, POE4#,<br/>POE8#, POE10#, and POE11#<br/>input pins can be set for falling<br/>edge, PCLK/8 × 16, PCLK/16 × 16,<br/>or PCLK/128 × 16 low-level<br/>sampling.</li> </ul>                                                                                                                                                                   | <ul> <li>Each of the POE0#, POE8#, and<br/>POE10# input pins can be set for<br/>falling edge, PCLK/8 × 16, PCLK/16<br/>× 16, or PCLK/128 × 16 low-level<br/>sampling.</li> </ul>                                                                       |
|           | <ul> <li>Pins for the MTU complementary<br/>PWM output, MTU0 pins, and GPT<br/>pins can be placed in the high-<br/>impedance state by the POE0#,<br/>POE4#, POE8#, POE10#, or<br/>POE11# pin falling-edge or low-<br/>level sampling.</li> </ul>                                                                                                                      | <ul> <li>Pins for the MTU complementary<br/>PWM output and MTU0 pins can be<br/>placed in the high-impedance state<br/>by the POE0#, POE8#, or POE10#<br/>pin falling-edge or low-level<br/>sampling.</li> </ul>                                       |
|           | <ul> <li>Pins for the MTU complementary<br/>PWM output, MTU0 pins, and GPT<br/>pins can be placed in the high-<br/>impedance state when the<br/>oscillation-stop detection circuit in<br/>the clock pulse generator detects<br/>stopped oscillation.</li> </ul>                                                                                                       | • Pins for the MTU complementary<br>PWM output and MTU0 pins can be<br>placed in the high-impedance state<br>when oscillation stop is detected by<br>the oscillation stop detection<br>function of the clock generator.                                |
|           | <ul> <li>Pins for the MTU complementary<br/>PWM output or the GPT large-<br/>current output pins can be placed in<br/>the high-impedance state when<br/>output levels of the MTU<br/>complementary PWM output pins or<br/>the GPT large-current output pins<br/>are compared and simultaneous<br/>active-level output continues for one<br/>cycle or more.</li> </ul> | • Pins for the MTU complementary<br>PWM output can be placed in the<br>high-impedance state when output<br>levels of the MTU complementary<br>PWM output pins are compared and<br>simultaneous active-level output<br>continues for one cycle or more. |
|           | <ul> <li>Pins for the MTU complementary<br/>PWM output, MTU0 pins, and GPT<br/>pins can be placed in the high-<br/>impedance state in response to<br/>comparator detection by the 12-bit<br/>A/D converter (S12ADA).</li> </ul>                                                                                                                                       | • Pins for the MTU complementary<br>PWM output and MTU0 pins can be<br>placed in the high-impedance state<br>in response to comparator detection<br>by the comparator (CMPC).                                                                          |
|           | <ul> <li>Pins for the MTU complementary<br/>PWM output, MTU0 pins, and GPT<br/>pins can be placed in the high-<br/>impedance state by modifying<br/>settings in the POE3 registers.</li> </ul>                                                                                                                                                                        | <ul> <li>Pins for the MTU complementary<br/>PWM output and MTU0 pins can be<br/>placed in the high-impedance state<br/>by modifying the settings in the<br/>POE3 registers.</li> </ul>                                                                 |
|           | <ul> <li>Interrupts can be generated by<br/>input-level sampling or output-level<br/>comparison results.</li> </ul>                                                                                                                                                                                                                                                   | • Interrupts can be generated by input-level sampling or output-level comparison results.                                                                                                                                                              |



| Register | Bit         | RX62T (POE3)                        | RX23T (POE3b)                    |
|----------|-------------|-------------------------------------|----------------------------------|
| ICSR2    | POE4M[1:0]  | POE4 mode select bits               |                                  |
|          | PIE2        | Port interrupt enable bit           |                                  |
|          | POE4F       | POE4 flag                           | _                                |
| OCSR2    | OIE2        | Output short interrupt enable 2 bit |                                  |
|          | OCE2        | Output short high-impedance         | _                                |
|          |             | enable 2 bit                        |                                  |
|          | OSF2        | Output short flag 2                 |                                  |
| ICSR5    | POE11M[1:0] | POE11 mode select bits              |                                  |
|          | PIE5        | Port interrupt enable bit           | _                                |
|          | POE11E      | POE11 high-impedance enable bit     | _                                |
|          | POE11F      | POE11 flag                          | _                                |
| ICSR6    | OSTSTE      |                                     | OSTST high-impedance enable      |
|          | 001012      |                                     | bit                              |
|          | OSTSTF      |                                     | OSTST high-impedance flag        |
| ALR1     | OLSG0A      | MTIOC3B/GTIOC0A-A active            | MTIOC3B active level setting bit |
| ,        | 02000,1     | level setting bit                   |                                  |
|          | OLSG0B      | MTIOC3D/GTIOC0B-A active            | MTIOC3D active level setting bit |
|          |             | level setting bit                   |                                  |
|          | OLSG1A      | MTIOC4A/GTIOC1A-A active            | MTIOC4A active level setting bit |
|          |             | level setting bit                   | 3                                |
|          | OLSG1B      | MTIOC4C/GTIOC1B-A active            | MTIOC4C active level setting bit |
|          |             | level setting bit                   | 6                                |
|          | OLSG2A      | MTIOC4B/GTIOC2A-A active            | MTIOC4B active level setting bit |
|          |             | level setting bit                   |                                  |
|          | OLSG2B      | MTIOC4D/GTIOC2B-A active            | MTIOC4D active level setting bit |
|          |             | level setting bit                   |                                  |
| SPOER    | MTUCH67HIZ  | MTU6 and MTU7 output high-          |                                  |
|          |             | impedance enable bit                |                                  |
|          | GPT01HIZ    | GPT0 and GPT1 output high-          | —                                |
|          |             | impedance enable bit                |                                  |
|          | GPT23HIZ    | GPT2 and GPT3 output high-          | _                                |
|          |             | impedance enable bit                |                                  |
| POECR1   | MTU0AZE     | MTU CH0A high-impedance             | MTIOC0A PB3 pin high-            |
|          |             | enable bit                          | impedance enable bit             |
|          | MTU0BZE     | MTU CH0B high-impedance             | MTIOC0B PB2 pin high-            |
|          |             | enable bit                          | impedance enable bit             |
|          | MTU0CZE     | MTU CH0C high-impedance             | MTIOC0C PB1 pin high-            |
|          |             | enable bit                          | impedance enable bit             |
|          | MTU0DZE     | MTU CH0D high-impedance             | MTIOC0D PB0 pin high-            |
|          |             | enable bit                          | impedance enable bit             |
|          | MTU0A1ZE    | —                                   | MTIOC0A P31 pin high-            |
|          |             |                                     | impedance enable bit             |
|          | MTU0B1ZE    |                                     | MTIOC0B P30 pin high-            |
|          |             |                                     | impedance enable bit             |
|          | MTU0B2ZE    |                                     | MTIOC0B P93 pin high-            |
|          |             |                                     | impedance enable bit             |
|          | MTU0C1ZE    | —                                   | MTIOC0C P94 pin high-            |
|          |             |                                     | impedance enable bit             |

#### Table 2.21 Comparative Listing of Port Output Enable 3 Registers

| Register | Bit          | RX62T (POE3)                              | RX23T (POE3b)                                  |
|----------|--------------|-------------------------------------------|------------------------------------------------|
| POECR2   | MTU7BDZE     | MTU CH7BD high-impedance<br>enable bit    |                                                |
|          | MTU7ACZE     | MTU CH7AC high-impedance<br>enable bit    | _                                              |
|          | MTU6BDZE     | MTU CH6BD high-impedance<br>enable bit    | _                                              |
|          | MTU4BDZE     | MTU CH4BD high-impedance<br>enable bit    | MTIOC4B/4D high-impedance<br>enable bit        |
|          | MTU4ACZE     | MTU CH4AC high-impedance<br>enable bit    | MTIOC4A/4C high-impedance<br>enable bit        |
|          | MTU3BDZE     | MTU CH3BD high-impedance<br>enable bit    | MTIOC3B/3D high-impedance<br>enable bit        |
| POECR3   | GPT0ABZE     | GPT CH0AB high-impedance<br>enable bit    | _                                              |
|          | GPT1ABZE     | GPT CH1AB high-impedance<br>enable bit    | _                                              |
|          | GPT2ABZE     | GPT CH2AB high-impedance<br>enable bit    | _                                              |
|          | GPT3ABZE     | GPT CH3AB high-impedance<br>enable bit    | —                                              |
| POECR4   | CMADDMT34ZE  | MTU CH34 high-impedance<br>CFLAG add bit  | MTU3 and MTU4 high-impedance<br>CFLAG add bit  |
|          | IC2ADDMT34ZE | MTU CH34 high-impedance<br>POE4F add bit  | _                                              |
|          | IC3ADDMT34ZE | MTU CH34 high-impedance<br>POE8F add bit  | MTU3 and MTU4 high-impedance<br>POE8F add bit  |
|          | IC4ADDMT34ZE | MTU CH34 high-impedance<br>POE10F add bit | MTU3 and MTU4 high-impedance<br>POE10F add bit |
|          | IC5ADDMT34ZE | MTU CH34 high-impedance<br>POE11F add bit | <u> </u>                                       |
|          | CMADDMT67ZE  | MTU CH67 high-impedance<br>CFLAG add bit  |                                                |
|          | IC1ADDMT67ZE | MTU CH67 high-impedance<br>POE0F add bit  |                                                |
|          | IC3ADDMT67ZE | MTU CH67 high-impedance<br>POE8F add bit  |                                                |
|          | IC4ADDMT67ZE | MTU CH67 high-impedance<br>POE10F add bit |                                                |
|          | IC5ADDMT67ZE | MTU CH67 high-impedance<br>POE11F add bit | _                                              |
| POECR5   | CMADDMT0ZE   | MTU CH0 high-impedance<br>CFLAG add bit   | MTU0 high-impedance CFLAG add bit              |
|          | IC1ADDMT0ZE  | MTU CH0 high-impedance<br>POE0F add bit   | MTU0 high-impedance POE0F<br>add bit           |
|          | IC2ADDMT0ZE  | MTU CH0 high-impedance<br>POE4F add bit   | _                                              |
|          | IC4ADDMT0ZE  | MTU CH0 high-impedance<br>POE10F add bit  | MTU0 high-impedance<br>POE10F add bit          |
|          | IC5ADDMT0ZE  | MTU CH0 high-impedance<br>POE11F add bit  |                                                |

| RX23T Group, RX62T Group Points of Difference Between RX23T Group and RX62T Group |
|-----------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------|

| Register  | Bit           | RX62T (POE3)                              | RX23T (POE3b)                               |
|-----------|---------------|-------------------------------------------|---------------------------------------------|
| POECR6    | CMADDGPT01ZE  | GPT CH01 high-impedance<br>CFLAG add bit  | _                                           |
|           | IC1ADDGPT01ZE | GPT CH01 high-impedance<br>POE0F add bit  | —                                           |
|           | IC2ADDGPT01ZE | GPT CH01 high-impedance<br>POE4F add bit  | _                                           |
|           | IC3ADDGPT01ZE | GPT CH01 high-impedance<br>POE8F add bit  | _                                           |
|           | IC5ADDGPT01ZE | GPT CH01 high-impedance<br>POE11F add bit | _                                           |
|           | CMADDGPT23ZE  | GPT CH23 high-impedance<br>CFLAG add bit  | _                                           |
|           | IC1ADDGPT23ZE | GPT CH23 high-impedance<br>POE0F add bit  | _                                           |
|           | IC2ADDGPT23ZE | GPT CH23 high-impedance<br>POE4F add bit  | _                                           |
|           | IC3ADDGPT23ZE | GPT CH23 high-impedance<br>POE8F add bit  | _                                           |
|           | IC4ADDGPT23ZE | GPT CH23 high-impedance<br>POE10F add bit | _                                           |
| POECMPFR  | COFLAG        | _                                         | Comparator channel 0 detection flag         |
|           | C1FLAG        |                                           | Comparator channel 1 detection flag         |
|           | C2FLAG        |                                           | Comparator channel 2 detection flag         |
|           | C3FLAG        |                                           | Comparator channel 3 detection flag         |
| POECMPSEL | POEREQ0       |                                           | Comparator channel 0 POE request enable bit |
|           | POEREQ1       |                                           | Comparator channel 1 POE request enable bit |
|           | POEREQ2       |                                           | Comparator channel 2 POE request enable bit |
|           | POEREQ3       |                                           | Comparator channel 3 POE request enable bit |



# 2.13 Independent Watchdog Timer

Table 2.22 shows a comparative overview of the independent watchdog timer and Table 2.23 shows a comparative listing of the independent watchdog timer registers.

| Table 2.22 | <b>Comparative Overview</b> | of Independent | Watchdog Timer |
|------------|-----------------------------|----------------|----------------|
|------------|-----------------------------|----------------|----------------|

| Item                                   | RX62T (IWDT)                                                                                                                                 | RX23T (IWDTa)                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                           | IWDT-dedicated clock (IWDTCLK)                                                                                                               | IWDT-dedicated clock (IWDTCLK)                                                                                                                                                                                                                                                                                                                                             |
| Clock division ratio                   | Division by 1, 16, 32, 64, 128, or 256                                                                                                       | Division by 1, 16, 32, 64, 128, or 256                                                                                                                                                                                                                                                                                                                                     |
| Counter operation                      | Counting down using a 14-bit down-<br>counter                                                                                                | Counting down using a 14-bit down-<br>counter                                                                                                                                                                                                                                                                                                                              |
| Conditions for starting the counter    | <ul> <li>Counting is started by refreshing the<br/>counter (writing 00h and then FFh<br/>to the IWDTRR register).</li> </ul>                 | <ul> <li>Counting starts automatically after a reset (auto-start mode).</li> <li>Counting is started (register start mode) by refreshing the counter (writing 00h and then FFh to the IWDTRR register).</li> </ul>                                                                                                                                                         |
| Conditions for stopping<br>the counter | <ul> <li>Reset (The down-counter and other registers return to their initial values.)</li> <li>A counter underflows is generated.</li> </ul> | <ul> <li>Reset (The down-counter and other registers return to their initial values.)</li> <li>A counter underflows or a refresh error is generated.<br/>Counting restarts. (In auto-start mode, counting restarts automatically after a reset or after a non-maskable interrupt request is output. In register start mode, counting restarts after a refresh.)</li> </ul> |
| Window function                        |                                                                                                                                              | Window start and end positions can be<br>specified (refresh-permitted and<br>refresh-prohibited periods).                                                                                                                                                                                                                                                                  |
| Reset output sources                   | Down-counter underflow                                                                                                                       | <ul> <li>Down-counter underflow</li> <li>Refresh occurring outside the<br/>refresh-permitted period (refresh<br/>error)</li> </ul>                                                                                                                                                                                                                                         |
| Non-maskable interrupt sources         |                                                                                                                                              | <ul> <li>Down-counter underflow</li> <li>Refresh occurring outside the refresh-permitted period (refresh error)</li> </ul>                                                                                                                                                                                                                                                 |
| Reading the counter value              | The down-counter value can be read by reading the IWDTSR register.                                                                           | The down-counter value can be read by reading the IWDTSR register.                                                                                                                                                                                                                                                                                                         |
| Output signals<br>(internal signals)   | Reset output                                                                                                                                 | <ul> <li>Reset output</li> <li>Interrupt request output</li> <li>Sleep mode count stop control output</li> </ul>                                                                                                                                                                                                                                                           |



| Item                                                                              | RX62T (IWDT)                                                                                                                                                                                            | RX23T (IWDTa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Auto-start mode<br>(controlled by option<br>function select register 0<br>(OFS0)) |                                                                                                                                                                                                         | <ul> <li>Selecting the clock frequency<br/>division ratio after a reset<br/>(OFS0.IWDTCKS[3:0] bits)</li> <li>Selecting the timeout period of the<br/>independent watchdog timer<br/>(OFS0.IWDTTOPS[1:0] bits)</li> <li>Selecting the window start position<br/>in the independent watchdog timer<br/>(OFS0.IWDTRPSS[1:0] bits)</li> <li>Selecting the window end position<br/>in the independent watchdog timer<br/>(OFS0.IWDTRPSS[1:0] bits)</li> <li>Selecting reset output or interrupt<br/>request output<br/>(OFS0.IWDTRSTIRQS bit)</li> <li>Selecting the down-count stop<br/>function at transition to sleep mode,<br/>software standby mode, or deep<br/>sleep mode (OFS0.IWDTSLCSTP</li> </ul>                  |
| Register start mode<br>(controlled by the IWDT<br>registers)                      | <ul> <li>Selecting the clock frequency division ratio after a refresh (IWDTCR.CKS[3:0] bits)</li> <li>Selecting the timeout period of the independent watchdog timer (IWDTCR.TOPS[1:0] bits)</li> </ul> | <ul> <li>bit)</li> <li>Selecting the clock frequency<br/>division ratio after a refresh<br/>(IWDTCR.CKS[3:0] bits)</li> <li>Selecting the timeout period of the<br/>independent watchdog timer<br/>(IWDTCR.TOPS[1:0] bits)</li> <li>Selecting the window start position<br/>in the independent watchdog timer<br/>(IWDTCR.RPSS[1:0] bits)</li> <li>Selecting the window end position<br/>in the independent watchdog timer<br/>(IWDTCR.RPES[1:0] bits)</li> <li>Selecting reset output or interrupt<br/>request output<br/>(IWDTRCR.RSTIRQS bit)</li> <li>Selecting the down-count stop<br/>function at transition to sleep mode,<br/>software standby mode, or deep<br/>sleep mode (IWDTCSTPR.SLCSTP<br/>bit)</li> </ul> |



#### Table 2.23 Comparative Listing of Independent Watchdog Timer Registers

| Register  | Bit           | RX62T (IWDT) | RX23T (IWDTa)                      |
|-----------|---------------|--------------|------------------------------------|
| IWDTCR    | RPES[1:0]     | _            | Window end position select bits    |
|           | RPSS[1:0]     |              | Window start position select bits  |
| IWDTSR    | REFEF         |              | Refresh error flag                 |
| IWDTRCR   | RSTIRQS       |              | Reset interrupt request select bit |
| IWDTCSTPR | SLCSTP        |              | Sleep mode count stop control bit  |
| OFS0      | IWDTSTRT      |              | IWDT start mode select bit         |
|           | IWDTTOPS[1:0] |              | IWDT timeout period select bits    |
|           | IWDTCKS[3:0]  |              | IWDT clock frequency division      |
|           |               |              | ratio select bits                  |
|           | IWDTRPES[1:0] |              | IWDT window end position select    |
|           |               |              | bits                               |
|           | IWDTRPSS[1:0] |              | IWDT window start position select  |
|           |               |              | bits                               |
|           | IWDTRSTIRQS   |              | IWDT reset interrupt request       |
|           |               |              | select bit                         |
|           | IWDTSLCSTP    | _            | IWDT sleep mode count stop         |
|           |               |              | control bit                        |



### 2.14 Serial Communication Interface

Table 2.24 shows a comparative overview of the serial communication interface and Table 2.25 shows a comparative listing of the serial communication interface registers.

| Table 2.24 | Comparative Overview of Serial Communication Interface |
|------------|--------------------------------------------------------|
|------------|--------------------------------------------------------|

| Item                              | RX62T (SCIb)                                                                                                                                                                                             | RX23T (SClg)                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial communication modes        | <ul><li>Asynchronous</li><li>Clock synchronous</li><li>Smart card interface</li></ul>                                                                                                                    | <ul> <li>Asynchronous</li> <li>Clock synchronous</li> <li>Smart card interface</li> <li>Simple I<sup>2</sup>C bus</li> <li>Simple SPI bus</li> </ul>                                                                                                                                                                                                                  |
| Transfer speed                    | Bit rate specifiable by on-chip baud rate generator.                                                                                                                                                     | Bit rate specifiable by on-chip baud rate generator.                                                                                                                                                                                                                                                                                                                  |
| Full-duplex communication         | <ul> <li>Transmitter: Continuous<br/>transmission possible using<br/>double-buffer configuration.</li> <li>Receiver: Continuous reception<br/>possible using double-buffer<br/>configuration.</li> </ul> | <ul> <li>Transmitter: Continuous<br/>transmission possible using<br/>double-buffer configuration.</li> <li>Receiver: Continuous reception<br/>possible using double-buffer<br/>configuration.</li> </ul>                                                                                                                                                              |
| I/O pins                          | <ul> <li>SCI/SMCI I/O pins<br/>SCK0, RXD0, TKD0, SCK1,<br/>RXD1, TXD1, SCK2, RXD2, and<br/>TKD2</li> </ul>                                                                                               | <ul> <li>SCI I/O pins (asynchronous mode and clock synchronous mode)<br/>SCK1, RXD1, TXD1,<br/>CTS1#/RTS1#, SCK5, RXD5,<br/>TXD5, and CTS5#/RTS5#</li> <li>SCI I/O pins (simple I<sup>2</sup>C mode)<br/>SSCL1, SSDA1, SSCL5, and<br/>SSDA5</li> <li>SCI I/O pins (simple SPI mode)<br/>SCK1, SMISO1, SMOSI1,<br/>SS1#, SCK5, SMISO5,<br/>SMOSI5, and SS5#</li> </ul> |
| Data transfer                     | Selectable between LSB-first or<br>MSB-first transfer.                                                                                                                                                   | Selectable between LSB-first or MSB-first transfer.                                                                                                                                                                                                                                                                                                                   |
| Interrupt sources                 | Transmit end, transmit data empty, receive data full, or receive error                                                                                                                                   | Transmit end, transmit data empty,<br>receive data full, receive error<br>Completion of generation of start<br>condition, restart condition, or stop<br>condition (simple I <sup>2</sup> C mode)                                                                                                                                                                      |
| Low power consumption<br>function | The module stop state can be specified for each channel.                                                                                                                                                 | The module stop state can be specified for each channel.                                                                                                                                                                                                                                                                                                              |



Points of Difference Between RX23T Group and RX62T Group

| ltem                            |                                              | RX62T (SCIb)                                                                                             | RX23T (SCIg)                                                                                             |
|---------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Synchronous                     | Data length                                  | 7 or 8 bits                                                                                              | 7, 8, or <mark>9</mark> bits                                                                             |
| mode                            | Transmission stop bits                       | 1 or 2 bits                                                                                              | 1 or 2 bits                                                                                              |
|                                 | Parity                                       | Even parity, odd parity, or no parity                                                                    | Even parity, odd parity, or no parity                                                                    |
|                                 | Receive error detection                      | Parity, overrun, and framing errors                                                                      | Parity, overrun, and framing errors                                                                      |
|                                 | Hardware flow control                        |                                                                                                          | The CTSn# and RTSn# pins can<br>be used to control transmission and<br>reception.                        |
|                                 | Start bit detection                          | Selectable between low level and falling edge.                                                           | Selectable between low level and falling edge.                                                           |
|                                 | Break detection                              | When a framing error occurs, a break can be detected by reading the RXDn pin level directly.             | When a framing error occurs, a break can be detected by reading the RXDn pin level directly.             |
|                                 | Clock source                                 | An internal or external clock can<br>be selected.                                                        | An internal or external clock can<br>be selected.                                                        |
|                                 |                                              |                                                                                                          | • Transfer rate clock input from the TMR can be used (SCI5).                                             |
|                                 | Double-speed<br>mode                         | _                                                                                                        | Baud rate generator double-speed mode is selectable.                                                     |
|                                 | Multi-processor<br>communication<br>function | Serial communication among multiple processors                                                           | Serial communication among multiple processors                                                           |
|                                 | Noise cancellation                           | The signal paths from input on the RXDn pins incorporate on-chip digital noise filters.                  | The signal paths from input on the RXDn pins incorporate on-chip digital noise filters.                  |
| Clock                           | Data length                                  | 8 bits                                                                                                   | 8 bits                                                                                                   |
| synchronous<br>mode             | Receive error<br>detection                   | Overrun error                                                                                            | Overrun error                                                                                            |
|                                 | Hardware flow control                        |                                                                                                          | The CTSn# and RTSn# pins can be used to control transmission and reception.                              |
| Smart card<br>interface<br>mode | Error processing                             | An error signal can be transmitted<br>automatically when a parity error is<br>detected during reception. | An error signal can be transmitted<br>automatically when a parity error is<br>detected during reception. |
|                                 |                                              | Data can be retransmitted<br>automatically when an error signal<br>is received during transmission.      | Data can be retransmitted<br>automatically when an error signal<br>is received during transmission.      |
|                                 | Data type                                    | Both direct convention and inverse convention are supported.                                             | Both direct convention and inverse convention are supported.                                             |
| Simple I <sup>2</sup> C<br>mode | Communication format                         |                                                                                                          | I <sup>2</sup> C bus format                                                                              |
|                                 | Operatin mode                                | _                                                                                                        | Master (single-master operation only)                                                                    |
|                                 | Transfer speed                               |                                                                                                          | Fast mode is supported.                                                                                  |
|                                 | Noise canceler                               |                                                                                                          | The signal paths from input on the<br>SSCLn and SSDAn pins<br>incorporate on-chip digital noise          |
|                                 |                                              |                                                                                                          | filters, and the noise cancellation bandwidth is adjustable.                                             |



Points of Difference Between RX23T Group and RX62T Group

| ltem          |                       | RX62T (SCIb) | RX23T (SCIg)                                                                                                 |
|---------------|-----------------------|--------------|--------------------------------------------------------------------------------------------------------------|
| Simple SPI    | Data length           |              | 8 bits                                                                                                       |
| mode          | Error detection       | —            | Overrun error                                                                                                |
|               | SS input pin function | _            | Applying a high-level signal to the<br>SSn# pin causes the output pins to<br>enter the high-impedance state. |
|               | Clock settings        | _            | Selectable among four clock phase and clock polarity settings.                                               |
| Bit rate modu | llation function      |              | On-chip baud rate generator output correction can reduce errors.                                             |

#### Table 2.25 Comparative Listing of Serial Communication Interface Registers

| Register | Bit          | RX62T (SCIb)             | RX23T (SCIg)                               |
|----------|--------------|--------------------------|--------------------------------------------|
| RDRH     | _            |                          | Receive data register H                    |
| RDRL     |              | _                        | Receive data register L                    |
| RDRHL    |              |                          | Receive data register HL                   |
| TDRH     |              | _                        | Transmit data register H                   |
| TDRL     |              |                          | Transmit data register L                   |
| TDRHL    | —            | —                        | Transmit data register HL                  |
| SSR      | RDRF         | Receive data full flag   | —                                          |
|          | TDRE         | Transmit data empty flag |                                            |
| SCMR     | CHR1         | —                        | Character length 1 bit                     |
| MDDR     |              |                          | Modulation duty register                   |
| SEMR     | ACS0         | <u> </u>                 | Asynchronous mode clock source             |
|          |              |                          | select bit                                 |
|          | BRME         |                          | Bit rate modulation enable bit             |
|          | BGDM         |                          | Baud rate generator double-speed           |
|          |              |                          | mode select bit                            |
| SNFR     | NFCS[2:0]    |                          | Noise filter clock select bits             |
| SIMR1    | IICM         |                          | Simple I <sup>2</sup> C mode select bit    |
|          | IICDL[4:0]   |                          | SSDA output delay select bits              |
| SIMR2    | IICINTM      |                          | I <sup>2</sup> C interrupt mode select bit |
|          | IICCSC       |                          | Clock synchronization bit                  |
|          | IICACKT      |                          | ACK transmission data bit                  |
| SIMR3    | IICSTAREQ    |                          | Start condition generation bit             |
|          | IICRSTAREQ   |                          | Restart condition generation bit           |
|          | IICSTPREQ    |                          | Stop condition generation bit              |
|          | IICSTIF      |                          | Issuing of start, restart, or stop         |
|          |              |                          | condition completed flag                   |
|          | IICSDAS[1:0] |                          | SSDA output select bits                    |
|          | IICSCLS[1:0] | —                        | SSCL output select bits                    |
| SISR     | IICACKR      |                          | ACK reception data flag                    |
| SPMR     | SSE          |                          | SSn# pin function enable bit               |
|          | CTSE         | —                        | CTS enable bit                             |
|          | MSS          |                          | Master slave select bit                    |
|          | MFF          |                          | Mode fault flag                            |
|          | CKPOL        |                          | Clock polarity select bit                  |
|          | СКРН         |                          | Clock phase select bit                     |



### 2.15 I<sup>2</sup>C bus interface

Table 2.26 shows a comparative overview of the  $I^2C$  bus interface and Table 2.27 shows a comparative listing of the  $I^2C$  bus interface registers.

| Item                                   | RX62T (RIIC)                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RX23T (RIICa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Communication<br>format                | <ul> <li>I<sup>2</sup>C bus format or SMBus format</li> <li>Selectable between master mode or<br/>slave mode.</li> <li>Automatic securing of the various<br/>setup times, hold times, and bus-free<br/>times for the transfer rate</li> </ul>                                                                                                                                                                                                                      | <ul> <li>I<sup>2</sup>C bus format or SMBus format</li> <li>Selectable between master mode or slave mode.</li> <li>Automatic securing of the various setup times, hold times, and bus-free times for the transfer rate</li> </ul>                                                                                                                                                                                                                                                                       |
| Transfer speed                         | Fast mode is supported (up to 400 kbps).                                                                                                                                                                                                                                                                                                                                                                                                                           | Fast mode is supported (up to 400 kbps).                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SCL clock                              | For master operation, the duty cycle of the SCL clock is selectable in the range from 4% to 96%.                                                                                                                                                                                                                                                                                                                                                                   | For master operation, the duty cycle of the SCL clock is selectable in the range from 4% to 96%.                                                                                                                                                                                                                                                                                                                                                                                                        |
| Issuing and<br>detection<br>conditions | Start, restart, and stop conditions are<br>generated automatically. Start conditions<br>(including restart conditions) and stop<br>conditions are detectable.                                                                                                                                                                                                                                                                                                      | Start, restart, and stop conditions are<br>generated automatically. Start conditions<br>(including restart conditions) and stop<br>conditions are detectable.                                                                                                                                                                                                                                                                                                                                           |
| Slave addresses                        | <ul> <li>Up to three different slave addresses can be set.</li> <li>7-bit and 10-bit address formats are supported (along with the use of both at once).</li> <li>General call addresses, device ID addresses, and SMBus host addresses are detectable.</li> </ul>                                                                                                                                                                                                 | <ul> <li>Up to three different slave addresses can be set.</li> <li>7-bit and 10-bit address formats are supported (along with the use of both at once).</li> <li>General call addresses, device ID addresses, and SMBus host addresses are detectable.</li> </ul>                                                                                                                                                                                                                                      |
| Acknowledgement                        | <ul> <li>For transmission, the acknowledge bit is loaded automatically.<br/>Transfer of the next data for transmission can be suspended automatically on reception of a not-acknowledge bit.</li> <li>For reception, the acknowledge bit is transmitted automatically.<br/>If a wait between the eighth and ninth clock cycles has been selected, software control of the value in the acknowledge field in response to the received value is possible.</li> </ul> | <ul> <li>For transmission, the acknowledge bit<br/>is loaded automatically.<br/>Transfer of the next data for<br/>transmission can be suspended<br/>automatically on reception of a not-<br/>acknowledge bit.</li> <li>For reception, the acknowledge bit is<br/>transmitted automatically.<br/>If a wait between the eighth and ninth<br/>clock cycles has been selected,<br/>software control of the value in the<br/>acknowledge field in response to the<br/>received value is possible.</li> </ul> |
| Wait function                          | For reception, the following wait periods<br>can be obtained by holding the SCL clock<br>at the low level:<br>Wait between the eighth and ninth clock<br>cycles<br>Wait between the ninth and first clock<br>cycles                                                                                                                                                                                                                                                | For reception, the following wait periods<br>can be obtained by holding the SCL clock<br>at the low level:<br>Wait between the eighth and ninth clock<br>cycles<br>Wait between the ninth and first clock<br>cycles                                                                                                                                                                                                                                                                                     |
| SDA output delay function              | Timing of the output of transmitted data, including the acknowledge bit, can be delayed.                                                                                                                                                                                                                                                                                                                                                                           | Timing of the output of transmitted data,<br>including the acknowledge bit, can be<br>delayed.                                                                                                                                                                                                                                                                                                                                                                                                          |

### Table 2.26 Comparative Overview of I<sup>2</sup>C Bus Interface



| ltem                                                                                                                                                                                                                                                                                                                                                                                                         | RX62T (RIIC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RX23T (RIICa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arbitration                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Multi-master support         Operation to synchronize the SCL clock in cases of conflict with the SCL clock from another master is possible.         When issuing a start condition, loss of arbitration is detected by testing for non-matching of the signals for the SDA line.         In master operation, loss of arbitration is detected by testing for non-matching of transmit data.         Loss of arbitration due to detection of a start condition while the bus is busy is detectable (to prevent the issuing of double start conditions).     </li> </ul> | <ul> <li>Multi-master support         Operation to synchronize the SCL clock in cases of conflict with the SCL clock from another master is possible.         When issuing a start condition, loss of arbitration is detected by testing for non-matching of the signals for the SDA line.         In master operation, loss of arbitration is detected by testing for non-matching of transmit data.         Loss of arbitration due to detection of a start condition while the bus is busy is detectable (to prevent the issuing of double start conditions).     </li> </ul> |
|                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Loss of arbitration in transfer of a not-<br/>acknowledge bit due to the signals for<br/>the SDA line not matching is<br/>detectable.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                        | • Loss of arbitration in transfer of a not-<br>acknowledge bit due to the signals for<br>the SDA line not matching is<br>detectable.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Loss of arbitration due to non-matching<br/>of data is detectable in slave<br/>transmission.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>Loss of arbitration due to non-matching<br/>of data is detectable in slave<br/>transmission.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Timeout detection function                                                                                                                                                                                                                                                                                                                                                                                   | The internal timeout function is capable of detecting long-interval stop of the SCL clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | The internal timeout function is capable of detecting long-interval stop of the SCL clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Noise canceler                                                                                                                                                                                                                                                                                                                                                                                               | The interface incorporates digital noise<br>filters for both the SCL and SDA inputs,<br>and the bandwidth for noise cancellation<br>by the filters is adjustable by software.                                                                                                                                                                                                                                                                                                                                                                                                    | The interface incorporates digital noise<br>filters for both the SCL and SDA inputs,<br>and the bandwidth for noise cancellation<br>by the filters is adjustable by software.                                                                                                                                                                                                                                                                                                                                                                                                    |
| Interrupt sources       Four sources         • Communication error or event occurrence         Arbitration detection, NACK detection timeout detection, start condition detection (including restart condition stop condition detection)         • Receive data full (including matchin with a slave address)         • Transmit data empty (including matching with a slave address)         • Transmit end |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Four sources</li> <li>Communication error or event<br/>occurrence<br/>Arbitration detection, NACK detection,<br/>timeout detection, start condition<br/>detection (including restart condition),<br/>stop condition detection</li> <li>Receive data full (including matching<br/>with a slave address)</li> <li>Transmit data empty (including<br/>matching with a slave address)</li> <li>Transmit end</li> </ul>                                                                                                                                                      |
| Low power<br>consumption<br>function                                                                                                                                                                                                                                                                                                                                                                         | Transition to module stop state can be specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transition to module stop state can be specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RIIC operating modes                                                                                                                                                                                                                                                                                                                                                                                         | Four<br>Master transmit mode, master receive<br>mode, slave transmit mode, and slave<br>receive mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Four<br>Master transmit mode, master receive<br>mode, slave transmit mode, and slave<br>receive mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### Table 2.27 Comparative Listing of I<sup>2</sup>C Bus Interface Registers

| Register | Bit  | RX62T (RIIC)                              | RX23T (RIICa) |
|----------|------|-------------------------------------------|---------------|
| ICMR2    | TMWE | Timeout internal counter write enable bit | —             |
| TMOCNT   |      | Timeout internal counter                  | —             |



### 2.16 Serial Peripheral Interface

Table 2.28 shows a comparative overview of the serial peripheral interface and Table 2.29 shows a comparative listing of the serial peripheral interface registers.

| ltem                       | RX62T (RSPI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RX23T (RSPIa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels         | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RSPI transfer<br>functions | <ul> <li>Use of MOSI (master out/slave in),<br/>MISO (master in/slave out), SSL (slave<br/>select), and RSPCK (RSPI clock)<br/>signals allows serial communication<br/>through SPI operation (4-wire method)<br/>or clock synchronous operation (3-wire<br/>method).</li> <li>Transmit-only operation is available.</li> <li>Serial communication is available in<br/>master and slave mode.</li> <li>Switching of the polarity of RSPCK is<br/>supported.</li> <li>Switching of the phase of RSPCK is<br/>supported.</li> </ul> | <ul> <li>Use of MOSI (master out/slave in),<br/>MISO (master in/slave out), SSL (slave<br/>select), and RSPCK (RSPI clock)<br/>signals allows serial communication<br/>through SPI operation (4-wire method)<br/>or clock synchronous operation (3-wire<br/>method).</li> <li>Transmit-only operation is available.</li> <li>Communication mode: Full-duplex or<br/>transmit-only can be selected.</li> <li>Switching of the polarity of RSPCK is<br/>supported.</li> <li>Switching of the phase of RSPCK is<br/>supported.</li> </ul> |
| Data format                | <ul> <li>Selectable between MSB-first and LSB-first.</li> <li>Transfer bit length is selectable among 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 bits.</li> <li>128-bit transmit/receive buffers</li> <li>Up to four frames can be transferred in one round of transmission/reception (with each frame consisting of up to 32 bits).</li> </ul>                                                                                                                                                                             | <ul> <li>Selectable between MSB-first and LSB-first.</li> <li>Transfer bit length is selectable among 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 bits.</li> <li>128-bit transmit/receive buffers</li> <li>Up to four frames can be transferred in one round of transmission/reception (with each frame consisting of up to 32 bits).</li> </ul>                                                                                                                                                                                   |
| Bit rate                   | <ul> <li>In master mode, the on-chip baud rate generator generates RSPCK by frequency-dividing PCLK (the division ratio ranges from 2 to 4096).</li> <li>In slave mode, the minimum PCLK clock divided by 8 can be input as RSPCK (the maximum frequency of RSPCK is PCLK divided by 8). Width at high level: 4 cycles of PCLK; width at low level: 4 cycles of PCLK</li> </ul>                                                                                                                                                  | <ul> <li>In master mode, the on-chip baud rate generator generates RSPCK by frequency-dividing PCLK (the division ratio ranges from 2 to 4096).</li> <li>In slave mode, the minimum PCLK clock divided by 8 can be input as RSPCK (the maximum frequency of RSPCK is PCLK divided by 8). Width at high level: 4 cycles of PCLK; width at low level: 4 cycles of PCLK</li> </ul>                                                                                                                                                        |
| Buffer<br>configuration    | <ul> <li>The transmit and receive buffers have a double buffer configuration.</li> <li>The transmit and receive buffers are each 128 bits in size.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>The transmit and receive buffers have a double buffer configuration.</li> <li>The transmit and receive buffers are each 128 bits in size.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                          |
| Error detection            | <ul><li>Mode fault error detection</li><li>Overrun error detection</li><li>Parity error detection</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                      | <ul><li>Mode fault error detection</li><li>Overrun error detection</li><li>Parity error detection</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### Table 2.28 Comparative Overview of Serial Peripheral Interface

| Item                                 | RX62T (RSPI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RX23T (RSPIa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Item<br>SSL control<br>function      | <ul> <li>RX621 (RSPI)</li> <li>Four SSL pins (SSLA0 to SSLA3) for<br/>each channel</li> <li>In single-master mode, SSLA0 to<br/>SSLA3 pins are output.</li> <li>In multi-master mode: SSLA0 pin is<br/>input, and SSLA1 to SSLA3 pins are<br/>either output or unused.</li> <li>In slave mode: SSLA0 pin is input, and<br/>SSLA1 to SSLA3 pins are unused.</li> <li>Controllable delay from SSL output<br/>assertion to RSPCK operation (RSPCK<br/>delay)<br/>Setting range: 1 to 8 RSPCK cycles (set<br/>in RSPCK-cycle units)</li> </ul> | <ul> <li>RX231 (RSPIa)</li> <li>Four SSL pins (SSLA0 to SSLA3) for<br/>each channel</li> <li>In single-master mode, SSLA0 to<br/>SSLA3 pins are output.</li> <li>In multi-master mode: SSLA0 pin is<br/>input, and SSLA1 to SSLA3 pins are<br/>either output or unused.</li> <li>In slave mode: SSLA0 pin is input, and<br/>SSLA1 to SSLA3 pins are unused.</li> <li>Controllable delay from SSL output<br/>assertion to RSPCK operation (RSPCK<br/>delay)<br/>Setting range: 1 to 8 RSPCK cycles (set<br/>in RSPCK-cycle units)</li> </ul> |  |  |
|                                      | <ul> <li>Controllable delay from RSPCK stop to<br/>SSL output negation (SSL negation<br/>delay)<br/>Setting range: 1 to 8 RSPCK cycles (set<br/>in RSPCK-cycle units)</li> <li>Controllable wait for next-access SSL<br/>output assertion (next-access delay)<br/>Setting range: 1 to 8 RSPCK cycles (set<br/>in RSPCK-cycle units)</li> </ul>                                                                                                                                                                                             | <ul> <li>Controllable delay from RSPCK stop to<br/>SSL output negation (SSL negation<br/>delay)<br/>Setting range: 1 to 8 RSPCK cycles (set<br/>in RSPCK-cycle units)</li> <li>Controllable wait for next-access SSL<br/>output assertion (next-access<br/>delay)Setting range: 1 to 8 RSPCK<br/>cycles (set in RSPCK-cycle units)</li> </ul>                                                                                                                                                                                               |  |  |
|                                      | SSL polarity-change function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SSL polarity-change function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Control in<br>master transfer        | <ul> <li>Transfers of up to eight commands can<br/>be performed sequentially in looped<br/>execution.</li> <li>For each command, the following can<br/>be set: SSL signal value, bit rate,<br/>RSPCK polarity/phase, transfer data<br/>length, LSB/MSB-first, burst, RSPCK<br/>delay, SSL negation delay, and next-<br/>access delay</li> <li>A transfer can be initiated by writing to<br/>the transmit buffer.</li> <li>The MOSI signal value when SSL is<br/>negated can be specified.</li> </ul>                                       | <ul> <li>Transfers of up to eight commands can<br/>be performed sequentially in looped<br/>execution.</li> <li>For each command, the following can<br/>be set: SSL signal value, bit rate,<br/>RSPCK polarity/phase, transfer data<br/>length, LSB/MSB-first, burst, RSPCK<br/>delay, SSL negation delay, and next-<br/>access delay</li> <li>A transfer can be initiated by writing to<br/>the transmit buffer.</li> <li>The MOSI signal value when SSL is<br/>negated can be specified.</li> <li>RSPCK auto-stop function</li> </ul>      |  |  |
| Interrupt<br>sources                 | Interrupt sources:<br>Receive buffer full interrupt, transmit buffer<br>empty interrupt, RSPI error interrupt (mode<br>fault, overrun, parity error), RSPI idle<br>interrupt (RSPI idle)                                                                                                                                                                                                                                                                                                                                                   | Interrupt sources:<br>Receive buffer full interrupt, transmit buffer<br>empty interrupt, RSPI error interrupt (mode<br>fault, overrun, parity error), RSPI idle<br>interrupt (RSPI idle)                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Other functions                      | <ul> <li>Function for initializing the RSPI</li> <li>Loopback mode function</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Function for switching between CMOS<br/>output and open-drain output</li> <li>Function for initializing the RSPI</li> <li>Loopback mode function</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Low power<br>consumption<br>function | It is possible to specify the module stop state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | It is possible to specify the module stop state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



#### Table 2.29 Comparative Listing of Serial Peripheral Interface Registers

| Register | Bit        | RX62T (RSPI)               | RX23T (RSPIa)                       |
|----------|------------|----------------------------|-------------------------------------|
| SPDCR    | SLSEL[1:0] | SSL pin output select bits | _                                   |
| SPCR2    | SCKASE     |                            | RSPCK auto-stop function enable bit |

#### 2.17 12-Bit A/D Converter

Table 2.30 shows a comparative overview of the 12-bit A/D converter and Table 2.31 shows a comparative listing of the 12-bit A/D converter registers.

| ltem                           | RX62T (S12ADA)                                                                                                                                                                                                                                                       | RX23T (S12ADE)                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Number of units                | 2 units                                                                                                                                                                                                                                                              | 1 unit                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Input channels                 | 8 channels (4 channels $\times$ 2 units)                                                                                                                                                                                                                             | 10 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Extended<br>analog<br>function |                                                                                                                                                                                                                                                                      | Internal reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| A/D<br>conversion<br>method    | Successive approximation method                                                                                                                                                                                                                                      | Successive approximation method                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Resolution                     | 12 bits                                                                                                                                                                                                                                                              | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Conversion<br>time             | <ul> <li>1.0 µs per channel<br/>(when operating with A/D conversion<br/>clock ADCLK = 50 MHz and AVCC0 =<br/>4.0 V to 5.5 V)</li> <li>2.0 µs per channel<br/>(when operating with A/D conversion<br/>clock ADCLK = 25 MHz and AVCC0 =<br/>3.0 V to 3.6 V)</li> </ul> | <ul> <li>1.0 µs per channel<br/>(when operating with A/D conversion<br/>clock ADCLK = 40 MHz)</li> </ul>                                                                                                                                                                                                                                                                                                                                                         |  |  |
| A/D<br>conversion<br>clock     | <ul> <li>Settable to PCLK divided by 1, 2, 4, or 8<br/>(ADCSR.CKS[1:0]).</li> </ul>                                                                                                                                                                                  | <ul> <li>Settable to ICLK divided by 1, 2, 4, 8, 16, 32, or 64 (SCKCR.PCKD[3:0]).</li> <li>Peripheral module clock PCLK and A/D conversion clock ADCLK can be set so that the frequency ratio is one of the following:<br/>PCLK:ADCLK frequency ratio = 1:1, 1:2, 2:1, 4:1, 8:1<br/>ADCLK is set using the clock generation circuit.</li> </ul>                                                                                                                  |  |  |
| Data register                  | <ul> <li>10 registers for analog input</li> <li>2 registers for self-diagnostics</li> <li>The results of A/D conversion are stored<br/>in 12-bit A/D data registers.</li> <li>Output with 12-bit accuracy supported for<br/>A/D conversion results.</li> </ul>       | <ul> <li>10 registers for analog input, 1 for A/D-converted data duplication in double trigger mode, and 2 for A/D-converted data duplication during extended operation in double trigger mode</li> <li>1 register for internal reference voltage</li> <li>1 register for self-diagnostics</li> <li>The results of A/D conversion are stored in 12-bit A/D data registers.</li> <li>Output with 12-bit accuracy supported for A/D conversion results.</li> </ul> |  |  |

| Table 2.30 | Comparative Overview of 12-Bit A/D Converter |
|------------|----------------------------------------------|
|------------|----------------------------------------------|



| ltem              | RX62T (S12ADA)                                                                                                                                                                                                                                                                                              | RX23T (S12ADE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data register     |                                                                                                                                                                                                                                                                                                             | <ul> <li>The value obtained by adding up A/D-converted results is stored as a value (number of conversion accuracy bits + 2 bits/4 bits) in the A/D data registers in A/D-converted value addition mode.</li> <li>Double trigger mode (selectable in single scan and group scan modes): The first piece of A/D-converted analog-input data on one selected channel is stored in the data register for the channel, and the second piece is stored in the duplication register.</li> <li>Extended operation in double trigger mode (available for specific triggers): A/D-converted analog-input data on one selected channel is stored in the duplication register that is prepared for each type of trigger.</li> </ul>                |
| Operating<br>mode | Single mode: Analog inputs of one channel are converted only once.                                                                                                                                                                                                                                          | <ul> <li>Single scan mode: A/D conversion is<br/>performed only once on the analog<br/>inputs of up to 10 channels arbitrarily<br/>selected. A/D conversion is performed<br/>only once on the internal reference<br/>voltage.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | • Single-cycle scan mode: Analog inputs of up to four channels are converted only once.                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | <ul> <li>Continuous scan mode: A/D conversion<br/>is performed repeatedly on the analog<br/>inputs of up to 4 channels.</li> <li>2-channel scan mode: Channels in each<br/>unit are divided into two groups and the<br/>conversion startup source can be<br/>selected separately for each group.</li> </ul> | <ul> <li>Continuous scan mode: A/D conversion<br/>is performed repeatedly on the analog<br/>inputs of up to 10 channels.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                   |                                                                                                                                                                                                                                                                                                             | <ul> <li>Group scan mode: Analog inputs of up to 10 user-selected channels are divided into group A and group B, and A/D conversion of the analog input selected on a group basis is performed only once. The conditions for scanning start of group A and group B (synchronous trigger) can be selected independently, allowing A/D conversion of group A and group B to be started independently.</li> <li>Group scan mode (when group A has priority): If a group A trigger is input during A/D conversion on group B, the A/D conversion on group B is stopped and A/D conversion is performed on group A. Restart (rescan) of A/D conversion on group B after completion of A/D conversion on group A can be specified.</li> </ul> |



| ltem                | RX62T (S12ADA)                                                                                                                                                                                | RX23T (S12ADE)                                                                                                                                                                                                                                                                                                                               |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A/D<br>conversion   | <ul><li>Software trigger</li><li>Synchronous trigger</li></ul>                                                                                                                                | <ul><li>Software trigger</li><li>Synchronous trigger</li></ul>                                                                                                                                                                                                                                                                               |
| start<br>conditions | Conversion start is triggered by multi-<br>function timer pulse unit 3 (MTU3) or the<br>general PWM timer (GPT).                                                                              | Conversion start is triggered by the multi-<br>function timer pulse unit 3 (MTU3c) or<br>the 8-bit timer (TMR).                                                                                                                                                                                                                              |
|                     | <ul> <li>Asynchronous trigger         A/D conversion can be externally         triggered from the ADTRG0# pin for         S12AD0 and from the ADTRG1# pin for         S12AD1.     </li> </ul> | <ul> <li>Asynchronous trigger<br/>A/D conversion can be triggered by the<br/>ADTRG0# pin.</li> </ul>                                                                                                                                                                                                                                         |
| Functions           | <ul> <li>Channel-dedicated sample-and-hold<br/>function (3 channels)</li> </ul>                                                                                                               | <ul> <li>Channel-dedicated sample-and-hold<br/>function (3 channels)</li> </ul>                                                                                                                                                                                                                                                              |
|                     | <ul> <li>Self-diagnostic function for 12-bit A/D<br/>converter</li> </ul>                                                                                                                     | <ul> <li>Variable sampling state count</li> <li>Self-diagnostic function for 12-bit A/D converter</li> </ul>                                                                                                                                                                                                                                 |
|                     | <ul> <li>Input signal amplification function using<br/>programmable gain amplifier (3 channels<br/>per unit)</li> <li>Window comparator function (3 channels</li> </ul>                       |                                                                                                                                                                                                                                                                                                                                              |
|                     | per unit)                                                                                                                                                                                     | <ul> <li>Selectable A/D-converted value adding<br/>mode or averaging mode</li> <li>Analog input disconnection detection<br/>function (discharge function/precharge<br/>function)</li> </ul>                                                                                                                                                  |
|                     |                                                                                                                                                                                               | Double trigger mode (duplication of A/D conversion data)                                                                                                                                                                                                                                                                                     |
|                     |                                                                                                                                                                                               | <ul> <li>Automatic clear function for A/D data<br/>registers</li> </ul>                                                                                                                                                                                                                                                                      |
| Interrupt<br>source | <ul> <li>An interrupt request (S12ADI) can be<br/>generated on completion of A/D<br/>conversion in each unit.</li> </ul>                                                                      | <ul> <li>In modes other than double trigger mode<br/>and group scan mode, an A/D scan end<br/>interrupt request (S12ADI) can be<br/>generated on completion of a single<br/>scan.</li> </ul>                                                                                                                                                 |
|                     |                                                                                                                                                                                               | <ul> <li>In double trigger mode, an A/D scan end<br/>interrupt request (S12ADI) can be<br/>generated on completion of a double<br/>scan.</li> </ul>                                                                                                                                                                                          |
|                     |                                                                                                                                                                                               | <ul> <li>In group scan mode, an A/D scan end<br/>interrupt request (S12ADI) can be<br/>generated on completion of a group A<br/>scan, whereas an A/D scan end interrupt<br/>request (GBADI) for group B can be<br/>generated on completion of a group B<br/>scan.</li> </ul>                                                                 |
|                     |                                                                                                                                                                                               | <ul> <li>When double trigger mode is selected in<br/>group scan mode, an A/D scan end<br/>interrupt request (S12ADI) can be<br/>generated on completion of a double<br/>scan of group A, whereas an A/D scan<br/>end interrupt request (GBADI)<br/>specifically for group B can be generated<br/>on completion of a group B scan.</li> </ul> |
|                     | • A S12ADI interrupt can activate the data transfer controller (DTC).                                                                                                                         | <ul> <li>The S12ADI and GBADI interrupts can<br/>activate the data transfer controller<br/>(DTC).</li> </ul>                                                                                                                                                                                                                                 |



| ltem                                                       | RX62T (S12ADA)                                                                                                                                     | RX23T (S12ADE)                                   |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| Interrupt<br>source                                        | <ul> <li>An interrupt request (CMPI) can be<br/>generated when comparator detection<br/>occurs (can also be used for a POE<br/>source).</li> </ul> |                                                  |  |
| Low power It is possible to specify the module stop state. |                                                                                                                                                    | It is possible to specify the module stop state. |  |

#### Table 2.31 Comparative Listing of 12-Bit A/D Converter Registers

| Register | Bit         | RX62T (S12ADA)          | RX23T(S12ADE)                      |
|----------|-------------|-------------------------|------------------------------------|
| ADDBLDR  |             |                         | A/D data duplication register      |
| ADDBLDRA |             |                         | A/D data duplication register A    |
| ADDBLDRB |             |                         | A/D data duplication register B    |
| ADOCDR   |             |                         | A/D internal reference voltage     |
|          |             |                         | data register                      |
| ADCSR    | CKS[1:0]    | Clock select bits       |                                    |
|          | DBLANS[4:0] |                         | Double trigger channel select bits |
|          | GBADIE      |                         | Group B scan end interrupt enable  |
|          |             |                         | bit                                |
|          | DBLE        | —                       | Double trigger mode select bit     |
| ADANS    | PG000EN     | AN000 programmable gain |                                    |
|          |             | amplifier enable bit    |                                    |
|          | PG001EN     | AN001 programmable gain | _                                  |
|          |             | amplifier enable bit    |                                    |
|          | PG002EN     | AN002 programmable gain | <u> </u>                           |
|          |             | amplifier enable bit    |                                    |
|          | PG000SEL    | AN000 programmable gain |                                    |
|          |             | amplifier select bit    |                                    |
|          | PG001SEL    | AN001 programmable gain | _                                  |
|          |             | amplifier select bit    |                                    |
|          | PG002SEL    | AN002 programmable gain | —                                  |
|          |             | amplifier select bit    |                                    |
|          | CH[1:0]     | Channel setting bits    |                                    |



| Register | Bit     | RX62T (S12ADA) | RX23T(S12ADE)                                                  |
|----------|---------|----------------|----------------------------------------------------------------|
| ADANSA0  | ANSA000 | —              | A/D conversion channel select<br>select bits                   |
|          | ANSA001 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSA002 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSA003 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSA004 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSA005 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSA006 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSA007 |                | A/D conversion channel select<br>select bits                   |
| ADANSA1  | ANSA100 |                | A/D conversion channel select<br>select bits                   |
|          | ANSA101 |                | A/D conversion channel select<br>select bits                   |
| ADANSB0  | ANSB000 |                | A/D conversion channel select<br>select bits                   |
|          | ANSB001 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSB002 | _              | A/D conversion channel select select bits                      |
|          | ANSB003 | _              | A/D conversion channel select select bits                      |
|          | ANSB004 | _              | A/D conversion channel select select bits                      |
|          | ANSB005 | _              | A/D conversion channel select select bits                      |
|          | ANSB006 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSB007 | _              | A/D conversion channel select<br>select bits                   |
| ADANSB1  | ANSB100 | _              | A/D conversion channel select<br>select bits                   |
|          | ANSB101 | _              | A/D conversion channel select<br>select bits                   |
| ADADS0   | ADS000  |                | A/D-converted value<br>addition/average channel select<br>bits |
|          | ADS001  |                | A/D-converted value<br>addition/average channel select<br>bits |
|          | ADS002  |                | A/D-converted value<br>addition/average channel select<br>bits |
|          | ADS003  |                | A/D-converted value<br>addition/average channel select<br>bits |
|          | ADS004  |                | A/D-converted value                                            |



RX23T Group, RX62T Group

Points of Difference Between RX23T Group and RX62T Group

| Register | Bit            | RX62T (S12ADA)                      | RX23T(S12ADE)                           |
|----------|----------------|-------------------------------------|-----------------------------------------|
|          |                |                                     | bits                                    |
|          | ADS005         |                                     | A/D-converted value                     |
|          |                |                                     | addition/average channel select         |
|          |                |                                     | bits                                    |
|          | ADS006         |                                     | A/D-converted value                     |
|          |                |                                     | addition/average channel select         |
|          |                |                                     | bits                                    |
|          | ADS007         |                                     | A/D-converted value                     |
|          |                |                                     | addition/average channel select         |
|          |                |                                     | bits                                    |
| ADADS1   | ADS100         |                                     | A/D-converted value                     |
| ADADOT   | ADDIO          |                                     | addition/average channel select         |
|          |                |                                     | bits                                    |
|          | ADS101         |                                     | A/D-converted value                     |
|          | ADSTUT         |                                     |                                         |
|          |                |                                     | addition/average channel select<br>bits |
| 40400    |                |                                     |                                         |
| ADADC    | ADC[2:0]       | —                                   | Addition count select bits              |
|          | AVEE           |                                     | Average mode enable bit                 |
| ADCER    | SHBYP          | Dedicated sample-and-hold circuit   |                                         |
|          |                | select bit                          |                                         |
|          | ADPRC[1:0]     | A/D data register bit precision     |                                         |
|          |                | setting bits                        |                                         |
|          | ADIE2          | 2-channel scan interrupt select     |                                         |
|          |                | select bit                          |                                         |
|          | ADIEW          | Double trigger interrupt select bit |                                         |
| ADSTRGR  | ADSTRS0[4:0]   | A/D start trigger group 0 select    |                                         |
| Abornon  |                | bits                                |                                         |
|          | TRSB[5:0]      |                                     | A/D conversion start trigger for        |
|          | 1100[0.0]      |                                     | group B select bits                     |
|          | ADSTRS1[4:0]   | A/D start trigger group 1 select    | group D coloci bito                     |
|          |                | bits                                | _                                       |
|          | TRSA[5:0]      | 5115                                | A/D conversion start trigger select     |
|          | TROA[5.0]      |                                     | bits                                    |
|          |                | ANOOO are grown able goin           | bits                                    |
| ADPG     | PG000GAIN[3:0] | AN000 programmable gain             |                                         |
|          |                | amplifier gain select bits          |                                         |
|          | PG001GAIN[3:0] | AN001 programmable gain             | —                                       |
|          |                | amplifier gain select bits          |                                         |
|          | PG002GAIN[3:0] | AN002 programmable gain             |                                         |
|          |                | amplifier gain select bits          |                                         |
| ADCMPMD0 | CEN000[1:0]    | AN000 comparator select bits        |                                         |
|          | CEN001[1:0]    | AN001 comparator select bits        |                                         |
|          | CEN002[1:0]    | AN002 comparator select bits        |                                         |
|          | CEN100[1:0]    | AN100 comparator select bits        |                                         |
|          | CEN101[1:0]    | AN101 comparator select bits        |                                         |
|          |                |                                     |                                         |
|          | CEN102[1:0]    | AN102 comparator select bits        |                                         |
| ADCMPMD1 | REFL[2:0]      | Internal voltage for comparator     | —                                       |
|          |                | low reference voltage select bits   |                                         |
|          | REFH[2:0]      | Internal voltage for comparator     |                                         |
|          |                | high reference voltage select bits  |                                         |
|          | CSEL0          | AN000 to AN002 comparator input     |                                         |
|          |                | select bit                          |                                         |
|          | VSELH0         | AN000 to AN002 comparator high      |                                         |
|          |                | reference voltage select bit        |                                         |



| RX23T Group, RX62T Group |             | Points of Difference Between RX23T Group and RX62T Gro         |                                                                                        |
|--------------------------|-------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Register                 | Bit         | RX62T (S12ADA)                                                 | RX23T(S12ADE)                                                                          |
|                          | VSELL0      | AN000 to AN002 comparator low<br>reference voltage select bit  | _                                                                                      |
|                          | CSEL1       | AN100 to AN102 comparator input<br>select bit                  | _                                                                                      |
|                          | VSELH1      | AN100 to AN102 comparator high<br>reference voltage select bit | —                                                                                      |
|                          | VSELL1      | AN100 to AN102 comparator low reference voltage select bit     |                                                                                        |
| ADCMPNR0                 | C000NR[3:0] | AN000 comparator noise cancellation filter mode select bits    |                                                                                        |
|                          | C001NR[3:0] | AN001 comparator noise<br>cancellation filter mode select bits | _                                                                                      |
|                          | C002NR[3:0] | AN002 comparator noise cancellation filter mode select bits    |                                                                                        |
| ADCMPNR1                 | C100NR[3:0] | AN100 comparator noise<br>cancellation filter mode select bits | _                                                                                      |
|                          | C101NR[3:0] | AN101 comparator noise<br>cancellation filter mode select bits | _                                                                                      |
|                          | C102NR[3:0] | AN102 comparator noise<br>cancellation filter mode select bits | _                                                                                      |
| ADCMPFR                  | C000FLAG    | AN000 comparator detection flag                                |                                                                                        |
|                          | C001FLAG    | AN001 comparator detection flag                                |                                                                                        |
|                          | C002FLAG    | AN002 comparator detection flag                                |                                                                                        |
|                          | C100FLAG    | AN100 comparator detection flag                                |                                                                                        |
|                          | C101FLAG    | AN101 comparator detection flag                                |                                                                                        |
|                          | C102FLAG    | AN102 comparator detection flag                                |                                                                                        |
| ADCMPSEL                 | SEL000      | AN000 comparator detection hag<br>select bit                   |                                                                                        |
|                          | SEL001      | AN001 comparator detection<br>select bit                       | —                                                                                      |
|                          | SEL002      | AN002 comparator detection<br>select bit                       |                                                                                        |
|                          | SEL100      | AN100 comparator detection<br>select bit                       | _                                                                                      |
|                          | SEL101      | AN101 comparator detection select bit                          | _                                                                                      |
|                          | SEL102      | AN102 comparator detection select bit                          | _                                                                                      |
|                          | IE          | Interrupt enable setting bit                                   |                                                                                        |
|                          | POERQ       | POE request setting bit                                        |                                                                                        |
| ADEXICR                  | OCSAD       |                                                                | Internal reference voltage A/D-<br>converted value addition/average<br>mode select bit |
|                          | OCSA        |                                                                | Internal reference voltage A/D conversion select bit                                   |
| ADSHCR                   | SSTSH[7:0]  | _                                                              | Channel-dedicated sample-and-<br>hold circuit sampling time setting<br>bits            |
|                          | SHANS[2:0]  | _                                                              | Channel-dedicated sample-and-<br>hold circuit bypass select bits                       |



RX23T Group, RX62T Group

Points of Difference Between RX23T Group and RX62T Group

| Register   | Bit         | RX62T (S12ADA) | RX23T(S12ADE)                                      |
|------------|-------------|----------------|----------------------------------------------------|
| ADDISCR    | ADNDIS[4:0] | _              | A/D disconnection detection assist<br>setting bits |
| ADGSPCR    | PGS         |                | Group A priority control setting bit               |
|            | GBRSCN      |                | Group B restart setting bit                        |
|            | GBRP        | _              | Group B single scan continuous start bit           |
| ADHVREFCNT | HVSEL       | _              | High-potential reference voltage select bit        |
|            | LVSEL       | _              | Low-potential reference voltage select bit         |



#### 2.18 RAM

Table 2.32 shows a comparative overview of the RAM.

| Item                  | RX62T                                                                                                                                          | RX23T                                                                                                                                          |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RAM capacity          | 16 KB or 8 KB                                                                                                                                  | 12 KB                                                                                                                                          |  |
| RAM address           | 0000 0000h to 0000 3FFFh (16 KB)                                                                                                               | 0000 0000h to 0000 27FFh,                                                                                                                      |  |
|                       | 0000 0000h to 0000 1FFFh (8 KB)                                                                                                                | 0000 4000h to 0000 4A7Fh (12 KB)                                                                                                               |  |
| Access                | <ul> <li>Single-cycle access is possible for<br/>both reading and writing.</li> <li>The on-chip RAM can be enabled or<br/>disabled.</li> </ul> | <ul> <li>Single-cycle access is possible for<br/>both reading and writing.</li> <li>The on-chip RAM can be enabled or<br/>disabled.</li> </ul> |  |
| Low power consumption | It is possible to specify the module stop                                                                                                      | It is possible to specify the module stop                                                                                                      |  |
| function              | state.                                                                                                                                         | state.                                                                                                                                         |  |

#### Table 2.32 Comparative Overview of RAM

### 2.19 Flash Memory

Table 2.33 shows a comparative listing of the flash memory specifications and Table 2.34 shows a comparative listing of the flash memory registers.

|                                   | RX62T                                                                                                                                                                            |                                                                                                                                                                                      | RX23T                                                                                                                                                                                                                              |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ltem                              | Flash Memory<br>for Code Storage                                                                                                                                                 | Flash Memory<br>for Data Storage                                                                                                                                                     |                                                                                                                                                                                                                                    |
| Memory space                      | User area:<br>256 KB, 128 KB, or<br>64 KB                                                                                                                                        | Data area:<br>32 KB or 8 KB                                                                                                                                                          | User area: Maximum 128 KB                                                                                                                                                                                                          |
| Read cycle                        | High-speed read<br>operation using 1 cycle<br>of ICLK is supported.                                                                                                              | A read operation in word<br>or byte units takes 3<br>cycles of PCLK.                                                                                                                 | No ROM wait cycles when ICLK ≤<br>32 MHz, ROM wait cycle when ICLK<br>> 32 MHz                                                                                                                                                     |
| Value after<br>erase              | Can be read as FFFF<br>FFFFh in 32-bit access.                                                                                                                                   | Undetermined                                                                                                                                                                         | FFh                                                                                                                                                                                                                                |
| Interrupt                         | A flash ready interrupt<br>request (FRDYI) is<br>generated upon<br>completion of FCU<br>command execution<br>(program, P/E suspend,<br>blank check, peripheral<br>clock notify). | A flash ready interrupt<br>request (FRDYI) is<br>generated upon<br>completion of FCU<br>command execution<br>(program, P/E suspend,<br>lock bit read 2,<br>peripheral clock notify). | An interrupt (FRDYI) is generated<br>upon completion of software<br>command processing or forced stop<br>processing.                                                                                                               |
| Programming/<br>erasing<br>method |                                                                                                                                                                                  |                                                                                                                                                                                      | <ul> <li>Software commands</li> <li>The following software commands are implemented: Program, blank check, block erase, all-block erase</li> <li>The following commands are implemented for programming the extra area:</li> </ul> |

#### Table 2.33 Comparative Listing of Flash Memory Specifications

|                                              | RX62T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RX23T                                                                                                                                                                                        |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ltem                                         | Flash MemoryFlash Memoryfor Code Storagefor Data Storage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                              |
| Programming/<br>erasing<br>method            | <ul> <li>On-chip dedicated sequencer (FCU) for programming of the ROM</li> <li>Programming and erasing the ROM are handled by issuing commands to the FCU.</li> <li>The ROM in the erased state can be read as FFFF FFFFh in 32-bit access.</li> </ul>                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                            |
| Background<br>operation<br>(BGO)<br>function | <ul> <li>The CPU is able to execute program code from areas other than the ROM or data flash while the ROM is being programmed or erased.</li> <li>Execution of program code from the ROM is possible while the data flash memory is being programmed or erased.</li> </ul>                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                              |
| Suspension<br>and<br>resumption<br>functions | <ul> <li>The CPU is able to execute program code from<br/>the ROM when programming or erasure of the<br/>ROM is suspended.</li> <li>Programming and erasure of the ROM can be<br/>restarted (resumed) after suspension.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                              |
| Units of<br>programming<br>and erasure       | <ul> <li>Unit of programming<br/>for the user area: 256<br/>bytes</li> <li>Unit of programming<br/>for the user area: 256</li> <li>Unit of programming<br/>for the data area: 8 or<br/>128 bytes</li> <li>Unit of programming<br/>for the data area: 2 or<br/>128 bytes</li> <li>Unit of programming<br/>for the data area: 2 or<br/>128 bytes</li> <li>Unit of programming<br/>for the data area: 2 KB<br/>(32 KB data flash: 16<br/>blocks; 8 KB data<br/>flash: 4 blocks)</li> <li>when the ROM size<br/>is 128 KB: 6 blocks,<br/>and when the ROM<br/>size is 64 KB:<br/>2 blocks)</li> </ul> | <ul> <li>Unit of programming for the user area: 8 bytes</li> <li>Unit of erasure for the user area: 2 KB</li> </ul>                                                                          |
| On-board<br>programming                      | <ul> <li>Programming in boot mode</li> <li>The asynchronous serial interface (SCI1) is used.</li> <li>The transfer rate is adjusted automatically.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Programming in boot mode</li> <li>The asynchronous serial<br/>interface (SCI1) is used.</li> <li>The transfer rate is adjusted<br/>automatically.</li> <li>FINE is used.</li> </ul> |
|                                              | <ul> <li>Programming by a routine for ROM/data flash programming within the user program</li> <li>This allows ROM programming without resetting the system.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                            | Programming by a routine for<br>ROM/data flash programming within<br>the user program                                                                                                        |
| Off-board<br>programming                     | A PROM programmer —<br>can be used to program<br>the user area.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | The user area can be programmed<br>using a flash programmer<br>compatible with this the RX23T<br>Group.                                                                                      |



|                                                   | RX62T                                                                                                                                 |                                                                                                                                                                             | RX23T                                                                                                                                                                                                                     |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                              | Flash Memory<br>for Code Storage                                                                                                      | Flash Memory<br>for Data Storage                                                                                                                                            |                                                                                                                                                                                                                           |
| Software-<br>controlled<br>protection<br>function | The<br>FENTRYR.FENTRY0<br>bit,<br>FWEPROR.FLWE[1:0]<br>bits, and lock bits can be<br>used to prevent<br>unintentional<br>programming. | The<br>FENTRYR.FENTRYD<br>bit,<br>FWEPROR.FLWE[1:0]<br>bits, and DFLREk and<br>DFLWEk registers, can<br>be used to prevent<br>unintentional<br>programming (k = 0 or<br>1). | The FENTRYR.FENTRY0 bit can be<br>used to prevent unintentional<br>programming.                                                                                                                                           |
| Error<br>protection<br>function                   | Prevents further programming or erasure after the detection of abnormal operation during programming or erasure.                      |                                                                                                                                                                             |                                                                                                                                                                                                                           |
| ID code<br>protection                             | <ul> <li>This function can be used</li> <li>writing, or erasing by t</li> <li>ID codes can be used</li> </ul>                         |                                                                                                                                                                             | <ul> <li>Connection with the serial programmer in boot mode can be enabled or disabled using ID codes in boot mode.</li> <li>ID codes can be used for control when connected to an on-chip debugging emulator.</li> </ul> |
| Start-up<br>program<br>protection<br>function     |                                                                                                                                       |                                                                                                                                                                             | This function is used to safely rewrite blocks 0 to 7.                                                                                                                                                                    |
| Area<br>protection                                |                                                                                                                                       |                                                                                                                                                                             | This function enables rewriting only<br>the selected blocks in the user area<br>and disables writing to the other<br>blocks during self-programming.                                                                      |

#### Table 2.34 Comparative Listing of Flash Memory Registers

| Register | Bit                                                               | RX62T                                                                          | RX23T |
|----------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|
| FMODR    | FRDMD                                                             | FCU read mode select bit                                                       | —     |
| FASTAT   | DFLWPE Data flash programming/erasure<br>protection violation bit |                                                                                | _     |
|          | DFLRPE                                                            | Data flash read protection violation<br>bit                                    | _     |
|          | DFLAE                                                             | Data flash access violation bit                                                | —     |
|          | CMDLK                                                             | FCU command lock bit                                                           | —     |
|          | ROMAE                                                             | ROM access violation bit                                                       | —     |
| FAEINT   | DFLWPEIE                                                          | Data flash programming/erasure<br>protection violation interrupt enable<br>bit |       |
|          | DFLRPEIE                                                          | Data flash read protection violation<br>interrupt enable bit                   | _     |
|          | DFLAEIE                                                           | Data flash access violation interrupt enable bit                               | _     |
|          | CMDLKIE                                                           | FCU command lock interrupt<br>enable bit                                       | _     |
|          | ROMAEIE                                                           | ROM access violation interrupt<br>enable bit                                   |       |



| Register         | Bit          | RX62T                              | RX23T                            |
|------------------|--------------|------------------------------------|----------------------------------|
| FCURAME          | FCRME        | FCU RAM enable bit                 |                                  |
|                  | KEY[7:0]     | Key code                           |                                  |
| FSTATR0          | PRGSPD       | Programming suspend status bit     |                                  |
|                  | ERERR        |                                    | Erase error flag                 |
|                  | ERSSPD       | Erasure suspend status bit         |                                  |
|                  | PRGERR       | Programming error bit              | Program error flag               |
|                  | SUSRDY       | Suspend ready bit                  |                                  |
|                  | BCERR        |                                    | Blank check error flag           |
|                  | ERSERR       | Erasure error bit                  |                                  |
|                  | EILGLERR     |                                    | Extra area illegal command error |
|                  |              |                                    | flag                             |
|                  | FRDY         | Flash ready bit                    |                                  |
| FSTATR1          | FLOCKST      | Lock bit status bit                | <u> </u>                         |
|                  | FRDY         |                                    | Flash ready flag                 |
|                  | FCUERR       | FCU error bit                      |                                  |
|                  | EXRDY        |                                    | Extra area ready flag            |
| FRDYIE           | FRDYIE       | Flash ready interrupt enable bit   |                                  |
| FENTRYR          | FENTRYD      | Data flash P/E mode entry bit      |                                  |
| FPROTR           | FPROTCN      | Lock bit protection cancel bit     |                                  |
|                  | FPKEY[7:0]   | Key code                           |                                  |
| FRESETR          | FRKEY[7:0]   | Key code                           |                                  |
| FCMDR PCMDR[7:0] |              | Precommand                         |                                  |
|                  | CMDR[7:0]    | Command                            |                                  |
| FCPSR            | ESUSPMD      | Erasure suspend mode bit           |                                  |
| FPESTAT          | PEERRST[7:0] | P/E error status bits              |                                  |
| PCKAR            | PCKA[7:0]    | Peripheral clock notification bits |                                  |
| FWEPROR          | FLWE[1:0]    | Flash programming/erasure bits     | <u> </u>                         |
| DFLRE0           | DBRE00       | DB00 block read enable bit         |                                  |
|                  | DBRE01       | DB01 block read enable bit         |                                  |
|                  | DBRE02       | DB02 block read enable bit         | <u> </u>                         |
|                  | DBRE03       | DB03 block read enable bit         |                                  |
|                  | DBRE04       | DB04 block read enable bit         |                                  |
|                  | DBRE05       | DB05 block read enable bit         |                                  |
|                  | DBRE06       | DB06 block read enable bit         |                                  |
|                  | DBRE07       | DB07 block read enable bit         |                                  |
|                  | KEY[7:0]     | Key code                           |                                  |
| DFLRE1           | DBRE08       | DB08 block read enable bit         |                                  |
|                  | DBRE09       | DB09 block read enable bit         |                                  |
|                  | DBRE10       | DB10 block read enable bit         |                                  |
|                  | DBRE11       | DB11 block read enable bit         |                                  |
|                  | DBRE12       | DB12 block read enable bit         |                                  |
|                  | DBRE13       | DB13 block read enable bit         |                                  |
|                  | DBRE14       | DB14 block read enable bit         |                                  |
|                  | DBRE15       | DB15 block read enable bit         |                                  |
|                  | KEY[7:0]     | Key code                           |                                  |



| Register  | Bit           | RX62T                                        | RX23T                                                    |
|-----------|---------------|----------------------------------------------|----------------------------------------------------------|
| DFLWE0    | DBWE00        | DB00 block programming/erasure               | —                                                        |
|           |               | enable bit                                   |                                                          |
|           | DBWE01        | DB01 block programming/erasure<br>enable bit |                                                          |
|           | DBWE02        | DB02 block programming/erasure               |                                                          |
|           | DBWEGE        | enable bit                                   |                                                          |
|           | DBWE03        | DB03 block programming/erasure               |                                                          |
|           |               | enable bit                                   |                                                          |
|           | DBWE04        | DB04 block programming/erasure               |                                                          |
|           |               | enable bit                                   |                                                          |
|           | DBWE05        | DB05 block programming/erasure<br>enable bit |                                                          |
|           | DBWE06        | DB06 block programming/erasure               |                                                          |
|           | DBWE00        | enable bit                                   |                                                          |
|           | DBWE07        | DB07 block programming/erasure               |                                                          |
|           |               | enable bit                                   |                                                          |
|           | KEY[7:0]      | Key code                                     |                                                          |
| DFLWE1    | DBWE08        | DB08 block programming/erasure               |                                                          |
|           |               | enable bit                                   |                                                          |
|           | DBWE09        | DB09 block programming/erasure<br>enable bit |                                                          |
|           | DBWE10        | DB10 block programming/erasure               |                                                          |
|           | DBWEIG        | enable bit                                   |                                                          |
|           | DBWE11        | DB11 block programming/erasure               |                                                          |
|           |               | enable bit                                   |                                                          |
|           | DBWE12        | DB12 block programming/erasure               | _                                                        |
|           |               | enable bit                                   |                                                          |
|           | DBWE13        | DB13 block programming/erasure<br>enable bit | —                                                        |
|           | DBWE14        | DB14 block programming/erasure               |                                                          |
|           | DBWLI4        | enable bit                                   |                                                          |
|           | DBWE15        | DB15 block programming/erasure               | _                                                        |
|           |               | enable bit                                   |                                                          |
|           | KEY[7:0]      | Key code                                     |                                                          |
| DFLBCCNT  | BCSIZE        | Blank check size setting bit                 |                                                          |
|           | BCADR[7:0]    | Blank check address setting bits             |                                                          |
| DFLBCSTAT | BCST          | Blank check status bit                       |                                                          |
| FPR       |               | —                                            | Protection unlock register                               |
| FPSR      | PERR          |                                              | Protect error flag                                       |
| FPMCR     | FMS0          |                                              | Flash operating mode select bit 0<br>ROM P/E disable bit |
|           | RPDIS<br>FMS1 |                                              | Flash operating mode select bit 1                        |
|           | LVPE          |                                              | Low-voltage P/E mode enable bit                          |
|           | FMS2          |                                              | Flash operating mode select bit 2                        |
| FISR      | PCKA[4:0]     |                                              | Peripheral clock notification bits                       |
|           | SAS[1:0]      |                                              | Start-up area select bits                                |
| FASR      | EXS           |                                              | Extra area select bit                                    |
| FCR       | CMD[3:0]      |                                              | Software command setting setting                         |
|           |               |                                              | bits                                                     |
|           | STOP          |                                              | Forced processing stop bit                               |
|           | OPST          |                                              | Processing start bit                                     |



RX23T Group, RX62T Group

| Register              | Bit      | RX62T | RX23T                                                 |
|-----------------------|----------|-------|-------------------------------------------------------|
| FEXCR                 | CMD[2:0] |       | Software command setting bits                         |
|                       | OPST     | _     | Processing start bit                                  |
| FSARH                 |          | _     | Flash processing start address<br>register H          |
| FSARL                 |          | _     | Flash processing start address<br>register L          |
| FEARH                 |          | _     | Flash processing end address<br>register H            |
| FEARL                 |          | _     | Flash processing end address<br>register L            |
| FWBn<br>(n = 0 to 3)  |          |       | Flash write buffer n register                         |
| FEAMH                 |          | _     | Flash error address monitor register<br>H             |
| FEAML                 |          | _     | Flash error address monitor register<br>L             |
| FSCMR                 | SASMF    | _     | Start-up area setting monitor flag                    |
| FAWSMR                |          | _     | Flash access window start address<br>monitor register |
| FAWEMR                |          | _     | Flash access window end address monitor register      |
| UIDRn<br>(n = 0 to 3) |          | _     | Unique ID register n                                  |



#### 3. Reference Documents

User's Manual: Hardware

RX62T Group, RX62G Group User's Manual: Hardware Rev.2.00 (R01UH0034EJ0200) (The latest version can be downloaded from the Renesas Electronics website.)

RX23T Group User's Manual: Hardware Rev.1.10 (R01UH0520EJ0110) (The latest version can be downloaded from the Renesas Electronics website.)

Technical Update/Technical News

(The latest version can be downloaded from the Renesas Electronics website.)



## Website and Support

Renesas Electronics Website <u>http://www.renesas.com/</u> Inquiries <u>http://www.renesas.com/contact/</u>

All trademarks and registered trademarks are the property of their respective owners.



## **Revision History**

|      |               | Descriptio | n                                                                                                     |
|------|---------------|------------|-------------------------------------------------------------------------------------------------------|
| Rev. | Date          | Page       | Summary                                                                                               |
| 1.00 | Aug. 4, 2015  |            | First edition issued                                                                                  |
| 1.01 | Sep. 16, 2015 | 3          | 2.2 Resets                                                                                            |
|      |               |            | Table 2.2 Comparative Listing of Reset Specifications                                                 |
|      |               |            | Power-on reset description for RX23T amended                                                          |
|      |               | 7          | 2.4 Clock Generation Circuit                                                                          |
|      |               |            | Table 2.6 Comparative Listing of Clock Generation Circuit<br>Specifications                           |
|      |               |            | Error in PLL input frequency for RX62T amended. Frequency                                             |
|      |               |            | multiplication ratio description added                                                                |
|      |               | 9          | 2.5 Low Power Consumption Functions                                                                   |
|      |               |            | Table 2.8 Comparative Listing of Low Power Consumption                                                |
|      |               |            | Functions                                                                                             |
|      |               |            | RSTSR register bit symbol error amended                                                               |
|      |               | 24         | 2.12 Port Output Enable 3                                                                             |
|      |               |            | Table 2.20 Comparative Overview of Port Output Enable 3                                               |
|      |               |            | Error related to GPT0 pins, target pins to be placed in high-                                         |
|      |               |            | impedance state, amended                                                                              |
|      |               | 30         | 2.13 Independent Watchdog Timer                                                                       |
|      |               |            | Table 2.22         Comparative Overview of Independent Watchdog                                       |
|      |               |            | Timer                                                                                                 |
|      |               |            | Description of register start mode on RX62T added                                                     |
|      |               | 34         | 2.14 Serial Communication Interface                                                                   |
|      |               |            | Table 2.25         Comparative Listing of Serial Communication                                        |
|      |               |            | Interface Registers                                                                                   |
|      |               |            | Errors in bit names in TDRH, TDRL, and TDRHL registers                                                |
|      |               |            | amended                                                                                               |
|      |               | 40         | 2.17 12-Bit A/D Converter                                                                             |
|      |               |            | Table 2.30 Comparative Overview of 12-Bit A/D Converter                                               |
|      |               | 45 += 47   | Errors in description of operating modes of RX62T amended                                             |
|      |               | 45 to 47   | 2.19 Flash Memory                                                                                     |
|      |               |            | Table 2.33 Comparative Listing of Flash Memory<br>Specifications                                      |
|      |               |            | Description of of RX62T interrupt amended                                                             |
|      |               |            | Description of on-board programming of RX62T and RX23T                                                |
|      |               |            | amended                                                                                               |
|      |               |            | Error in description of area protection amended                                                       |
| 1.10 | Dec. 7, 2015  | 7          | 2.4 Clock Generation Circuit                                                                          |
|      | ,             |            | Table 2.6 Comparative Listing of Clock Generation Circuit                                             |
|      |               |            | Specifications                                                                                        |
|      |               |            | High-Speed On-Chip Oscillator (HOCO) added                                                            |
|      |               | 9          | 2.4 Clock Generation Circuit                                                                          |
|      |               |            | Table 2.7 Comparative Listing of Clock Generation Circuit                                             |
|      |               |            | Registers<br>High-Speed On-Chip Oscillator Control Register (HOCO)                                    |
|      |               |            | added<br>High-Speed On-Chip Oscillator Wait Control Register                                          |
|      |               |            |                                                                                                       |
|      |               |            | Oscillation Stabilization Flag Register (OSCOVFSR) HOCO<br>clock oscillation stabilization flag added |
|      |               | 20         | 2.10 I/O Ports                                                                                        |
|      |               |            | Table 2.17 Comparative Listing of I/O Port Registers                                                  |
|      |               |            | Open Drain Control Register 1 (ODR1) changed                                                          |

| Rev. | Date         | Description |                                                               |
|------|--------------|-------------|---------------------------------------------------------------|
|      |              | Page        | Summary                                                       |
| 1.10 | Dec. 7, 2015 | 21          | 2.11 Multi-Function Timer Pulse Unit 3                        |
|      |              |             | Table 2.18 Comparative Overview of Multi-Function Timer       |
|      |              |             | Pulse Unit 3                                                  |
|      |              |             | Description of of RX23T Count clock amended                   |
|      |              | 40          | 2.16 Serial Peripheral Interface                              |
|      |              |             | Table 2.29 Comparative Listing of Serial Peripheral Interface |
|      |              |             | Registers                                                     |
|      |              |             | SPSR register deleted                                         |
|      |              | 44, 45      | 2.17 12-Bit A/D Converter                                     |
|      |              |             | Table 2.31 Comparative Listing of 12-Bit A/D Converter        |
|      |              |             | Registers                                                     |
|      |              |             | ADANSA0 register bit symbol amended                           |
|      |              |             | ADANSB0 register bit symbol amended                           |
|      |              |             | ADANSA1 register bit symbol amended                           |
|      |              |             | ADANSB1 register bit symbol amended                           |
|      |              |             | ADADS0 register bit symbol amended                            |
|      |              |             | ADADS1 register bit symbol amended                            |
|      |              | 48          | 2.18 RAM                                                      |
|      |              |             | Table 2.32 Comparative Overview of RAM                        |
|      |              |             | Description of of RX23T RAM capacity amended                  |
|      |              |             | Description of of RX23T RAM address amended                   |

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

- 1. Handling of Unused Pins
  - Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
  - The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on
  - The state of the product is undefined at the moment when power is supplied.
  - The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

- 3. Prohibition of Access to Reserved Addresses
  - Access to reserved addresses is prohibited.
  - The reserved addresses are provided for the possible future expansion of functions. Do not access
    these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

 When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different type number, confirm that the change will not lead to problems.

— The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits software or information 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics

products.

#### 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

# RENESAS

#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 **Renesas Electronics Europe Limited** Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Non-sease Lectronics nong round Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +55-631-30200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207. Block B. Menara Amcorp. Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141