

# **RX Family, H8S Family**

## Points of Difference between HCAN (H8S Family) and CAN (RX Family)

## Summary

This application note is intended as a reference document for customers using the controller area network (HCAN) module on the H8S Family who are considering migrating to the RX Family. It details points of difference between the HCAN module of the H8S Family and the CAN module of the RX Family.

Of the products listed as target devices, this application note compares the CAN modules of the groups listed in Table 1. For details of devices not listed in Table 1, refer to the applicable user's manual.

In addition, the RSCAN module of the RX200 Series is not covered in this application note because it completely lacks software compatibility with the CAN module used as the comparison source. Refer to section 5, Related Documents, regarding differences between RSCAN and CAN modules of RX Family MCUs.

#### Table 1 CAN Specification Comparison Target Devices

| Subject of Comparison | Family     | Group                       | CAN Module |
|-----------------------|------------|-----------------------------|------------|
| Comparison source     | H8S Family | H8S/2636 Group              | HCAN       |
| Comparison target     | RX Family  | RX65N Group and RX651 Group | CAN        |

## **Target Devices**

Devices among the following products equipped with CAN modules.

Devices with HCAN modules

H8S/2600 Series, H8S/2556 Group, and H8S/2282 Group

Devices with CAN modules

RX600 Series and RX700 Series



## Contents

| 1.  | Differences between Functions                                      | 3  |
|-----|--------------------------------------------------------------------|----|
| 2.  | Differences between Registers                                      | 8  |
| 2.1 | Registers                                                          | 8  |
| 2.2 | Control Register Details                                           |    |
| 2.3 | Status Flag Details                                                | 11 |
| 2.4 | Bit Timing and Communication Speed Setting Details                 | 12 |
| 2.5 | Mailbox Transmission/Reception Setting Details                     | 13 |
| 2.6 | Interrupt Source Status Flag Details                               | 16 |
| 2.7 | Interrupt Source Request Enable/Disable Flag Details               | 19 |
| 2.8 | Details of Settings for Filtering Using Receive Message Identifier | 21 |
| 3.  | Differences between Mailboxes                                      | 22 |
| 4.  | Other Differences                                                  | 24 |
| 4.1 | Sleep Mode Setting Procedure                                       | 24 |
| 4.2 | Initialization by CAN Reset                                        | 25 |
| 4.3 | Endianness                                                         | 25 |
| 5.  | Related Documents                                                  | 26 |
| Rev | ision History                                                      | 27 |



## 1. Differences between Functions

Differences between functions are shown below. Items that exist only on one group but not the other or that exist on both groups but with points of difference are indicated in **red**.

| Item                 |                                               | H8S/2636 (HCAN)                                                                                         | RX65N (CAN)                                                                                                                                                                                                                                               |
|----------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Protocol             |                                               | Bosch 2.0B active compatible (ISO 11898-1 standard)                                                     |                                                                                                                                                                                                                                                           |
| Bit rate             | Communication speed                           | Max. 1 Mbps                                                                                             |                                                                                                                                                                                                                                                           |
|                      | Bit rate equation                             | fCLK / (2 × (BRP + 1)<br>× (3 + TSEG1 + TSEG2))                                                         | fCAN / ((BRP + 1)<br>× (1 + TSEG1 + TSEG2))                                                                                                                                                                                                               |
|                      |                                               | fCLK: System clock                                                                                      | fCAN: Peripheral clock or main<br>clock                                                                                                                                                                                                                   |
|                      |                                               | BRP: Baud rate prescaler<br>(fCLK divided by (2 × (setting<br>value + 1)))                              | BRP: Baud rate prescaler<br>(fCAN divided by (setting value +<br>1))                                                                                                                                                                                      |
|                      |                                               | TSEG1 and TSEG2: Time segment 1 and time segment 2                                                      | TSEG1 and TSEG2: Time segment 1 and time segment 2                                                                                                                                                                                                        |
| Channels             |                                               | 2 channels                                                                                              |                                                                                                                                                                                                                                                           |
| ID Format            |                                               | Specify standard ID or extended<br>ID can be by the MCx.IDE bit of<br>each mailbox.                     | <ul> <li>Specify ID format of all<br/>mailboxes with ID format<br/>mode bit (IDFM)</li> <li>When Mixed ID mode is<br/>selected in ID format mode bit<br/>(IDFM), specify standard ID<br/>or extended ID by the<br/>MDi IDE bit of each mailbox</li> </ul> |
| Mailboxes            | Buffer                                        | 16 huffere per channel                                                                                  | MBj.IDE bit of each mailbox.                                                                                                                                                                                                                              |
| Mandoxes             | configuration                                 | 16 buffers per channel<br>(receive-only $\times$ 1, settable for<br>transmission/reception $\times$ 15) | 32 buffers per channel<br>(settable for<br>transmission/reception $\times$ 32)                                                                                                                                                                            |
|                      | FIFO mailbox<br>mode                          | No                                                                                                      | Settable for<br>transmission/reception $\times$ 24,<br>ability to set 4 FIFO stages for<br>transmission and 4 FIFO stages<br>for reception                                                                                                                |
| Data<br>transmission | Transmission<br>priority selection            | Mailbox (buffer) number order (lov<br>Message priority (identifier) high-t                              | w-to-high)                                                                                                                                                                                                                                                |
|                      | Ability to cancel<br>transmission<br>requests | Supported                                                                                               | Supported<br>Note: The register manipulation<br>method differs. Refer to<br>2.5, Mailbox<br>Transmission/Reception<br>Setting Details.                                                                                                                    |
|                      | One-shot<br>transmission<br>function          | No                                                                                                      | Single transmission only<br>(no retransmission even in case<br>of CAN bus error or arbitration<br>lost)                                                                                                                                                   |



| Item                       |                                                                     | H8S/2636 (HCAN)                                       | RX65N (CAN)                                                                                                                                                                                                            |
|----------------------------|---------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data reception             | Data frame and<br>remote frame<br>reception                         | Ability to receive both data frames and remote frames | Ability to receive either data<br>frames or remote frames<br>Note: In FIFO mailbox mode,<br>reception of both types of<br>frames can be enabled by<br>setting the FIDCR0.RTR<br>and FIDCR1.RTR bits in<br>combination. |
|                            | Message ID<br>masking function                                      | One masking setting only, affecting mailbox 0 only.   | Ability to make 8 masking<br>settings (each affecting 4<br>mailboxes). All mailboxes are<br>covered.                                                                                                                   |
| Data reception             | Selectable<br>between overwrite<br>mode and overrun<br>mode         | No<br>(Overwrite mode only)                           | Selectable                                                                                                                                                                                                             |
|                            | One-shot<br>reception function                                      | No                                                    | Single reception only (Mailbox<br>does not operate for reception<br>after reception completes.)                                                                                                                        |
| Transmission<br>interrupts | Message<br>transmission<br>completion<br>interrupt                  | Yes                                                   |                                                                                                                                                                                                                        |
|                            | Message<br>transmission<br>cancellation<br>completion<br>interrupt  | Yes                                                   | No<br>Note: It is possible to use the<br>transmission abort<br>complete flag (TRMABT)<br>for confirmation.                                                                                                             |
|                            | Transmit FIFO<br>interrupt                                          | No                                                    | Yes                                                                                                                                                                                                                    |
| Reception<br>interrupts    | Message<br>reception interrupt                                      | Yes                                                   |                                                                                                                                                                                                                        |
|                            | Remote frame<br>reception interrupt                                 | Yes                                                   | Yes<br>Note: A message reception<br>interrupt request is<br>generated when a remote<br>frame is received by a<br>mailbox for which remote<br>frame was selected by the<br>remote transmission<br>request bit (RTR).    |
|                            | Reception FIFO<br>interrupt                                         | No                                                    | Yes                                                                                                                                                                                                                    |
| Error<br>interrupts        | Error passive<br>interrupt<br>(TEC $\geq$ 128 or<br>REC $\geq$ 128) | Yes                                                   |                                                                                                                                                                                                                        |
|                            | Bus-off entry<br>interrupt<br>(TEC $\ge$ 256)                       | Yes                                                   |                                                                                                                                                                                                                        |

| Item                |                                                                                                                                             | H8S/2636 (HCAN)                                                                                               | RX65N (CAN)                                                                                                                                                       |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Bus-off recovery<br>interrupt<br>(normal recovery<br>from bus-off state<br>(detection of 11<br>consecutive<br>recessive bits 128<br>times)) | No                                                                                                            | Yes                                                                                                                                                               |
|                     | Error warning<br>interrupt<br>(TEC ≥ 96 or REC<br>≥ 96)<br>Overload frame<br>transmission<br>interrupt                                      | Yes<br>(Separate interrupts are<br>generated for transmission errors<br>and reception errors.)<br>Yes         | Yes<br>(Combined interrupts are<br>generated for transmission errors<br>and reception errors.)                                                                    |
| Error<br>interrupts | Unread message<br>overwrite interrupt                                                                                                       | Yes                                                                                                           | No<br>Note: It is possible to use the<br>message lost flag<br>(MSGLOST) for<br>confirmation.                                                                      |
|                     | Reception overrun<br>interrupt                                                                                                              | No                                                                                                            | Yes                                                                                                                                                               |
|                     | Bus lock interrupt<br>(detection of 32<br>consecutive<br>dominant bits on<br>CAN bus)                                                       | No                                                                                                            | Yes                                                                                                                                                               |
|                     | Bus error interrupt<br>(detection of stuff<br>error, form error,<br>etc., on CAN bus)                                                       | No                                                                                                            | Yes                                                                                                                                                               |
| Other<br>interrupts | Reset processing interrupt                                                                                                                  | Reset processing completion<br>interrupt generated by power on<br>reset or software standby.                  | No<br>Note: It is possible to use the<br>power-on reset detect flag<br>(PORF) or deep software<br>standby reset flag<br>(DPSRSTF) to determine<br>the reset type. |
|                     | CAN bus<br>operation interrupt                                                                                                              | An interrupt is generated when<br>CAN bus operation (dominant bit<br>detection) occurs when in sleep<br>mode. | No                                                                                                                                                                |
| Hardware<br>reset   | Initialized registers                                                                                                                       | All registers except mailboxes                                                                                | All registers except MKRk,<br>FIDCR, MKIVLR, MIER, TFPCR,<br>RFPCR, CSSR, AFSR, and<br>mailboxes.                                                                 |
|                     | State transition after reset                                                                                                                | Configuration mode (reset mode)                                                                               | Sleep mode                                                                                                                                                        |
|                     | Initial setting process after reset                                                                                                         | Perform in configuration mode (reset mode).                                                                   | Perform in reset mode after cancelling sleep mode.                                                                                                                |



| Item                                                            |                                       | H8S/2636 (HCAN)                                                                                                              | RX65N (CAN)                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Software reset                                                  | Initialized registers                 | TEC, REC                                                                                                                     | MCTLj, STR (except SLPST and<br>TFST bits), EIFR, RECR, TECR,<br>TSR, MSSR, MSMR, RFCR,<br>TFCR, TCR, and ECSR (except                                                                                                                                                                                                                                                                                                                                 |
| Default state Transition method (error active or error passive) |                                       | Transition by means of control reg                                                                                           | EDPM bit)<br>ister                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Bus-off state                                                   | Transition method                     | Transition when transmission error                                                                                           | r counter TEC $\geq$ 256                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                 | Mode transition<br>after recovery     | Transition to error active at<br>detection of 11 consecutive<br>recessive bits 128 times in bus-<br>off state                | <ul> <li>Four selections are available:</li> <li>1) Transition to error active at detection of 11 consecutive recessive bits 128 times in bus-off state</li> <li>2) Switch to halt mode after transition to bus-off state (no interrupt)</li> <li>3) Switch to halt mode when bus-off recovery occurs (interrupt generated)</li> <li>4) Selection of manual transition (by a program) to error active state or halt mode from bus-off state</li> </ul> |
| Configuration<br>mode<br>(reset mode)                           | Transition method                     | Transition after hardware reset<br>or by means of control register                                                           | Transition by means of control register                                                                                                                                                                                                                                                                                                                                                                                                                |
| Sleep mode                                                      | Transition method                     | Transition by means of control register                                                                                      | Transition by means of control register or after a reset                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                 | Mode transition<br>after cancellation | Transition to error active state by<br>means of control register setting<br>or CAN bus operation (dominant<br>bit) detection | Transition to reset mode or halt<br>mode by means of control<br>register setting                                                                                                                                                                                                                                                                                                                                                                       |
| Halt mode                                                       | Transition method                     | Transition by means of control register                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Error status<br>monitoring                                      | CAN bus error<br>status monitoring    | Not supported<br>(no dedicated flags)                                                                                        | Ability to monitor generation of<br>CAN bus errors such as stuff<br>errors, form errors, and ACK<br>errors                                                                                                                                                                                                                                                                                                                                             |
| Reading the error counter                                       |                                       | Ability to read reception and transmission error counters                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DTC/DMAC transfer function                                      |                                       | Ability to start the DTC when a message is received                                                                          | No                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Time stamp function                                             |                                       | No                                                                                                                           | <ul> <li>Time stamp function using a 16-bit counter</li> <li>Ability to select reference clock among 1-, 2-, 4- and 8-bit time periods</li> </ul>                                                                                                                                                                                                                                                                                                      |
| Software support unit                                           |                                       | No                                                                                                                           | <ul> <li>Acceptance filter support</li> <li>Mailbox search support</li> <li>Channel search support</li> </ul>                                                                                                                                                                                                                                                                                                                                          |



## Points of Difference between HCAN (H8S Family) and CAN (RX Family)

| Item         |                                                     | H8S/2636 (HCAN) | RX65N (CAN)                                                                                                                              |  |
|--------------|-----------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| Test control | Self-diagnostic<br>function                         | No              | <ul> <li>Listen-only mode</li> <li>Self-test mode 0<br/>(external loopback)</li> <li>Self-test mode 1<br/>(internal loopback)</li> </ul> |  |
| Module stop  | Clock supply by<br>means of module<br>stop register | Yes             |                                                                                                                                          |  |



## 2. Differences between Registers

Differences between registers are shown below. Items that exist only on one group but not the other or that exist on both groups but with points of difference are indicated in **red**.

## 2.1 Registers

| Table 2.1 | H8S/2636 (HCAN) and RX65N (CAN) Registers |
|-----------|-------------------------------------------|
|-----------|-------------------------------------------|

| Item                                                        | H8S/2636 (HCAN)                                            | RX65N (CAN)                                                                                                                                                                                              |  |
|-------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Control register                                            | Master control register (MCR)                              | Control register (CTLR)                                                                                                                                                                                  |  |
| Status flags                                                | General status register (GSR)                              | <ul> <li>Status register (STR)</li> <li>Error interrupt factor judge<br/>register (EIFR)</li> </ul>                                                                                                      |  |
| Bit timing and communication speed settings                 | Bit configuration register (BCR)                           | Bit configuration register (BCR)                                                                                                                                                                         |  |
| Mailbox transmission/reception settings                     | Mailbox configuration register<br>(MBCR)                   | RECREQ and TRMREQ bits in<br>message control register j (MCTLj)<br>(j = 0 to 31)                                                                                                                         |  |
| Transmit wait settings                                      | Transmit wait register (TXPR)                              | TRMREQ bit in message control register j (MCTLj) (j = 0 to 31)                                                                                                                                           |  |
| Transmission completion status flags                        | Transmit acknowledge register<br>(TXACK)                   | SENTDATA bit in message control<br>register j (MCTLj) (j = 0 to 31)                                                                                                                                      |  |
| Transmit wait cancel settings                               | Transmit wait cancel register (TXCR)                       | TRMREQ bit in message control<br>register j (MCTLj) (j = 0 to 31)                                                                                                                                        |  |
| Transmit message<br>cancellation completion status<br>flags | Abort acknowledge register<br>(ABACK)                      | SENTDATA and TRMABT bits in<br>message control register j (MCTLj)<br>(j = 0 to 31)                                                                                                                       |  |
| Receive complete status flags                               | Receive complete register (RXPR)                           | NEWDATA bit in message control<br>register j (MCTLj) (j = 0 to 31)                                                                                                                                       |  |
| Remote frame receive<br>complete status flags               | Remote request register (RFPR)                             |                                                                                                                                                                                                          |  |
| Interrupt source status flags                               | Interrupt register (IRR)<br>Note: Write 1 to clear a flag. | <ul> <li>RECREQ and TRMREQ bits in<br/>message control register j<br/>(MCTLj) (j = 0 to 31)</li> <li>Error interrupt factor judge<br/>register (EIFR)</li> <li>Note: Write 0 to clear a flag.</li> </ul> |  |
| Mailbox (buffer) interrupt<br>request enable/disable flags  | Mailbox interrupt mask register<br>(MBIMR)                 | Mailbox interrupt enable register (MIER)                                                                                                                                                                 |  |
| Interrupt source request<br>enable/disable flags            | Interrupt mask register (IMR)                              | <ul> <li>Interrupt request enable<br/>register m (IERm)</li> <li>Error interrupt enable register<br/>(EIER)</li> </ul>                                                                                   |  |
| Reception error counter                                     | Receive error counter (REC)                                | Receive error count register<br>(RECR)                                                                                                                                                                   |  |
| Transmission error counter                                  | Transmit error counter (TEC)                               | Transmit error count register<br>(TECR)                                                                                                                                                                  |  |
| Overwrite status flags                                      | Unread message status register<br>(UMSR)                   | MSGLOST bit in message control<br>register j (MCTLj) (j = 0 to 31)                                                                                                                                       |  |
| Settings for filtering using receive message identifier     | Local acceptance filter masks (LAFML and LAFMH)            | <ul> <li>Mask register k (MKRk) (k = 0<br/>to 7)</li> <li>Mask invalid register (MKIVLR)</li> </ul>                                                                                                      |  |



| Item                                             | H8S/2636 (HCAN)                             | RX65N (CAN)                                                                                                  |
|--------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Mailboxes                                        | Message control (MC0 to MC15)               | Mailbox register j (MBj)<br>(j = 0 to 31)                                                                    |
|                                                  | Message data (MD0 to MD15)                  | Mailbox register j (MBj)<br>(j = 0 to 31)                                                                    |
| Module stop control                              | Module stop control register C<br>(MSTPCRC) | Module stop control register B<br>(MSTPCRB)                                                                  |
|                                                  |                                             | Note: Settings must be made to<br>the protect register (PRCR)<br>before making settings to<br>this register. |
| FIFO received ID compare settings                | _                                           | FIFO received ID compare<br>registers 0 and 1<br>(FIDCR0 and FIDCR1)                                         |
| Receive FIFO enable/disable settings             |                                             | Receive FIFO control register<br>(RFCR)                                                                      |
| Receive FIFO pointer control settings            | _                                           | Receive FIFO pointer control register (RFPCR)                                                                |
| Transmit FIFO control settings                   | _                                           | Transmit FIFO control register<br>(TFCR)                                                                     |
| Mailbox search mode settings                     | _                                           | Mailbox search mode register<br>(MSMR)                                                                       |
| Mailbox search status register                   | _                                           | Mailbox search status register<br>(MSSR)                                                                     |
| Channel search mode settings                     | _                                           | Channel search support register (CSSR)                                                                       |
| Multiple received ID masking<br>function support | _                                           | Acceptance filter support register (AFSR)                                                                    |
| CAN bus error monitoring                         | —                                           | Error code store register (ECSR)                                                                             |
| CAN test mode control                            |                                             | Test control register (TCR)                                                                                  |



## 2.2 Control Register Details

| H8S/2636 (HCAN) RX65N (CAN)   |                                   |                                                                                                                                                                         |               |                                             |                                                                                                                                                                                                                                                 |
|-------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                        | Bit Name                          | Function                                                                                                                                                                | Symbol        | Bit Name                                    | Function                                                                                                                                                                                                                                        |
| Master control register (MCR) |                                   | Control register (CTLR)                                                                                                                                                 |               |                                             |                                                                                                                                                                                                                                                 |
| MCR0                          | Reset<br>request                  | 0: Normal operating<br>mode<br>1: Reset mode<br>(initial value)                                                                                                         | CANM<br>[1:0] | CAN<br>operating<br>mode select<br>bits     | 0 0: Normal operating<br>mode<br>0 1: Reset mode<br>(initial value)                                                                                                                                                                             |
| MCR1                          | Halt request                      | 0: Normal operating<br>mode (initial value)<br>1: Halt mode                                                                                                             |               |                                             | <ul> <li>1 0: Halt mode</li> <li>1 1: Reset mode<br/>(forcible transition)</li> <li>Note:</li> <li>Forcible transition is a<br/>transition mode that<br/>does not wait for<br/>transmission to finish.</li> </ul>                               |
| MCR2                          | Message<br>transmission<br>method | 0: Message ID priority<br>(initial value)<br>1: Mailbox number<br>priority                                                                                              | ТРМ           | Transmission<br>priority mode<br>select bit | 0: Message ID priority<br>(initial value)<br>1: Mailbox number<br>priority                                                                                                                                                                      |
| MCR5                          | HCAN sleep<br>mode                | <ul><li>0: Sleep mode released<br/>(initial value)</li><li>1: Sleep mode</li></ul>                                                                                      | SLPM          | CAN sleep<br>mode bit                       | 0: Sleep mode released<br>1: Sleep mode<br>(initial value)<br>Note:<br>Automatic transition to<br>sleep mode after a<br>hardware reset.                                                                                                         |
| MCR7                          | HCAN sleep<br>mode<br>release     | <ul> <li>0: Sleep mode release<br/>by CAN bus<br/>operation disabled<br/>(initial value)</li> <li>1: Sleep mode release<br/>by CAN bus<br/>operation enabled</li> </ul> |               |                                             |                                                                                                                                                                                                                                                 |
|                               |                                   |                                                                                                                                                                         | IDFM<br>[1:0] | ID Format<br>Mode Select<br>bit             | 0 0: Standard ID mode<br>0 1: Extended ID mode<br>1 0: Mixed ID mode<br>1 1: (setting prohibited)<br>Note:<br>When Mixed ID mode is<br>selected in IDFM bit,<br>specify standard ID or<br>extended ID by the<br>MBj.IDE bit of each<br>mailbox. |

## Table 2.2 H8S/2636 (HCAN) and RX65N (CAN) Control Registers



# 2.3 Status Flag Details

| H8S/2636    | (HCAN)                                 |                                                                                                                                                                                       | RX65N (CAN)                                  |                                          |                                                                                                                                                                                                                                                                                                                                                               |
|-------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol      | Bit Name                               | Function                                                                                                                                                                              | Symbol                                       | Bit Name                                 | Function                                                                                                                                                                                                                                                                                                                                                      |
| General sta | atus register (G                       | SR)                                                                                                                                                                                   | Error interrupt factor judge register (EIFR) |                                          |                                                                                                                                                                                                                                                                                                                                                               |
| GSR0        | Bus off flag                           | <ul> <li>0: Not in bus off state<br/>(initial value)</li> <li>1: Bus off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>Recovery from bus off<br/>state</li> </ul> | BOEIF                                        | Bus-off entry<br>detect flag             | <ul> <li>0: Not in bus off state<br/>(initial value)</li> <li>1: Bus off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                                                                                                                                                                                           |
| GSR1        | Transmit/<br>receive<br>warning flag   | <ul> <li>0: Error warning not<br/>detected (initial value)</li> <li>1: Error warning<br/>detected (when TEC<br/>≥ 96 or REC ≥ 96)</li> </ul>                                          | EWIF                                         | Error-<br>warning<br>detect flag         | <ul> <li>0: Error warning not<br/>detected (initial value)</li> <li>1: Error warning<br/>detected (when TEC<br/>≥ 96 or REC ≥ 96)</li> </ul>                                                                                                                                                                                                                  |
|             | atus register (G                       | 1                                                                                                                                                                                     | Status regi                                  |                                          |                                                                                                                                                                                                                                                                                                                                                               |
| GSR2        | Message<br>transmission<br>status flag | 0: Transmission in<br>progress<br>1: Bus idle (initial value)                                                                                                                         | TRMST                                        | Transmit<br>status flag<br>(transmitter) | 0: Bus idle or reception<br>in progress<br>(initial value)<br>1: Transmission in<br>progress or bus-off<br>state<br>Note:<br>The status can be<br>checked by reading this<br>bit in combination with<br>RECST.<br>Bus idle:<br>TRMST = 0, RECST = 0<br>Transmission in<br>progress:<br>TRMST = 1, RECST = 0<br>Reception in progress:<br>TRMST = 0, RECST = 1 |
|             |                                        |                                                                                                                                                                                       | RECST                                        | Receive<br>status flag<br>(receiver)     | 0: Bus idle or<br>transmission in<br>progress (initial value)<br>1: Reception in progress                                                                                                                                                                                                                                                                     |
| GSR3        | Reset status<br>bit                    | <ul> <li>0: Normal operating<br/>state</li> <li>1: Configuration mode<br/>(reset mode)<br/>(initial value)</li> </ul>                                                                 | RSTST                                        | CAN reset<br>status flag                 | 0: Not in CAN reset<br>mode<br>1: CAN reset mode<br>(initial value)                                                                                                                                                                                                                                                                                           |

## Table 2.3 H8S/2636 (HCAN) and RX65N (CAN) Status Flags



## 2.4 Bit Timing and Communication Speed Setting Details

| H8S/263        | 6 (HCAN)                             |                                                                                                                                                                                            | RX65N (CAN)    |                                                 |                                                                                                                                                                                              |  |  |
|----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol         | Bit Name                             | Function                                                                                                                                                                                   | Symbol         | Bit Name                                        | Function                                                                                                                                                                                     |  |  |
| Bit config     | Bit configuration register (BCR)     |                                                                                                                                                                                            |                | Bit configuration register (BCR)                |                                                                                                                                                                                              |  |  |
| TSEG1<br>[3:0] | Time segment<br>1 bits               | b3 b0<br>0 0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 0 1: (setting<br>prohibited)<br>0 0 1 0: (setting<br>prohibited)<br>0 0 1 1: 4Tq<br>0 1 0 0: 5Tq<br>:<br>1 1 1 1: 16Tq | TSEG1<br>[3:0] | Time segment 1<br>control bits                  | b31 b28<br>0 0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 0 1: (setting<br>prohibited)<br>0 0 1 0: (setting<br>prohibited)<br>0 0 1 1: 4Tq<br>0 1 0 0: 5Tq<br>:<br>1 1 1 1: 16Tq |  |  |
| TSEG2<br>[2:0] | Time segment<br>2 bits               | b6 b4<br>0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 1: 2Tq<br>:<br>1 1 1: 8Tq                                                                                                | TSEG2<br>[2:0] | Time segment 2<br>control bits                  | b10 b8<br>0 0 0: (setting<br>prohibited)<br>(initial value)<br>0 0 1: 2Tq<br>:<br>1 1 1: 8Tq                                                                                                 |  |  |
| BSP            | Bit sample point<br>bit              | <ul> <li>0: Bit sampling at one point<br/>(initial value)</li> <li>1: Bit sampling at three points</li> </ul>                                                                              |                |                                                 |                                                                                                                                                                                              |  |  |
| BRP<br>[5:0]   | Baud rate<br>prescaler bits          | Division ratio of 2<br>× (setting value P + 1)<br>Note:<br>The initial value is 0<br>(division by 2)                                                                                       | BRP<br>[9:0]   | Prescaler division<br>ratio select bits         | Division ratio of<br>(setting value P + 1)<br>Note:<br>The initial value is 0<br>(division by 1)                                                                                             |  |  |
| SJW<br>[1:0]   | Re-<br>Synchronization<br>Jump Width | b15 b14<br>0 0: 1Tq (initial value)<br>0 1: 2Tq<br>1 0: 3Tq<br>1 1: 4Tq                                                                                                                    | SJW<br>[1:0]   | Resynchronization<br>jump width control<br>bits | b13 b12<br>0 0: 1Tq (initial value)<br>0 1: 2Tq<br>1 0: 3Tq<br>1 1: 4Tq                                                                                                                      |  |  |

#### Table 2.4 H8S/2636 (HCAN) and RX65N (CAN) Bit Timing and Communication Speed Settings



# 2.5 Mailbox Transmission/Reception Setting Details

| Table 2.5 | H8S/2636 (HCAN | ) and RX65N (CAN) Mailbo | x Transmission/Reception Settings |
|-----------|----------------|--------------------------|-----------------------------------|
|-----------|----------------|--------------------------|-----------------------------------|

| H8S/2636 (HCAN) |                                      | RX65N (CAN)                                                                                                                                                                                                                                                                                  |                                                  |                                    |                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Bit Name                             | Function                                                                                                                                                                                                                                                                                     | Symbol                                           | Bit Name                           | Function                                                                                                                                                                                                                                                                                                                                                                                          |
| Mailbox confi   | iguration register                   | r (MBCR)                                                                                                                                                                                                                                                                                     | Message cor                                      | ntrol register j (M                | ICTLj) (j = 0 to 31)                                                                                                                                                                                                                                                                                                                                                                              |
| MBCR<br>[15:1]  | Mailbox<br>configuration<br>register | 0: Set as transmit<br>mailbox<br>(initial value)<br>1: Set as receive<br>mailbox                                                                                                                                                                                                             | TRMREQ                                           | Transmit<br>mailbox<br>request bit | 0: Not configured for<br>transmission<br>(initial value)<br>1: Configured as<br>transmit mailbox<br>Note:<br>The transmission and<br>reception<br>configuration settings<br>are separate.                                                                                                                                                                                                         |
|                 |                                      |                                                                                                                                                                                                                                                                                              | RECREQ                                           | Receive<br>mailbox<br>request bit  | 0: Not configured for<br>reception<br>(initial value)<br>1: Configured as<br>receive mailbox<br>Note:<br>The transmission and<br>reception<br>configuration settings<br>are separate.                                                                                                                                                                                                             |
| Transmit wai    | t register (TXPR                     | )                                                                                                                                                                                                                                                                                            | Message control register j (MCTLj) (j = 0 to 31) |                                    |                                                                                                                                                                                                                                                                                                                                                                                                   |
| TXPR<br>[15:1]  | Transmit wait<br>register            | 0: Idle state<br>(initial value)<br>1: Transmit wait<br>(CAN bus<br>arbitration)<br>Notes:<br>Transmission starts<br>when TXPR is set to<br>1.<br>The corresponding bit<br>is cleared to 0<br>automatically after<br>message<br>transmission<br>completion or<br>cancellation<br>completion. | TRMRĚQ                                           | Transmit<br>mailbox<br>request bit | <ul> <li>0: Not configured for<br/>transmission<br/>(initial value)</li> <li>1: Configured as<br/>transmit mailbox</li> <li>Notes:</li> <li>Transmission starts<br/>when TRMREQ is set<br/>to 1 (equivalent to<br/>function of MBCR and<br/>TXPR combined on<br/>HCAN).</li> <li>The corresponding bit<br/>is not cleared to 0<br/>even after message<br/>transmission<br/>completion.</li> </ul> |



| H8S/2636 (HCAN) |                                     |                                                                                                                                                                                                                                                                 | RX65N (CAN) |                                        |                                                                                                                                                                                                                   |
|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Bit Name                            | Function                                                                                                                                                                                                                                                        | Symbol      | Bit Name                               | Function                                                                                                                                                                                                          |
| Transmit ack    | nowledge registe                    | er (TXACK)                                                                                                                                                                                                                                                      | Message cor | ntrol register j (M                    | CTLj) (j = 0 to 31)                                                                                                                                                                                               |
| TXACK<br>[15:1] | Transmit<br>acknowledge<br>register | 0: Transmission in<br>progress or no<br>transmission<br>(initial value)<br>1: Transmission<br>complete                                                                                                                                                          | SENTDATA    | Transmission<br>complete flag          | 0: Transmission in<br>progress or no<br>transmission<br>(initial value)<br>1: Transmission<br>complete                                                                                                            |
|                 |                                     | [Clearing condition]<br>1 is written.                                                                                                                                                                                                                           |             |                                        | [Clearing condition]<br>0 is written.                                                                                                                                                                             |
| Transmit wai    | t cancel register                   | (TXCR)                                                                                                                                                                                                                                                          | Message cor | ntrol register j (M                    | CTLj) (j = 0 to 31)                                                                                                                                                                                               |
| TXCR<br>[15:1]  | Transmit wait<br>cancel<br>register | <ul> <li>0: Transmit message<br/>cancellation idle<br/>state (initial value)</li> <li>1: Transmit message<br/>canceled</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                                                          | TRMREQ      | Transmit<br>mailbox<br>request bit     | 0: Not configured for<br>transmission<br>(initial value)<br>1: Configured as<br>transmit mailbox<br>Note:<br>Transmission is<br>canceled when the<br>value of TRMREQ<br>changes from 1 to 0.                      |
| Abort acknow    | l<br>vledge register (/             | ABACK)                                                                                                                                                                                                                                                          | Message cor | l<br>htrol register i (M               | CTLj) (j = 0 to 31)                                                                                                                                                                                               |
| ABACK<br>[15:1] | Abort<br>acknowledge<br>register    | <ul> <li>0: Cancellation failure<br/>due to<br/>transmission<br/>completion or no<br/>cancellation<br/>request<br/>(initial value)</li> <li>1: Transmit message<br/>cancellation<br/>completion</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul> | TRMABT      | Transmission<br>abort<br>complete flag | 0: Cancellation failure<br>due to<br>transmission<br>completion or no<br>cancellation<br>request<br>(initial value)<br>1: Transmit message<br>cancellation<br>completion<br>[Clearing condition]<br>0 is written. |
| Receive com     | plete register (R                   |                                                                                                                                                                                                                                                                 | Message cor | u<br>ntrol register i (M               | CTLj) (j = 0 to 31)                                                                                                                                                                                               |
| RXPR<br>[15:0]  | Receive<br>complete<br>register     | 0: Reception in<br>progress or no<br>reception<br>(initial value)<br>1: Data frame or<br>remote frame<br>receive complete<br>[Clearing condition]<br>1 is written.                                                                                              | NEWDATA     | Reception<br>complete flag             | 0: Reception in<br>progress or no<br>reception<br>(initial value)<br>1: Data frame or<br>remote frame<br>receive complete<br>[Clearing condition]<br>0 is written.                                                |



| H8S/2636 (HCAN) |                               |                                                                                                                        | RX65N (CAN) |          |          |
|-----------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------|----------|----------|
| Symbol          | Bit Name                      | Function                                                                                                               | Symbol      | Bit Name | Function |
| Remote rec      | quest register (RF            | FPR)                                                                                                                   |             |          |          |
| RFPR<br>[15:0]  | Remote<br>request<br>register | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Remote frame receive complete</li> </ul> |             |          |          |
|                 |                               | [Clearing condition]<br>1 is written.                                                                                  |             |          |          |



## 2.6 Interrupt Source Status Flag Details

| Bit Name<br>Ster (IRR)<br>Mailbox<br>empty<br>interrupt flag | Function         0: Transmission in progress or no transmission (initial value)         1: Transmission complete or transmission cancellation complete                                                                                                                             | Symbol<br>Message cor<br>SENTDATA                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bit Name<br>htrol register j (M<br>Transmission<br>complete flag                                                                                                                                                                                                                                                                                                                                                         | FunctionCTLj) (j = 0 to 31)0: Transmission in<br>progress or no<br>transmission<br>(initial value)1: Transmission<br>complete                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mailbox<br>empty                                             | progress or no<br>transmission<br>(initial value)<br>1: Transmission<br>complete or<br>transmission<br>cancellation                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Transmission                                                                                                                                                                                                                                                                                                                                                                                                             | 0: Transmission in<br>progress or no<br>transmission<br>(initial value)<br>1: Transmission                                                                                                                                                                                                                                                                                                                                                                              |
| empty                                                        | progress or no<br>transmission<br>(initial value)<br>1: Transmission<br>complete or<br>transmission<br>cancellation                                                                                                                                                                | SENTDATA                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                          | progress or no<br>transmission<br>(initial value)<br>1: Transmission                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                              | [Clearing condition]                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                          | [Clearing condition]<br>0 is written.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <u> </u>                                                     | 1 is written.                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Receive<br>message<br>interrupt flag                         | <ul> <li>0: Reception in<br/>progress or no<br/>reception<br/>(initial value)</li> <li>1: Data frame and<br/>remote frame<br/>receive complete</li> <li>[Clearing condition]</li> <li>When all mailbox bits<br/>in receive complete<br/>register (RXPR) are<br/>cleared</li> </ul> | NEWDATA                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reception<br>complete flag                                                                                                                                                                                                                                                                                                                                                                                               | <ul> <li>0: Reception in progress or no reception (initial value)</li> <li>1: Data frame and remote frame receive complete</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                                                                                                                                                                                                                                                                              |
| Remote<br>frame<br>request<br>interrupt flag                 | 0: Reception in<br>progress or no<br>reception<br>(initial value)<br>1: Remote frame<br>receive complete<br>[Clearing condition]<br>When all mailbox bits<br>in remote request<br>register (RFPR) are<br>cleared                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Bus<br>operation<br>interrupt flag                           | 0: CAN bus idle state<br>(initial value)<br>1: CAN bus operation<br>in HCAN sleep<br>mode                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                              | frame<br>request<br>interrupt flag<br>Bus<br>operation                                                                                                                                                                                                                             | in receive complete<br>register (RXPR) are<br>clearedRemote<br>frame<br>request<br>interrupt flag0: Reception in<br>progress or no<br>reception<br>(initial value)1: Remote frame<br>receive complete1: Remote frame<br>receive complete[Clearing condition]<br>When all mailbox bits<br>in remote request<br>register (RFPR) are<br>clearedBus<br>operation<br>interrupt flag0: CAN bus idle state<br>(initial value)1: CAN bus operation<br>in HCAN sleep<br>mode | in receive complete<br>register (RXPR) are<br>clearedRemote<br>frame<br>request<br>interrupt flag0: Reception in<br>progress or no<br>reception<br>(initial value)1: Remote frame<br>receive complete[Clearing condition]<br>When all mailbox bits<br>in remote request<br>register (RFPR) are<br>clearedBus<br>operation<br>interrupt flag0: CAN bus idle state<br>(initial value)1: CAN bus operation<br>in HCAN sleep | in receive complete<br>register (RXPR) are<br>clearedRemote<br>frame<br>request<br>interrupt flag0: Reception in<br>progress or no<br>reception<br>(initial value)1: Remote frame<br>receive complete1: Remote frame<br>receive complete[Clearing condition]<br>When all mailbox bits<br>in remote request<br>register (RFPR) are<br>cleared—Bus<br>operation<br>interrupt flag0: CAN bus idle state<br>(initial value)—1: CAN bus operation<br>in HCAN sleep<br>mode—— |

## Table 2.6 H8S/2636 (HCAN) and RX65N (CAN) Interrupt Source Status Flags



| H8S/2636 (H   | HCAN)                                             |                                                                                                                                                                                                           | RX65N (CAN)    |                                                  |                                                                                                                                                                                                           |  |
|---------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol        | Bit Name                                          | Function                                                                                                                                                                                                  | Symbol         | Bit Name                                         | Function                                                                                                                                                                                                  |  |
| Interrupt reg | jister (IRR)                                      | •                                                                                                                                                                                                         | Error interrup | ot factor judge re                               | gister (EIFR)                                                                                                                                                                                             |  |
| IRR3          | Transmit<br>overload<br>warning<br>interrupt flag | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when TEC ≥ 96)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                 | EWIF           | Error-warning<br>detect flag                     | <ul> <li>0: Error warning not<br/>detected<br/>(initial value)</li> <li>1: Error warning<br/>detected<br/>(when TEC ≥ 96 or<br/>REC ≥ 96)</li> <li>[Clearing condition]</li> </ul>                        |  |
| IRR4          | Receive<br>overload<br>warning<br>interrupt flag  | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when REC ≥ 96)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                 |                |                                                  | 0 is written.                                                                                                                                                                                             |  |
| IRR5          | Error passive<br>interrupt flag                   | <ul> <li>0: Error passive state not detected (initial value)</li> <li>1: Error passive state detected (when TEC ≥ 128 or REC ≥ 128)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>       | EPIF           | Error-passive<br>detect flag                     | <ul> <li>0: Error passive state not detected (initial value)</li> <li>1: Error passive state detected (when TEC ≥ 128 or REC ≥ 128)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>       |  |
| IRR6          | Bus off<br>interrupt flag                         | <ul> <li>0: Not in bus-off state<br/>(initial value)</li> <li>1: Bus-off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul>                                       | BOEIF          | Bus-off entry<br>detect flag                     | <ul> <li>0: Not in bus-off state<br/>(initial value)</li> <li>1: Bus-off state<br/>(when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul>                                       |  |
| IRR7          | Overload<br>frame<br>interrupt flag               | <ul> <li>0: Overload frame<br/>transmission not<br/>detected<br/>(initial value)</li> <li>1: Overload frame<br/>transmission<br/>detected</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul> | OLIF           | Overload<br>frame<br>transmission<br>detect flag | <ul> <li>0: Overload frame<br/>transmission not<br/>detected<br/>(initial value)</li> <li>1: Overload frame<br/>transmission<br/>detected</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul> |  |
| IRR9          | Unread<br>interrupt flag                          | 0: No overwrite<br>(initial value)<br>1: Unread message<br>overwrite                                                                                                                                      |                | _                                                |                                                                                                                                                                                                           |  |



| H8S/2636 (HCAN) |                         |                                                                                                                                                                      | RX65N (CAN) |          |          |
|-----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|----------|
| Symbol          | Bit Name                | Function                                                                                                                                                             | Symbol      | Bit Name | Function |
| IRR0            | Reset<br>interrupt flag | 0: Reset in progress<br>or no reset<br>1: Reset processing<br>completed after a<br>hardware reset<br>(HCAN module<br>stop or software<br>standby)<br>(initial value) |             |          |          |
|                 |                         | [Clearing condition]<br>1 is written.                                                                                                                                |             |          |          |



# 2.7 Interrupt Source Request Enable/Disable Flag Details

| Table 2.7 | H8S/2636 (HCAN) and RX65N (CAN) Interrupt Source Request Enable/Disable Flags |
|-----------|-------------------------------------------------------------------------------|
|-----------|-------------------------------------------------------------------------------|

| H8S/2636        | (HCAN)                                                                   |                                                                                                                                                           | RX65N (CAN)                            |                                                       |                                                                                                              |
|-----------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Symbol          | Bit Name                                                                 | Function                                                                                                                                                  | Symbol                                 | Bit Name                                              | Function                                                                                                     |
| Interrupt r     | nask register (IM                                                        | R)                                                                                                                                                        |                                        |                                                       |                                                                                                              |
| IMR8            | Mailbox empty<br>interrupt mask                                          | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled (initial value)</li> </ul>                                           |                                        |                                                       |                                                                                                              |
| IMR1            | Receive<br>message<br>interrupt mask                                     | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled (initial value)                                                                       |                                        |                                                       |                                                                                                              |
| IMR12           | Bus operation<br>interrupt mask                                          | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled (initial value)                                                                       |                                        |                                                       |                                                                                                              |
| IMR2            | Remote frame<br>request<br>interrupt mask                                | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled (initial value)                                                                       |                                        |                                                       |                                                                                                              |
| IMR9            | Unread<br>interrupt mask                                                 | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled (initial value)                                                                       |                                        |                                                       |                                                                                                              |
| Interrupt r     | nask register (IM                                                        | R)                                                                                                                                                        | Error interrupt enable register (EIER) |                                                       |                                                                                                              |
| IMR3<br>IMR4    | Transmit<br>overload<br>warning<br>interrupt mask<br>Receive<br>overload | <ul> <li>0: Interrupt request<br/>enabled</li> <li>1: Interrupt request<br/>disabled (initial value)</li> <li>0: Interrupt request<br/>enabled</li> </ul> | EWIE                                   | Error-warning<br>interrupt<br>enable bit              | <ul><li>0: Interrupt request<br/>disabled (initial value)</li><li>1: Interrupt request<br/>enabled</li></ul> |
|                 | warning<br>interrupt mask                                                | 1: Interrupt request<br>disabled (initial value)                                                                                                          |                                        |                                                       |                                                                                                              |
| IMR5            | Error passive<br>interrupt mask                                          | 0: Interrupt request<br>enabled<br>1: Interrupt request<br>disabled (initial value)                                                                       | EPIE                                   | Error-passive<br>interrupt<br>enable bit              | <ul><li>0: Interrupt request<br/>disabled (initial value)</li><li>1: Interrupt request<br/>enabled</li></ul> |
| IMR6            | Bus off<br>interrupt mask                                                | <ul><li>0: Interrupt request<br/>enabled</li><li>1: Interrupt request<br/>disabled (initial value)</li></ul>                                              | BOEIE                                  | Bus-off entry<br>interrupt<br>enable bit              | <ul><li>0: Interrupt request<br/>disabled (initial value)</li><li>1: Interrupt request<br/>enabled</li></ul> |
| IMR7            | Overload<br>frame/bus off<br>recovery<br>interrupt mask                  | <ul><li>0: Interrupt request<br/>enabled</li><li>1: Interrupt request<br/>disabled (initial value)</li></ul>                                              | OLIE                                   | Overload<br>frame transmit<br>interrupt<br>enable bit | <ul><li>0: Interrupt request<br/>disabled (initial value)</li><li>1: Interrupt request<br/>enabled</li></ul> |
|                 | terrupt mask reg                                                         | , , ,                                                                                                                                                     |                                        | nterrupt enable re                                    |                                                                                                              |
| MBIMR<br>[15:0] | Mailbox<br>interrupt mask                                                | 0: Interrupt enabled<br>1: Interrupt disabled<br>(initial value)                                                                                          | MB<br>[31:0]                           | Interrupt<br>enable bits                              | 0: Interrupt disabled<br>(initial value)<br>1: Interrupt enabled                                             |



The interrupt controller specifications differ on the H8S/2636 Group and RX65N Group. To control generation of interrupts on the RX65N Group it is necessary to make enable/disable settings for each interrupt in the interrupt controller. For details of the interrupt controller, refer to RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590).

The CAN interrupts on the RX65N Group are listed below.

[Software configurable interrupt B]

CANi reception complete interrupt (mailboxes 0 to 31) [RXMi]

CANi transmission complete interrupt (mailboxes 0 to 31) [TXMi]

CANi receive FIFO interrupt [RXFi]

CANi transmit FIFO interrupt [TXFi]

[Group BE0 interrupts]

CANi error interrupts [ERSi] (error interrupt sources)

- Bus error
- Error-warning
- Error-passive
- Bus-off entry
- Bus-off recovery
- Receive overrun
- Overload frame transmission
- Bus lock



## 2.8 Details of Settings for Filtering Using Receive Message Identifier

| H8S/2636 (                        | H8S/2636 (HCAN)                                   |                                                                                                                                    |              | RX65N (CAN)                         |                                                                                                                                                                                                    |  |  |
|-----------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol                            | Bit Name                                          | Function                                                                                                                           | Symbol       | Bit Name                            | Function                                                                                                                                                                                           |  |  |
| Local accep                       | otance filter ma                                  | sks (LAFML and LAFMH)                                                                                                              | Mask registe | Mask register k (MKRk) (k = 0 to 7) |                                                                                                                                                                                                    |  |  |
| LAFMH<br>[15:8]<br>LAFMH<br>[7:5] | 11 bits of<br>standard/<br>extended<br>identifier | <ul><li>0: Corresponding bits<br/>are compared<br/>(initial value)</li><li>1: Corresponding bits<br/>are not compared</li></ul>    | SID[10:0]    | Standard ID<br>bits                 | 0: Corresponding bits<br>are not compared<br>1: Corresponding bits<br>are compared<br>Notes:<br>The bit functions are the<br>opposite of those on the<br>HCAN.<br>Initial values are<br>undefined. |  |  |
| LAFMH<br>[1:0]<br>LAFML<br>[15:0] | 18 bits of<br>extended<br>identifier              | <ul> <li>0: Corresponding bits<br/>are compared<br/>(initial value)</li> <li>1: Corresponding bits<br/>are not compared</li> </ul> | EID[17:0]    | Extended ID<br>bits                 | 0: Corresponding bits<br>are not compared<br>1: Corresponding bits<br>are compared<br>Notes:<br>The bit functions are the<br>opposite of those on the<br>HCAN.<br>Initial values are<br>undefined. |  |  |
|                                   | -1                                                |                                                                                                                                    | Mask invalio | d register (MKI)                    |                                                                                                                                                                                                    |  |  |
|                                   |                                                   |                                                                                                                                    | MB[31:0]     | Mask invalid<br>bits                | 0: Mask valid for<br>corresponding<br>mailbox<br>1: Mask invalid for<br>corresponding<br>mailbox<br>Note:<br>Initial values are<br>undefined.                                                      |  |  |

#### Table 2.8 H8S/2636 (HCAN) and RX65N (CAN) Settings for Filtering Using Receive Message Identifier



#### 3. Differences between Mailboxes

Table 3.1 shows the mailbox structure on the RX65N (CAN), and Table 3.2 shows the mailbox structure on the H8S/2636 (HCAN). Items that only exist on one group are indicated in **red**.

| Register<br>Name | b7                  | b6  | b5 | b4   | b3   | b2       | b1    | b0                    | Access<br>Size <sup>*1</sup> | Field   |
|------------------|---------------------|-----|----|------|------|----------|-------|-----------------------|------------------------------|---------|
| MBj              | IDE*2               | RTR |    |      |      | SID[10:6 | 6]    |                       | 8/16/32                      | Control |
| (j = 0 to 31)    | SID[5:0] EID[17:16] |     |    |      |      |          |       |                       |                              |         |
|                  | EID[15:8]           |     |    |      |      |          |       |                       |                              |         |
|                  |                     |     |    | EID[ | 7:0] |          |       |                       |                              |         |
|                  |                     | —   |    |      | —    |          |       |                       | 8/16 <mark>/32</mark>        |         |
|                  |                     |     |    |      |      | DLC      | [3:0] |                       |                              |         |
|                  | DATA0               |     |    |      |      |          |       | Data                  | Data                         |         |
|                  | DATA1               |     |    |      |      |          |       |                       |                              |         |
|                  | DATA2               |     |    |      |      |          |       | 8/16 <mark>/32</mark> |                              |         |
|                  | DATA3               |     |    |      |      |          |       |                       |                              |         |
|                  | DATA4               |     |    |      |      |          |       |                       |                              |         |
|                  | DATA5               |     |    |      |      |          |       |                       |                              |         |
|                  | DATA6               |     |    |      |      |          |       | 8/16 <mark>/32</mark> |                              |         |
|                  | DATA7               |     |    |      |      |          |       |                       |                              |         |
|                  | TSH                 |     |    |      |      |          |       |                       | Time stamp                   |         |
|                  | TSL                 |     |    |      |      |          |       |                       |                              |         |

Table 3.1 Mailbox Structure of RX65N (CAN)

Note: 1. When accessing mailbox register j (MBj) (j = 0 to 31), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access.

Note: 2. The IDE bit is enabled when the IDFM bit in CTLR register are mixed ID mode (10b). Write the IDE bits with 0 when the IDFM bits are not 10b. The value is 0 when it is read.



| Register<br>Name | b7           | b6 | b5 | b4  | b3  | b2  | B1    | b0   | Access<br>Size <sup>*1</sup> | Field   |
|------------------|--------------|----|----|-----|-----|-----|-------|------|------------------------------|---------|
| MCx              |              |    |    |     |     | DLC | [3:0] |      | 8/16                         | Control |
| (x = 0 to 15)    |              |    |    |     |     |     |       |      |                              |         |
|                  |              |    |    | —   | —   | —   | —     |      | 8/16                         |         |
|                  | —            | —  | _  | —   | —   | —   | —     |      |                              |         |
|                  | STD_ID[2:0]  |    |    | RTR | IDE | —   | EXD   | D_ID | 8/16                         |         |
|                  |              |    |    |     |     |     | [17   | :16] |                              |         |
|                  | STD_ID[10:3] |    |    |     |     |     |       |      |                              |         |
|                  | EXD_ID[7:0]  |    |    |     |     |     |       | 8/16 |                              |         |
|                  | EXD_ID[15:8] |    |    |     |     |     |       |      |                              |         |
| MDx              | DATA1        |    |    |     |     |     |       |      | 8/16                         | Data    |
| (x = 0 to 15)    | DATA2        |    |    |     |     |     |       |      |                              |         |
|                  | DATA3        |    |    |     |     |     |       | 8/16 |                              |         |
|                  | DATA4        |    |    |     |     |     |       |      |                              |         |
|                  | DATA5        |    |    |     |     |     |       | 8/16 |                              |         |
|                  | DATA6        |    |    |     |     |     |       |      |                              |         |
|                  | DATA7        |    |    |     |     |     |       |      | 8/16                         |         |
|                  | DATA8        |    |    |     |     |     |       |      |                              |         |

#### Table 3.2 Mailbox Structure of H8S/2636 (HCAN)

Note: 1. When accessing a message control register (MCx) (x = 0 to 15) or message data register (MDx) (x = 0 to 15), access even addresses for 16-bit access.



## 4. Other Differences

## 4.1 Sleep Mode Setting Procedure

The procedures for entering and clearing sleep mode differ between the H8S/2636 (HCAN) and RX65N (CAN). The sleep mode setting procedure on each device is shown below. For more information on detailed differences, refer to the User's Manual: Hardware of each device.



Figure 4.1 Sleep Mode Setting Procedure on H8S/2636 (HCAN) and RX65N (CAN)

## 4.2 Initialization by CAN Reset

The register initialization operation and transition timing after a CAN software reset differ between the H8S/2636 (HCAN) and RX65N (CAN). Table 4.1 lists the register initialization operation and transition timing differences between the two devices.

| Table 4.1 | Register Initialization | <b>Operation and Transition</b> | n Timing after CAN Software Reset |
|-----------|-------------------------|---------------------------------|-----------------------------------|
|-----------|-------------------------|---------------------------------|-----------------------------------|

| Item                       | H8S/2636 (HCAN)                                                                                     | RX65N (CAN)                                                                                                                                                                                                                                                                          |
|----------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>initialization | Only TEC and REC registers are initialized.                                                         | The following registers are initialized and<br>the initialized state while in reset mode is<br>retained:<br>MCTLj, STR (except SLPST and TFST<br>flags), EIFR, RECR, TECR, TSR, MSSR,<br>MSMR, RFCR, TFCR, TCR, and ECSR<br>(except EDPM bit)                                        |
| Transition timing          | After the MCR0 is set to 1, transition<br>occurs after message handling has<br>finished completely. | After the CTLR.CANM[1:0] bits are set to<br>01b, transition occurs after message<br>transmission finishes (without waiting for<br>reception to complete).<br>[Forcible transition]<br>Transition to reset mode occurs<br>immediately when the CTLR.CANM[1:0]<br>bits are set to 11b. |

## 4.3 Endianness

The RX Family supports both littleendian and bigendian byte order. The H8S Family supports bigendian byte order only.

For details of endian settings for the RX Family, refer to the User's Manual: Hardware of the specific RX Family device.



## 5. Related Documents

Related documents are listed below. Consult them in conjunction with this application note.

Application Notes

- RX Family Using the CAN (R01AN1448)
- RX65N/RX651 Group, RX230/RX231 Group Points of Difference Between RX65N Group and RX231 Group (R01AN3377)

User's Manuals

- H8S/2639, H8S/2638, H8S/2636, H8S/2630, H8S/2635 Group Hardware Manual (REJ09B0103)
- RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590)



# **Revision History**

|                |           | Description  |                                                                                                               |  |  |  |
|----------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| Rev. Date      |           | Page Summary |                                                                                                               |  |  |  |
| 1.00           | Jun.28.19 | —            | First edition issued.                                                                                         |  |  |  |
| 1.01 Sep.30.19 |           | 3            | Table 1.1 Differences between Functions of H8S/2636 (HCAN) and RX65N (CAN), added items related to ID format. |  |  |  |
|                |           | 10           | Table 2.2 H8S/2636 (HCAN) and RX65N (CAN) Control Registers, added items related to ID format mode bits.      |  |  |  |
|                |           | 22           | Table 3.1 Mailbox Structure of RX65N (CAN), added note 2.                                                     |  |  |  |
|                |           |              |                                                                                                               |  |  |  |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.)

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
   "Standard": Computers: office acuipment: computers: office acuip

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.