R20TS0012EJ0100

Rev.1.00 Apr. 16, 2016

[Revisions to documents] R20 E1/E20 Emulator Additional Document for User's Manual (Notes on Connection of RH850/E1L and RH850/E1M-S) Rev5.00

# Outline

Errata of E1/E20 Emulator Additional Document for User's Manual (Notes on Connection of RH850/E1L and RH850/E1M-S) Rev5.00  $\,$ 

# 1. Relevant Document

Title: E1/E20 Emulator Additional Document for User's Manual (Notes on Connection of RH850/E1L and RH850/E1M-S)

Doc Number: R20UT3054EJ0500

Revision: Rev5.00

# 2. Errata

(1) The following changes and additions are to be made to section 4.2, Cautionary notes on debugging, No. 8 Trace function (when a device with a trace function is in use).

| Correct                                                                                                                                                                                                      | Error                                                                                                                                                                                                                                       | Notes  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • Writing of data by the PUSHSP and PREPARE instructions may not be acquired by a trace.                                                                                                                     | • Writing of data in the form of pushing by executing the PUSHSP instruction is not traced.                                                                                                                                                 | change |
| • When the setting is for non-realtime tracing, the trace-full stop and trace-delay stop functions are not usable. To use the trace-full stop or trace-delay stop functions, give priority to realtime.      | • When priority in tracing is given to non-<br>realtime, the function to stop tracing when the<br>trace memory becomes full (trace-full stop<br>function) is not usable. To use the trace-full stop<br>function, give priority to realtime. | change |
| • For the setting of data-qualifying trace (point trace) which traces data access to a specific address, even if a read- or write-access condition is set, tracing proceeds with any data condition ignored. |                                                                                                                                                                                                                                             | add    |



(2) The items below are to be added to section 4.2, Cautionary notes on debugging.

| No. |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | Item    | Hardware break [Read/write access cannot be detected]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|     | Content | <ul> <li>Even if the following instructions satisfy read or write access conditions, a break will not occur. PCU is excluded.</li> <li>CAXI, SET1, CLR1, NOT1, and TST1</li> <li>A break will normally occur only for the read-access address conditions by the following instructions.</li> <li>PREPARE, DISPOSE, PUSHSP, POPSP, SWITCH, CALLT, and SYSCALL</li> </ul>                                                                                                                                                                                                                                                                                                                     |  |  |
| 2   | Item    | Hardware break [EIINT Table]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|     | Content | Do not set an address within the table for EIINT interrupts as a break condition.<br>If a break occurs, it will not be possible, in some cases, to return from the interrupt processing even if EIRET is executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 3   | Item    | Restriction on rewriting of on-chip flash memory (clock monitor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|     | Content | The debugger changes the PLL settings when the flash memory is rewritten*. Thus,<br>rewriting the flash memory raises a possibility of the frequency becoming higher than that<br>currently in use. If the frequency surpasses the upper limit which was set by the clock<br>monitor (CLMA), this prevents rewriting of the flash memory.<br>Note: Rewriting of flash memory proceeds in response to any of the operations below.<br>• Downloading to on-chip flash memory<br>• Changes in on-chip flash memory due to operations in the memory panel<br>• Setting or cancellation of software breaks<br>• Re-execution after a software break is encountered (including stepped execution) |  |  |
| 4   | Item    | Breaks while clock settings are being made                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|     | Content | <ul> <li>The flash memory cannot be programmed if a break occurs while clock settings are being made. When performing operations below in a break state while the clock was being set, set [Change the clock to flash writing] in the property panel to [No].</li> <li>Any operation that involves programming of the flash memory (e.g. re-downloading)</li> <li>Setting or deleting software breakpoints</li> <li>Also, do not set software breakpoints within the clock-setting routine.</li> </ul>                                                                                                                                                                                      |  |  |
| 5   | Item    | Contention in satisfaction of break conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|     | Content | If other read-access events are detected immediately before a transition to the break state<br>due to a forced break, event break, etc., a break request due to a read-access event will be<br>accepted during re-execution of the user program and a further break will then be generated.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |



(2/2)

| No. |         |                                                                                                                                                                                                                                                                                                                              |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | Item    | Event function (regarding the order of event detection)                                                                                                                                                                                                                                                                      |
|     | Content | In the following cases, since the orders of instructions and event detection may vary, time measurement and performance measurement between sequential events and over desired intervals will not be possible.                                                                                                               |
|     |         | • Events that are specified for consecutive instructions (because two instructions will be executed at the same time in some cases)                                                                                                                                                                                          |
|     |         | • Access events by proximate read and write instructions are to be detected                                                                                                                                                                                                                                                  |
|     |         | Since the timing of the detection of the events for write and read access will be different,                                                                                                                                                                                                                                 |
|     |         | even if instructions are executed in the order writing then reading, they may be detected in the order reading then writing.                                                                                                                                                                                                 |
| 7   | Item    | Event function (bit-manipulation instructions)                                                                                                                                                                                                                                                                               |
|     | Content | When a read or write access condition is set for an event, the writing cycle of read-modify-<br>write generated by a bit-manipulation instruction is not detected as an event.<br>This condition cannot be used as a trigger for a break, trace acquisition, or performance<br>measurement in the case of such instructions. |
| 8   | Item    | Event function (64-bit access)                                                                                                                                                                                                                                                                                               |
|     | Content | Do not set an event for which a condition is 64-bit access.<br>Doing so raises a possibility that an access not in a 64-bit unit will be detected, or that other<br>events will not operate normally.                                                                                                                        |
| 9   | Item    | Hardware break [SYSCALL instruction]                                                                                                                                                                                                                                                                                         |
|     | Content | For the PCU, hardware breaks are not generated by a read access of the SYSCALL instruction.                                                                                                                                                                                                                                  |
| 10  | Item    | Memory protection function                                                                                                                                                                                                                                                                                                   |
|     | Content | When SVP in MPM is set to 1 in the PCU, do not prohibit the execution of instructions in SV mode for the area from 0xFE600000 to 0xFE7FFFF. Doing so will make debugging impossible.                                                                                                                                         |

### 3. Timing of Inclusion in Document

The next revision of the document will reflect the changes and additions.



#### **Revision History**

|      |               | Description |                      |
|------|---------------|-------------|----------------------|
| Rev. | Date          | Page        | Summary              |
| 1.00 | Apr. 16, 2016 | -           | First edition issued |
|      |               |             |                      |

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061 Japan Renesas Electronics Corporation

∎Inquiry

http://www.renesas.com/en-hq/support/contact.html

Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.

The past news contents have been based on information at the time of publication.

Now changed or invalid information may be included. The URLs in the Tool News also may be subject to change or become invalid without prior notice.

All trademarks and registered trademarks are the property of their respective owners.

