### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: May.23.2007

## **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | MPU&MCU                                                                                | Document<br>No.         | TN-SH7-A610A/E         | Rev.                                                                                                         | 1.00                 |           |
|-----------------------|----------------------------------------------------------------------------------------|-------------------------|------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|-----------|
| Title                 | The spec deletion and usage note about syn serial communication unit (SSU)             | Information<br>Category | Technical Notification |                                                                                                              |                      |           |
| Applicable<br>Product | R5S72630P200FP<br>R5S72631P200FP<br>R5S72632P200FP<br>R5S72633P200FP<br>R5S72030W200FP | Lot No.                 | Reference<br>Document  | <ul> <li>SH7263 Group Hard<br/>Rev.1.00 (REJ09B0</li> <li>SH7203 Group Hard<br/>Rev.1.00 (REJ09B0</li> </ul> | 290-0100<br>dware Ma | )<br>nual |

We would like to inform you of the following spec deletion and usage note about synchronous serial communication unit (SSU) included in the above-mentioned applicable products.

#### 1. Spec deletion of SSCRL.FCLRM

Following shows spec deletion of bit 7 (FCLRM) in of SS control register L (SSCRL).

Initial

Please use this bit as "0" in either case that transmit data registers or receive data registers are accessed by CPU or DMAC.

#### [Before]

|     |          | Initial |     |                                                                                                                                                                    |
|-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | R/W | Description                                                                                                                                                        |
| 7   | FCLRM    | 0       | R/W | Flag Clear Mode Selects whether to clear interrupt flags when the register is accessed or when DMAC transfer is completed. When using the DMAC, set this bit to 1. |
|     |          |         |     | Flags are cleared when the register is accessed     Flags are cleared when DMAC transfer is completed                                                              |

#### [After]

|     |          | miliai |     |                                                                            |
|-----|----------|--------|-----|----------------------------------------------------------------------------|
| Bit | Bit Name | Value  | R/W | Description                                                                |
| 7   | -        | 0      | R   | Reserved This bit is always read as 0. The write value should always be 0. |
|     |          |        |     | This bit is always read as 0. The write value should always be 0.          |



# RENESAS TECHNICAL UPDATE TN-SH7-A610A/E Date: May.23.2007 2. Usage note about slave reception in SSU mode Following shows the usage note about slave reception in SSU mode. (However, this note does not apply to simultaneous transmission/reception in SSU mode or in clock synchronous communication mode.) When continuous slave receptions in SSU mode, SS receive register (SSRDR) needs to be read before next reception is started (i.e. before master device connected outside starts next transmission). If next reception is started before SSRDR is read after receive data full (RDRF) bit in SS status register (SSSR) is set to 1, and then SSRDR is read before one frame of the reception is completed, conflict/incomplete error (CE) bit in SSSR is set to 1 after one frame of the reception is completed. Else if next reception is started before SSRDR is read after RDRF is set to 1, and SSRDR is not read even after one frame of the reception is completed, neither CE bit nor overrun error (ORER) bit in SSSR is set to 1, but the receive data is neglected.