# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



date: 2002/06/06

## HITACHI SEMICONDUCTOR TECHNICAL UPDATE

| Classification of Production | MPU                                                                                                 |         |                                                                                                                                                        | No                                                                   | TN-SH7-409A/E | Rev     | 1         |
|------------------------------|-----------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------|---------|-----------|
| THEME                        | Set to BSC MCR of SH7615/SH7616, when Synchronous DRAM is connected.  Classification of Information |         | <ol> <li>Spec change</li> <li>Supplement of Documents</li> <li>Limitation of Use</li> <li>Change of Mask</li> <li>Change of Production Line</li> </ol> |                                                                      |               |         |           |
|                              | HD6417615ARF<br>HD6417616RF                                                                         | Lot No. |                                                                                                                                                        | SH7615 Hardware Manual                                               |               |         | tive Date |
| PRODUCT<br>NAME              |                                                                                                     | ALL     | Reference<br>Documents                                                                                                                                 | ADE-602-198 Rev.1.0<br>SH7616 Hardware Manual<br>ADE-602-243 Rev.1.0 |               | Permane | ent       |

When Synchronous DRAM is connected, you can set to TRP1, TRP0 bit of SH7615/SH7616 BSC MCR as follows.

#### [Error]

7.2.7 Individual Memory Control Register (MCR)

Bits 1 and 15 -  $\overline{RAS}$  Precharge Time(TRP1,TRP0): When DRAM is connected, specifies the minimum number of cycles after  $\overline{RAS}$  is negated before the next assert. When Synchronous DRAM is connected, specifies the minimum number of cycles after precharge until a bank active command is output. See section 7.5, Synchronous DRAM Interface, for details.

| Bit 15: TRP0 | Description           |                                                                                          |
|--------------|-----------------------|------------------------------------------------------------------------------------------|
| 0            | 1 cycle               | (Initial value)                                                                          |
| 1            | 2 cycles              |                                                                                          |
| 0            | Reserved (do not set) |                                                                                          |
| 1            | Reserved (do not set) |                                                                                          |
|              | Bit 15: TRP0  0 1 0 1 | 0         1 cycle           1         2 cycles           0         Reserved (do not set) |

### [Correct]

7.2.7 Individual Memory Control Register (MCR)

Bits 1 and 15 - RAS Precharge Time(TRP1,TRP0): When DRAM is connected, specifies the minimum number of cycles after RAS is negated before the next assert. When Synchronous DRAM is connected, specifies the minimum number of cycles after precharge until a bank active command is output. See section 7.5, Synchronous DRAM Interface, for details.

#### • For DRAM interface

| Bit 1: TRP1 | Bit 15: TRP0 | Description           |                 |
|-------------|--------------|-----------------------|-----------------|
| 0           | 0            | 1 cycle               | (Initial value) |
|             | 1            | 2 cycles              |                 |
| 1           | 0            | Reserved (do not set) |                 |
|             | 1            | Reserved (do not set) |                 |

#### • For Synchronous DRAM interface

| Bit 1: TRP1 | Bit 15: TRP0 | Description |                 |
|-------------|--------------|-------------|-----------------|
| 0           | 0            | 1 cycle     | (Initial value) |
|             | 1            | 2 cycles    |                 |
| 1           | 0            | 3 cycles    |                 |
|             | 1            | 4 cycles    |                 |