# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Jun. 19.2009

# RENESAS TECHNICAL UPDATE

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | MPU&MCU                                 |          | Document<br>No.         | TN-SH7-A725A/E                                       | Rev. | 1.00 |
|-----------------------|-----------------------------------------|----------|-------------------------|------------------------------------------------------|------|------|
| Title                 | Notice on Use of SH7763 DMAC Burst Mode |          | Information<br>Category | Technical Notification                               |      |      |
| Applicable<br>Product | SH7763 Group                            | Lot No.  |                         |                                                      |      |      |
|                       |                                         | All lots | Reference<br>Document   | SH7763 Hardware Manual<br>Rev.2.00 (REJ09B0256-0200) |      |      |

The DMAC of the SH7763 has the following note when using burst mode.

#### [Summary]

When using burst mode of the DMAC (CHCRn.TB=1, n=0 to 5), if a manual reset occurs in either 1 or 2 conditions below, the DMAC will stall (then the SuperHyway bus of the SH7763 becomes bus lock state) and the SH7763 cannot change to the manual reset state. And then it is impossible to recover its state except a power-on reset. To avoid this problem, use the workaround shown below or use the cycle steal mode instead of the burst mode when a manual reset may occur during a burst transfer.

## [Condition]

- 1. When an address error occurs during changes in a manual reset state in burst mode and auto-request transfer.
- 2. When the state changes to a manual reset state in burst mode and external-request transfer.

A manual reset occurs during above ether 1 or 2 condition and the SH7763 change its state to a manual reset.

#### [Workaround]

When using burst mode, it is possible to avoid this problem by the following workaround.

- Set the DMAC not to occur an address error \*1 (DMAOR.AE=1) for condition 1.
- Make the SH7763 a setup in which a manual reset \*2 does not occur for conditions both 1 and 2.

## [Notes]

\*1. Condition of an address error (DMAOR.AE=1) occurrence

(corresponds to at least one of the following (1) to (3) conditions after DMA transfer started)

- (1) The value set in SAR or DAR does not match to the transfer size boundary.
- (2) The transfer source or transfer destination is in module standby state.
- (3) The transfer source or transfer destination is invalid space (undefined or reserved space).

Note that, to access reserved address of the register or on-chip memory does not necessarily cause an address error.

\*2. Condition of a manual reset occurrence

(corresponds to at least one of the following (1), (2) or (3) conditions)

- (1) Input low level via MRESET pin.
- (2) When a general exception other than a user break occurs while the BL bit in SR is set to 1.
- (3) When the WDTCNT overflows while the WT/IT bit and the RSTS bit in WDTCSR are set to 1 respectively.

- End of report -